

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | AVR                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 8MHz                                                                       |
| Connectivity               | SPI, UART/USART, USI                                                       |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                                 |
| Number of I/O              | 68                                                                         |
| Program Memory Size        | 64KB (32K x 16)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 2K x 8                                                                     |
| RAM Size                   | 4K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                |
| Data Converters            | A/D 8x10b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 100-TQFP                                                                   |
| Supplier Device Package    | 100-TQFP (14x14)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atmega6490v-8aur |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



PF5 (ADC5/TMS)

56

PF6 (ADC6/TDO)

55

PF7 (ADC7/TDI)

54

GND

53 52

VCC

PF4 (ADC4/TCK)

57

PF3 (ADC3)

58

PF0 (ADC0)

61

AREF GND

62

PF1 (ADC1) PF2 (ADC2)

00

59

LCDCAP

AVCC

64

1

63



## ATmega329/3290/649/6490

PA1 (COM1)

50

PA2 (COM2)

49

48

PA3 (COM3)

PA4 (SEG0)

PA6 (SEG2)

PA7 (SEG3)

PG2 (SEG4)

PC7 (SEG5)

PC6 (SEG6)

PC5 (SEG7)

PC4 (SEG8)

PC3 (SEG9)

PC2 (SEG10)

PC1 (SEG11)

PC0 (SEG12)

PG1 (SEG13)

PG0 (SEG14)

PA0 (COM0)

51

## 2. Overview

The ATmega329/3290/649/6490 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATmega329/3290/649/6490 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

## 2.1 Block Diagram







#### 2.3.5 Port C (PC7..PC0)

Port C is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port C output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port C also serves the functions of special features of the ATmega329/3290/649/6490 as listed on page 71.

#### 2.3.6 Port D (PD7..PD0)

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port D also serves the functions of various special features of the ATmega329/3290/649/6490 as listed on page 73.

#### 2.3.7 Port E (PE7..PE0)

Port E is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port E output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port E pins that are externally pulled low will source current if the pull-up resistors are activated. The Port E pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port E also serves the functions of various special features of the ATmega329/3290/649/6490 as listed on page 75.

#### 2.3.8 Port F (PF7..PF0)

Port F serves as the analog inputs to the A/D Converter.

Port F also serves as an 8-bit bi-directional I/O port, if the A/D Converter is not used. Port pins can provide internal pull-up resistors (selected for each bit). The Port F output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port F pins that are externally pulled low will source current if the pull-up resistors are activated. The Port F pins are tri-stated when a reset condition becomes active, even if the clock is not running. If the JTAG interface is enabled, the pull-up resistors on pins PF7(TDI), PF5(TMS), and PF4(TCK) will be activated even if a reset occurs.

Port F also serves the functions of the JTAG interface.



#### 2.3.9 Port G (PG5..PG0)

Port G is a 6-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port G output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port G pins that are externally pulled low will source current if the pull-up resistors are activated. The Port G pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port G also serves the functions of various special features of the ATmega329/3290/649/6490 as listed on page 75.

#### 2.3.10 Port H (PH7..PH0)

Port H is a 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port H output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port H pins that are externally pulled low will source current if the pull-up resistors are activated. The Port H pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port H also serves the functions of various special features of the ATmega3290/6490 as listed on page 75.

#### 2.3.11 Port J (PJ6..PJ0)

Port J is a 7-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port J output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port J pins that are externally pulled low will source current if the pull-up resistors are activated. The Port J pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port J also serves the functions of various special features of the ATmega3290/6490 as listed on page 75.

## 2.3.12 **RESET**

2.3.13

2.3.14

2.3.15

XTAL1

XTAL2

Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in "System and Reset Characteristics" on page 330. Shorter pulses are not guaranteed to generate a reset.

- Input to the inverting Oscillator amplifier and input to the internal clock operating circuit.
  - Output from the inverting Oscillator amplifier.
    - AVCC AVCC is the supply voltage pin for Port F and the A/D Converter. It should be externally connected to  $V_{CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to  $V_{CC}$  through a low-pass filter.

# 2.3.16 AREF This is the analog reference pin for the A/D Converter.



#### 2.3.17 LCDCAP

An external capacitor (typical > 470nF) must be connected to the LCDCAP pin as shown in Figure 23-2. This capacitor acts as a reservoir for LCD power ( $V_{LCD}$ ). A large capacitance reduces ripple on  $V_{LCD}$  but increases the time until  $V_{LCD}$  reaches its target value.

### 3. Resources

A comprehensive set of development tools, application notes and datasheets are available for download on http://www.atmel.com/avr.

## 4. Data Retention

Reliability Qualification results show that the projected data retention failure rate is much less than 1 PPM over 20 years at 85°C or 100 years at 25°C.

## 5. About Code Examples

This documentation contains simple code examples that briefly show how to use various parts of the device. These code examples assume that the part specific header file is included before compilation. Be aware that not all C compiler vendors include bit definitions in the header files and interrupt handling in C is compiler dependent. Please confirm with the C compiler documentation for more details.

For I/O Registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR".



| Address          | Name           | Bit 7  | Bit 6  | Bit 5    | Bit 4            | Bit 3              | Bit 2   | Bit 1   | Bit 0   | Page |
|------------------|----------------|--------|--------|----------|------------------|--------------------|---------|---------|---------|------|
| (0xC3)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xC2)           | UCSR0C         | -      | UMSEL0 | UPM01    | UPM00            | USBS0              | UCSZ01  | UCSZ00  | UCPOL0  | 192  |
| (0xC1)           | UCSR0B         | RXCIE0 | TXCIE0 | UDRIE0   | RXEN0            | TXEN0              | UCSZ02  | RXB80   | TXB80   | 191  |
| (0xC0)           | UCSR0A         | RXC0   | TXC0   | UDRE0    | FE0              | DOR0               | UPE0    | U2X0    | MPCM0   | 190  |
| (0xBF)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xBE)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xBD)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xBC)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xBB)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xBA)           | USIDR          |        |        |          | USI Data         | a Register         |         |         |         | 203  |
| (0xB9)           | USISR          | USISIF | USIOIF | USIPF    | USIDC            | USICNT3            | USICNT2 | USICNT1 | USICNT0 | 203  |
| (0xB8)           | USICR          | USISIE | USIOIE | USIWM1   | USIWM0           | USICS1             | USICS0  | USICLK  | USITC   | 204  |
| (0xB7)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xB6)           | ASSR           | -      | -      | -        | EXCLK            | AS2                | TCN2UB  | OCR2UB  | TCR2UB  | 155  |
| (0xB5)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xB3)<br>(0xB4) | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xB4)<br>(0xB3) | OCR2A          |        |        |          |                  | ut Compare Regist  |         |         |         | 155  |
| , ,              | TCNT2          |        |        |          |                  | Counter2           |         |         |         | 155  |
| (0xB2)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       | 155  |
| (0xB1)           | TCCR2A         | FOC2A  | WGM20  | COM2A1   | COM2A0           | WGM21              | CS22    | CS21    | CS20    | 153  |
| (0xB0)           |                | FUC2A  | -      | - COM2AT |                  |                    | -       | -       |         | 153  |
| (0xAF)           | Reserved       |        |        |          | -                |                    |         |         | -       |      |
| (0xAE)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xAD)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xAC)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xAB)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xAA)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xA9)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xA8)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xA7)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xA6)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xA5)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xA4)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xA3)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xA2)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xA1)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0xA0)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x9F)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x9E)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x9D)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x9C)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x9B)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| , ,              | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x9A)<br>(0x99) | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| , ,              | Reserved       | -      |        |          | -                |                    |         |         |         |      |
| (0x98)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x97)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x96)           |                |        |        |          |                  |                    |         |         |         |      |
| (0x95)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x94)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x93)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x92)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x91)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x90)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x8F)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x8E)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x8D)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x8C)           | Reserved       | -      | -      | -        | -                | -                  | -       | -       | -       |      |
| (0x8B)           | OCR1BH         |        |        | Timer    | Counter1 Output  | Compare Register   | B High  |         |         | 136  |
| (0x8A)           | OCR1BL         |        |        | Timer    | /Counter1 Output | Compare Register   | B Low   |         |         | 136  |
| (0x89)           | OCR1AH         |        |        | Timer    | /Counter1 Output | Compare Register   | A High  |         |         | 136  |
| (0x88)           | OCR1AL         |        |        |          |                  | Compare Register   | -       |         |         | 136  |
|                  |                |        |        |          |                  | Capture Register I |         |         |         | 137  |
|                  | ICR1H          |        |        |          |                  |                    |         |         |         |      |
| (0x87)<br>(0x86) | ICR1H<br>ICR1L |        |        |          |                  | Capture Register   | Low     |         |         | 137  |



| Address     | Name     | Bit 7  | Bit 6  | Bit 5  | Bit 4         | Bit 3            | Bit 2  | Bit 1            | Bit 0    | Page    |
|-------------|----------|--------|--------|--------|---------------|------------------|--------|------------------|----------|---------|
| 0x25 (0x45) | Reserved | -      | -      | -      | -             | -                | -      | -                | -        |         |
| 0x24 (0x44) | TCCR0A   | FOC0A  | WGM00  | COM0A1 | COM0A0        | WGM01            | CS02   | CS01             | CS00     | 103     |
| 0x23 (0x43) | GTCCR    | TSM    | -      | -      | -             | -                | -      | PSR2             | PSR10    | 108/157 |
| 0x22 (0x42) | EEARH    | -      | -      | -      | -             | -                | EEPRO  | OM Address Regis | ter High | 22      |
| 0x21 (0x41) | EEARL    |        |        |        | EEPROM Addre  | ess Register Low |        |                  |          | 22      |
| 0x20 (0x40) | EEDR     |        |        |        | EEPROM D      | ata Register     |        |                  |          | 22      |
| 0x1F (0x3F) | EECR     | -      | -      | -      | -             | EERIE            | EEMWE  | EEWE             | EERE     | 22      |
| 0x1E (0x3E) | GPIOR0   |        |        |        | General Purpo | se I/O Register  |        |                  | L        | 25      |
| 0x1D (0x3D) | EIMSK    | PCIE3  | PCIE2  | PCIE1  | PCIE0         | -                | -      | -                | INT0     | 55      |
| 0x1C (0x3C) | EIFR     | PCIF3  | PCIF2  | PCIF1  | PCIF0         | -                | -      | -                | INTF0    | 56      |
| 0x1B (0x3B) | Reserved | -      | -      | -      | -             | -                | -      | -                | -        |         |
| 0x1A (0x3A) | Reserved | -      | -      | -      | -             | -                | -      | -                | -        |         |
| 0x19 (0x39) | Reserved | -      | -      | -      | -             | -                | -      | -                | -        |         |
| 0x18 (0x38) | Reserved | -      | -      | -      | -             | -                | -      | -                | -        |         |
| 0x17 (0x37) | TIFR2    | -      | -      | -      | -             | -                | -      | OCF2A            | TOV2     | 157     |
| 0x16 (0x36) | TIFR1    | -      | -      | ICF1   | -             | -                | OCF1B  | OCF1A            | TOV1     | 138     |
| 0x15 (0x35) | TIFR0    | -      | -      | -      | -             | -                | -      | OCF0A            | TOV0     | 106     |
| 0x14 (0x34) | PORTG    | -      | -      | -      | PORTG4        | PORTG3           | PORTG2 | PORTG1           | PORTG0   | 89      |
| 0x13 (0x33) | DDRG     | -      | -      | -      | DDG4          | DDG3             | DDG2   | DDG1             | DDG0     | 89      |
| 0x12 (0x32) | PING     | -      | -      | PING5  | PING4         | PING3            | PING2  | PING1            | PING0    | 89      |
| 0x11 (0x31) | PORTF    | PORTF7 | PORTF6 | PORTF5 | PORTF4        | PORTF3           | PORTF2 | PORTF1           | PORTF0   | 89      |
| 0x10 (0x30) | DDRF     | DDF7   | DDF6   | DDF5   | DDF4          | DDF3             | DDF2   | DDF1             | DDF0     | 89      |
| 0x0F (0x2F) | PINF     | PINF7  | PINF6  | PINF5  | PINF4         | PINF3            | PINF2  | PINF1            | PINF0    | 89      |
| 0x0E (0x2E) | PORTE    | PORTE7 | PORTE6 | PORTE5 | PORTE4        | PORTE3           | PORTE2 | PORTE1           | PORTE0   | 88      |
| 0x0D (0x2D) | DDRE     | DDE7   | DDE6   | DDE5   | DDE4          | DDE3             | DDE2   | DDE1             | DDE0     | 88      |
| 0x0C (0x2C) | PINE     | PINE7  | PINE6  | PINE5  | PINE4         | PINE3            | PINE2  | PINE1            | PINE0    | 89      |
| 0x0B (0x2B) | PORTD    | PORTD7 | PORTD6 | PORTD5 | PORTD4        | PORTD3           | PORTD2 | PORTD1           | PORTD0   | 88      |
| 0x0A (0x2A) | DDRD     | DDD7   | DDD6   | DDD5   | DDD4          | DDD3             | DDD2   | DDD1             | DDD0     | 88      |
| 0x09 (0x29) | PIND     | PIND7  | PIND6  | PIND5  | PIND4         | PIND3            | PIND2  | PIND1            | PIND0    | 88      |
| 0x08 (0x28) | PORTC    | PORTC7 | PORTC6 | PORTC5 | PORTC4        | PORTC3           | PORTC2 | PORTC1           | PORTC0   | 88      |
| 0x07 (0x27) | DDRC     | DDC7   | DDC6   | DDC5   | DDC4          | DDC3             | DDC2   | DDC1             | DDC0     | 88      |
| 0x06 (0x26) | PINC     | PINC7  | PINC6  | PINC5  | PINC4         | PINC3            | PINC2  | PINC1            | PINC0    | 88      |
| 0x05 (0x25) | PORTB    | PORTB7 | PORTB6 | PORTB5 | PORTB4        | PORTB3           | PORTB2 | PORTB1           | PORTB0   | 87      |
| 0x04 (0x24) | DDRB     | DDB7   | DDB6   | DDB5   | DDB4          | DDB3             | DDB2   | DDB1             | DDB0     | 87      |
| 0x03 (0x23) | PINB     | PINB7  | PINB6  | PINB5  | PINB4         | PINB3            | PINB2  | PINB1            | PINB0    | 87      |
| 0x02 (0x22) | PORTA    | PORTA7 | PORTA6 | PORTA5 | PORTA4        | PORTA3           | PORTA2 | PORTA1           | PORTA0   | 87      |
| 0x01 (0x21) | DDRA     | DDA7   | DDA6   | DDA5   | DDA4          | DDA3             | DDA2   | DDA1             | DDA0     | 87      |
| 0x00 (0x20) | PINA     | PINA7  | PINA6  | PINA5  | PINA4         | PINA3            | PINA2  | PINA1            | PINA0    | 87      |

- Note: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.
  - 2. I/O Registers within the address range 0x00 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.
  - Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.
  - 4. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 0x3F must be used. When addressing I/O Registers as data space using LD and ST instructions, 0x20 must be added to these addresses. The ATmega329/3290/649/6490 is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.



| Mnemonics        | Operands        | Description                                                  | Operation                                                                                                                                                  | Flags              | #Clocks |
|------------------|-----------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|
| BRTC             | k               | Branch if T Flag Cleared                                     | if (T = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                 | None               | 1/2     |
| BRVS             | k               | Branch if Overflow Flag is Set                               | if (V = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                 | None               | 1/2     |
| BRVC             | k               | Branch if Overflow Flag is Cleared                           | if (V = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                 | None               | 1/2     |
| BRIE             | k               | Branch if Interrupt Enabled                                  | if (I = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                 | None               | 1/2     |
| BRID             | k               | Branch if Interrupt Disabled                                 | if (I = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                 | None               | 1/2     |
| BIT AND BIT-TEST |                 |                                                              |                                                                                                                                                            |                    | 1 -     |
| SBI              | P,b             | Set Bit in I/O Register                                      | $I/O(P,b) \leftarrow 1$                                                                                                                                    | None               | 2       |
| CBI              | P,b             | Clear Bit in I/O Register                                    | $I/O(P,b) \leftarrow 0$                                                                                                                                    | None               | 2       |
| LSL              | Rd<br>Rd        | Logical Shift Left                                           | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                                                                                                             | Z,C,N,V<br>Z,C,N,V | 1       |
| ROL              | Rd              | Logical Shift Right<br>Rotate Left Through Carry             | $\begin{aligned} & Rd(n) \leftarrow Rd(n+1),  Rd(7) \leftarrow 0 \\ & \\ & Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7) \end{aligned}$ | Z,C,N,V<br>Z,C,N,V | 1       |
| ROR              | Rd              | Rotate Right Through Carry                                   | $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(7)$<br>$Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$                   | Z,C,N,V            | 1       |
| ASR              | Rd              | Arithmetic Shift Right                                       | $Rd(n) \leftarrow Rd(n+1), n=06$                                                                                                                           | Z,C,N,V            | 1       |
| SWAP             | Rd              | Swap Nibbles                                                 | Rd(30)←Rd(74),Rd(74)←Rd(30)                                                                                                                                | None               | 1       |
| BSET             | s               | Flag Set                                                     | SREG(s) $\leftarrow 1$                                                                                                                                     | SREG(s)            | 1       |
| BCLR             | s               | Flag Clear                                                   | $SREG(s) \leftarrow 0$                                                                                                                                     | SREG(s)            | 1       |
| BST              | Rr, b           | Bit Store from Register to T                                 | $T \leftarrow Rr(b)$                                                                                                                                       | Т                  | 1       |
| BLD              | Rd, b           | Bit load from T to Register                                  | $Rd(b) \leftarrow T$                                                                                                                                       | None               | 1       |
| SEC              |                 | Set Carry                                                    | C ← 1                                                                                                                                                      | С                  | 1       |
| CLC              |                 | Clear Carry                                                  | C ← 0                                                                                                                                                      | С                  | 1       |
| SEN              |                 | Set Negative Flag                                            | N ← 1                                                                                                                                                      | N                  | 1       |
| CLN              |                 | Clear Negative Flag                                          | N ← 0                                                                                                                                                      | N                  | 1       |
| SEZ              |                 | Set Zero Flag                                                | Z ← 1                                                                                                                                                      | Z                  | 1       |
| CLZ              |                 | Clear Zero Flag                                              | Z ← 0                                                                                                                                                      | Z                  | 1       |
| SEI              |                 | Global Interrupt Enable                                      | l ← 1                                                                                                                                                      | I                  | 1       |
| CLI              |                 | Global Interrupt Disable                                     | $I \leftarrow 0$                                                                                                                                           | 1                  | 1       |
| SES              |                 | Set Signed Test Flag                                         | S ← 1                                                                                                                                                      | S                  | 1       |
| CLS              |                 | Clear Signed Test Flag                                       | S ← 0                                                                                                                                                      | S                  | 1       |
| SEV              |                 | Set Twos Complement Overflow.                                | V ← 1                                                                                                                                                      | V                  | 1       |
| CLV              |                 | Clear Twos Complement Overflow                               | V ← 0                                                                                                                                                      | V<br>T             | 1       |
| SET              |                 | Set T in SREG                                                | T ← 1                                                                                                                                                      | т<br>Т             | 1       |
| CLT<br>SEH       |                 | Clear T in SREG                                              | T ← 0<br>H ← 1                                                                                                                                             | н                  | 1       |
| CLH              |                 | Set Half Carry Flag in SREG<br>Clear Half Carry Flag in SREG |                                                                                                                                                            | H                  | 1       |
| DATA TRANSFER I  | NSTRUCTIONS     |                                                              |                                                                                                                                                            |                    |         |
| MOV              | Rd, Rr          | Move Between Registers                                       | $Rd \leftarrow Rr$                                                                                                                                         | None               | 1       |
| MOVW             | Rd, Rr          | Copy Register Word                                           | Rd+1:Rd ← Rr+1:Rr                                                                                                                                          | None               | 1       |
| LDI              | Rd, K           | Load Immediate                                               | Rd ← K                                                                                                                                                     | None               | 1       |
| LD               | Rd, X           | Load Indirect                                                | $Rd \leftarrow (X)$                                                                                                                                        | None               | 2       |
| LD               | Rd, X+          | Load Indirect and Post-Inc.                                  | $Rd \leftarrow (X), X \leftarrow X + 1$                                                                                                                    | None               | 2       |
| LD               | Rd, - X         | Load Indirect and Pre-Dec.                                   | $X \leftarrow X - 1, Rd \leftarrow (X)$                                                                                                                    | None               | 2       |
| LD               | Rd, Y           | Load Indirect                                                | $Rd \leftarrow (Y)$                                                                                                                                        | None               | 2       |
| LD               | Rd, Y+          | Load Indirect and Post-Inc.                                  | $Rd \leftarrow (Y),  Y \leftarrow Y + 1$                                                                                                                   | None               | 2       |
| LD               | Rd, - Y         | Load Indirect and Pre-Dec.                                   | $Y \leftarrow Y - 1, Rd \leftarrow (Y)$                                                                                                                    | None               | 2       |
| LDD              | Rd,Y+q          | Load Indirect with Displacement                              | $Rd \leftarrow (Y + q)$                                                                                                                                    | None               | 2       |
| LD               | Rd, Z           | Load Indirect                                                | $Rd \leftarrow (Z)$                                                                                                                                        | None               | 2       |
| LD               | Rd, Z+          | Load Indirect and Post-Inc.                                  | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                                                                                                      | None               | 2       |
| LD               | Rd, -Z          | Load Indirect and Pre-Dec.                                   | $Z \leftarrow Z - 1, Rd \leftarrow (Z)$                                                                                                                    | None               | 2       |
| LDD              | Rd, Z+q         | Load Indirect with Displacement                              | $Rd \leftarrow (Z + q)$                                                                                                                                    | None               | 2       |
| LDS              | Rd, k           | Load Direct from SRAM                                        | $Rd \leftarrow (k)$                                                                                                                                        | None               | 2       |
| ST               | X, Rr           | Store Indirect                                               | $(X) \leftarrow Rr$                                                                                                                                        | None               | 2       |
| ST               | X+, Rr          | Store Indirect and Post-Inc.                                 | $(X) \leftarrow \operatorname{Rr}, X \leftarrow X + 1$                                                                                                     | None               | 2       |
| ST               | - X, Rr         | Store Indirect and Pre-Dec.                                  | $X \leftarrow X - 1, (X) \leftarrow Rr$                                                                                                                    | None               | 2       |
| ST<br>ST         | Y, Rr<br>Y+, Rr | Store Indirect Store Indirect and Post-Inc.                  | $(Y) \leftarrow Rr$ $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                                                                                                | None<br>None       | 2       |
| ST               | - Y, Rr         | Store Indirect and Pre-Dec.                                  | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                                                                                                                    | None               | 2       |
| STD              | Y+q,Rr          | Store Indirect with Displacement                             | $(Y + q) \leftarrow Rr$                                                                                                                                    | None               | 2       |
| ST               | Z, Rr           | Store Indirect                                               | $(Z) \leftarrow Rr$                                                                                                                                        | None               | 2       |
| ST               | Z+, Rr          | Store Indirect and Post-Inc.                                 | $(Z) \leftarrow \operatorname{Rr}, Z \leftarrow Z + 1$                                                                                                     | None               | 2       |
| ST               | -Z, Rr          | Store Indirect and Pre-Dec.                                  | $Z \leftarrow Z - 1, (Z) \leftarrow Rr$                                                                                                                    | None               | 2       |
| STD              | Z+q,Rr          | Store Indirect with Displacement                             | $(Z + q) \leftarrow Rr$                                                                                                                                    | None               | 2       |
| STS              | k, Rr           | Store Direct to SRAM                                         | (k) ← Rr                                                                                                                                                   | None               | 2       |
| LPM              |                 | Load Program Memory                                          | $R0 \leftarrow (Z)$                                                                                                                                        | None               | 3       |
| LPM              | Rd, Z           | Load Program Memory                                          | $Rd \leftarrow (Z)$                                                                                                                                        | None               | 3       |
| LPM              | Rd, Z+          | Load Program Memory and Post-Inc                             | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                                                                                                      | None               | 3       |
| SPM              |                 | Store Program Memory                                         | (Z) ← R1:R0                                                                                                                                                | None               | -       |



| Mnemonics       | Operands   | Description             | Operation                                | Flags | #Clocks |
|-----------------|------------|-------------------------|------------------------------------------|-------|---------|
| IN              | Rd, P      | In Port                 | $Rd \leftarrow P$                        | None  | 1       |
| OUT             | P, Rr      | Out Port                | P ← Rr                                   | None  | 1       |
| PUSH            | Rr         | Push Register on Stack  | $STACK \leftarrow Rr$                    | None  | 2       |
| POP             | Rd         | Pop Register from Stack | $Rd \leftarrow STACK$                    | None  | 2       |
| MCU CONTROL INS | STRUCTIONS |                         |                                          |       |         |
| NOP             |            | No Operation            |                                          | None  | 1       |
| SLEEP           | Sleep      |                         | (see specific descr. for Sleep function) | None  | 1       |
| WDR             |            | Watchdog Reset          | (see specific descr. for WDR/timer)      | None  | 1       |
| BREAK           |            | Break                   | For On-chip Debug Only                   | None  | N/A     |



## 8. Ordering Information

## 8.1 ATmega329

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                                                                         | Package Type <sup>(1)</sup> | <b>Operational Range</b>      |
|----------------------------|--------------|------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------|
| 8                          | 1.8 - 5.5V   | ATmega329V-8AU<br>ATmega329V-8AUR <sup>(4)</sup><br>ATmega329V-8MU<br>ATmega329V-8MUR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1  | Industrial<br>(-40°C to 85°C) |
| 16                         | 2.7 - 5.5V   | ATmega329-16AU<br>ATmega329-16AUR <sup>(4)</sup><br>ATmega329-16MU<br>ATmega329-16MUR <sup>(4)</sup> | 64A<br>64A<br>64M1<br>64M1  | Industrial<br>(-40°C to 85°C) |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging alternative, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed vs.  $V_{CC}$  see Figure 28-1 on page 328 and Figure 28-2 on page 328.

4. Tape & Reel

|      | Package Type                                                                                 |  |  |  |  |  |
|------|----------------------------------------------------------------------------------------------|--|--|--|--|--|
| 64A  | 64-lead, 14 x 14 x 1.0 mm, Thin Profile Plastic Quad Flat Package (TQFP)                     |  |  |  |  |  |
| 64M1 | 64-pad, 9 x 9 x 1.0 mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)                 |  |  |  |  |  |
| 100A | 100-lead, 14 x 14 x 1.0 mm, 0.5 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) |  |  |  |  |  |



## 8.4 ATmega6490

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code <sup>(2)</sup>                       | Package Type <sup>(1)</sup> | <b>Operational Range</b>      |
|----------------------------|--------------|----------------------------------------------------|-----------------------------|-------------------------------|
| 8                          | 1.8 - 5.5V   | ATmega6490V-8AU<br>ATmega6490V-8AUR <sup>(4)</sup> | 100A<br>100A                | Industrial<br>(-40°C to 85°C) |
| 16                         | 2.7 - 5.5V   | ATmega6490-16AU<br>ATmega6490-16AUR <sup>(4)</sup> | 100A<br>100A                | Industrial<br>(-40°C to 85°C) |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging alternative, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed Grades see Figure 28-1 on page 328 and Figure 28-2 on page 328.

4. Tape & Reel

|      | Package Type                                                                                 |  |  |  |  |  |
|------|----------------------------------------------------------------------------------------------|--|--|--|--|--|
| 64A  | 64-lead, 14 x 14 x 1.0 mm, Thin Profile Plastic Quad Flat Package (TQFP)                     |  |  |  |  |  |
| 64M1 | 64-pad, 9 x 9 x 1.0 mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF)                 |  |  |  |  |  |
| 100A | 100-lead, 14 x 14 x 1.0 mm, 0.5 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) |  |  |  |  |  |



## 9.2 64M1





## 9.3 100A





## 10. Errata

## 10.1 ATmega329

### 10.1.1 ATmega329 rev. C

- Interrupts may be lost when writing the timer registers in the asynchronous timer
- 1. Interrupts may be lost when writing the timer registers in the asynchronous timer

The interrupt will be lost if a timer register that is synchronous timer clock is written when the asynchronous Timer/Counter register (TCNTx) is 0x00.

#### **Problem Fix/Wortkaround**

Always check that the asynchronous Timer/Counter register neither have the value 0xFF nor 0x00 before writing to the asynchronous Timer Control Register (TCCRx), asynchronous Timer Counter Register (TCNTx), or asynchronous Output Compare Register (OCRx).

#### 10.1.2 ATmega329 rev. B

Not sampled.

#### 10.1.3 ATmega329 rev. A

- LCD contrast voltage too high
- Interrupts may be lost when writing the timer registers in the asynchronous timer

#### 1. LCD contrast voltage too high

When the LCD is active and using low power waveform, the LCD contrast voltage can be too high. This occurs when  $V_{CC}$  is higher than  $V_{LCD}$ , and when using low LCD drivetime.

#### Problem Fix/Workaround

There are several possible workarounds:

- Use normal waveform instead of low power waveform
- Use drivetime of 375  $\mu s$  or longer

### 2. Interrupts may be lost when writing the timer registers in the asynchronous timer

The interrupt will be lost if a timer register that is synchronous timer clock is written when the asynchronous Timer/Counter register (TCNTx) is 0x00.

#### **Problem Fix/Wortkaround**

Always check that the asynchronous Timer/Counter register neither have the value 0xFF nor 0x00 before writing to the asynchronous Timer Control Register (TCCRx), asynchronous Timer Counter Register (TCNTx), or asynchronous Output Compare Register (OCRx).



### 10.2 ATmega3290

#### 10.2.1 ATmega3290 rev. C

• Interrupts may be lost when writing the timer registers in the asynchronous timer

1. Interrupts may be lost when writing the timer registers in the asynchronous timer

The interrupt will be lost if a timer register that is synchronous timer clock is written when the asynchronous Timer/Counter register (TCNTx) is 0x00.

#### **Problem Fix/Wortkaround**

Always check that the asynchronous Timer/Counter register neither have the value 0xFF nor 0x00 before writing to the asynchronous Timer Control Register (TCCRx), asynchronous Timer Counter Register (TCNTx), or asynchronous Output Compare Register (OCRx).

#### 10.2.2 ATmega3290 rev. B

Not sampled.

#### 10.2.3 ATmega3290 rev. A

- LCD contrast voltage too high
- · Interrupts may be lost when writing the timer registers in the asynchronous timer

#### 1. LCD contrast voltage too high

When the LCD is active and using low power waveform, the LCD contrast voltage can be too high. This occurs when  $V_{CC}$  is higher than  $V_{LCD}$ , and when using low LCD drivetime.

#### **Problem Fix/Workaround**

There are several possible workarounds:

- Use normal waveform instead of low power waveform
- Use drivetime of 375  $\mu s$  or longer

#### 2. Interrupts may be lost when writing the timer registers in the asynchronous timer

The interrupt will be lost if a timer register that is synchronous timer clock is written when the asynchronous Timer/Counter register (TCNTx) is 0x00.

#### **Problem Fix/Wortkaround**

Always check that the asynchronous Timer/Counter register neither have the value 0xFF nor 0x00 before writing to the asynchronous Timer Control Register (TCCRx), asynchronous Timer Counter Register (TCNTx), or asynchronous Output Compare Register (OCRx).



### 10.3 ATmega649

#### 10.3.1 ATmega649 rev. A

• Interrupts may be lost when writing the timer registers in the asynchronous timer

1. Interrupts may be lost when writing the timer registers in the asynchronous timer

The interrupt will be lost if a timer register that is synchronous timer clock is written when the asynchronous Timer/Counter register (TCNTx) is 0x00.

#### **Problem Fix/Wortkaround**

Always check that the asynchronous Timer/Counter register neither have the value 0xFF nor 0x00 before writing to the asynchronous Timer Control Register (TCCRx), asynchronous Timer Counter Register (TCNTx), or asynchronous Output Compare Register (OCRx).

## 10.4 ATmega6490

### 10.4.1 ATmega6490 rev. A

• Interrupts may be lost when writing the timer registers in the asynchronous timer

1. Interrupts may be lost when writing the timer registers in the asynchronous timer

The interrupt will be lost if a timer register that is synchronous timer clock is written when the asynchronous Timer/Counter register (TCNTx) is 0x00.

#### **Problem Fix/Wortkaround**

Always check that the asynchronous Timer/Counter register neither have the value 0xFF nor 0x00 before writing to the asynchronous Timer Control Register (TCCRx), asynchronous Timer Counter Register (TCNTx), or asynchronous Output Compare Register (OCRx).



## **11. Datasheet Revision History**

Please note that the referring page numbers in this section are referring to this document. The referring revision in this section are referring to the document revision.

## 11.1 Rev. 2552K – 04/11

- 1. Removed "Preliminary" from the front page.
- 2. Removed "Disclaimer Section" from the datasheet.
- 3. Updated Table 28-5 on page 330 "BODLEVEL Fuse Coding(1)" .
- 4. Updated Table 28-8 on page 334 "LCD Controller Characteristics" .
- 5. Updated "Ordering Information" on page 372 to include "Tape & Reel" devices. The "Al" and "MI" devices removed.
- 6. Updated "Errata" on page 379.
- 7. Updated the datasheet according to the Atmel new brand style guide, including the last page.

### 11.2 Rev. 2552J - 08/07

- 1. Updated "Features" on page 1.
- 2. Added "Data Retention" on page 9.
- 3. Updated "Serial Programming Algorithm" on page 309.
- 4. Updated "Speed Grades" on page 328.
- 5. Updated "System and Reset Characteristics" on page 330.
- 6. Moved Register Descriptions to the end of each chapter.

### 11.3 Rev. 2552I - 04/07

- 1. Updated date in backpage
- 2. Updated column in Table 28-5 on page 330.

### 11.4 Rev. 2552H - 11/06

- 1. Updated Table 28-7 on page 333.
- 2. Updated note in Table 28-7 on page 333 and Table 28-2 on page 329.



### 11.5 Rev. 2552G - 07/06

- 1. Updated Table 14-2 on page 104, Table 14-4 on page 104, Table 16-3 on page 133, Table 16-5 on page 134, Table 16-5 on page 134, Table 17-2 on page 153 and Table 17-4 on page 154.
- 2. Updated "Fast PWM Mode" on page 124.
- 3. Updated Features in "USI Universal Serial Interface" on page 195.
- 4. Added "Clock speed considerations." on page 202.
- 5. "Errata" on page 379.
- 11.6 Rev. 2552F 06/06
  - 1. Updated "Calibrated Internal RC Oscillator" on page 29.
  - 2. Updated "OSCCAL Oscillator Calibration Register" on page 32
  - 3. Added Table 28-2 on page 329.
- 11.7 Rev. 2552E 04/06
  - 1. Updated "Calibrated Internal RC Oscillator" on page 29.
- 11.8 Rev. 2552D 03/06
  - 1. Updated "Errata" on page 379.
- 11.9 Rev. 2552C 03/06
  - 1. Added "Resources" on page 9.
  - 2. Added Addresses in Registers.
  - 3. Updated number of General Purpose I/O pins.
  - 4. Updated code example in "Bit 0 IVCE: Interrupt Vector Change Enable" on page 53.
  - 5. Updated Introduction in "I/O-Ports" on page 59.
  - 6. Updated "SPI Serial Peripheral Interface" on page 158.
  - 7. Updated "Bit 6 ACBG: Analog Comparator Bandgap Select" on page 209.
  - 8. Updated Features in "Analog to Digital Converter" on page 211.
  - 9. Updated "Prescaling and Conversion Timing" on page 214.
  - 10. Updated features in "LCD Controller" on page 228.
  - 11. Updated "ATmega329/3290/649/6490 Boot Loader Parameters" on page 290.
  - 12. Updated "DC Characteristics" on page 310.
  - 13. Updated "" on page 334.



11.10 Rev. 2552B - 05/05

- 1. MLF-package alternative changed to "Quad Flat No-Lead/Micro Lead Frame Package QFN/MLF".
- 2. Added "Pin Change Interrupt Timing" on page 54.
- 3. Updated Table 23-6 on page 242, Table 23-7 on page 243 and Table 27-15 on page 310.
- 4. Added Figure 27-12 on page 312.
- 5. Updated Figure 22-9 on page 219 and Figure 27-5 on page 304.
- 6. Updated algorithm "Enter Programming Mode" on page 299.
- 7. Added "Supply Current of I/O modules" on page 340.
- 8. Updated "Ordering Information" on page 372.

11.11 Rev. 2552A -11/04

1. Initial version.



#### Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA Tel: (+1)(408) 441-0311 Fax: (+1)(408) 487-2600 www.atmel.com

#### Atmel Asia Limited Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon HONG KONG Tel: (+852) 2245-6100 Fax: (+852) 2722-1369

Atmel Munich GmbH Business Campus Parkring 4 D-85748 Garching b. Munich GERMANY Tel: (+49) 89-31970-0 Fax: (+49) 89-3194621

#### Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 JAPAN Tel: (+81)(3) 3523-3551 Fax: (+81)(3) 3523-7581

#### © 2011 Atmel Corporation. All rights reserved.

Atmel<sup>®</sup>, Atmel logo and combinations thereof, AVR<sup>®</sup> and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROF-ITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suit-able for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.