Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 150 | | Number of Logic Elements/Cells | 1200 | | Total RAM Bits | 9421 | | Number of I/O | 211 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 256-LFBGA, CSPBGA | | Supplier Device Package | 256-CABGA (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo1200e-3b256c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## MachXO Family Data Sheet Architecture June 2013 Data Sheet DS1002 #### **Architecture Overview** The MachXO family architecture contains an array of logic blocks surrounded by Programmable I/O (PIO). Some devices in this family have sysCLOCK PLLs and blocks of sysMEM™ Embedded Block RAM (EBRs). Figures 2-1, 2-2, and 2-3 show the block diagrams of the various family members. The logic blocks are arranged in a two-dimensional grid with rows and columns. The EBR blocks are arranged in a column to the left of the logic array. The PIO cells are located at the periphery of the device, arranged into Banks. The PIOs utilize a flexible I/O buffer referred to as a sysIO interface that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources. There are two kinds of logic blocks, the Programmable Functional Unit (PFU) and the Programmable Functional unit without RAM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM, ROM, and register functions. The PFF block contains building blocks for logic, arithmetic, ROM, and register functions. Both the PFU and PFF blocks are optimized for flexibility, allowing complex designs to be implemented quickly and effectively. Logic blocks are arranged in a two-dimensional array. Only one type of block is used per row. In the MachXO family, the number of sysIO Banks varies by device. There are different types of I/O Buffers on different Banks. See the details in later sections of this document. The sysMEM EBRs are large, dedicated fast memory blocks; these blocks are found only in the larger devices. These blocks can be configured as RAM, ROM or FIFO. FIFO support includes dedicated FIFO pointer and flag "hard" control logic to minimize LUT use. The MachXO registers in PFU and sysl/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function. The MachXO architecture provides up to two sysCLOCK™ Phase Locked Loop (PLL) blocks on larger devices. These blocks are located at either end of the memory blocks. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks. Every device in the family has a JTAG Port that supports programming and configuration of the device as well as access to the user logic. The MachXO devices are available for operation from 3.3V, 2.5V, 1.8V, and 1.2V power supplies, providing easy integration into the overall system. Figure 2-6. Distributed Memory Primitives **ROM Mode:** The ROM mode uses the same principal as the RAM modes, but without the Write port. Pre-loading is accomplished through the programming interface during configuration. #### **PFU Modes of Operation** Slices can be combined within a PFU to form larger functions. Table 2-4 tabulates these modes and documents the functionality possible at the PFU level. Table 2-4. PFU Modes of Operation | Logic | Ripple | RAM | ROM | |----------------------------|-------------------|----------------------------|-------------| | LUT 4x8 or<br>MUX 2x1 x 8 | 2-bit Add x 4 | SPR16x2 x 4<br>DPR16x2 x 2 | ROM16x1 x 8 | | LUT 5x4 or<br>MUX 4x1 x 4 | 2-bit Sub x 4 | SPR16x4 x 2<br>DPR16x4 x 1 | ROM16x2 x 4 | | LUT 6x 2 or<br>MUX 8x1 x 2 | 2-bit Counter x 4 | SPR16x8 x 1 | ROM16x4 x 2 | | LUT 7x1 or<br>MUX 16x1 x 1 | 2-bit Comp x 4 | | ROM16x8 x 1 | #### Routing There are many resources provided in the MachXO devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments. The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions. Figure 2-8. Primary Clocks for MachXO1200 and MachXO2280 Devices Four secondary clocks are generated from four 16:1 muxes as shown in Figure 2-9. Four of the secondary clock sources come from dual function clock pins and 12 come from internal routing. Figure 2-9. Secondary Clocks for MachXO Devices #### **Bus Size Matching** All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1 and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port. #### **RAM Initialization and ROM Operation** If desired, the contents of the RAM can be pre-loaded during device configuration. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM. #### **Memory Cascading** Larger and deeper blocks of RAMs can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs. #### Single, Dual, Pseudo-Dual Port and FIFO Modes Figure 2-12 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and address for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output. Figure 2-12. sysMEM Memory Primitives **FIFO** Figure 2-13. Memory Core Reset For further information on the sysMEM EBR block, see the details of additional technical documentation at the end of this data sheet. #### **EBR Asynchronous Reset** EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-14. The GSR input to the EBR is always asynchronous. Figure 2-14. EBR Asynchronous Reset (Including GSR) Timing Diagram If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge. If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device Wake Up must occur before the release of the device I/Os becoming active. These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-14. The reset timing rules apply to the RPReset input vs the RE input and the RST input vs. the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled ## **PIO Groups** On the MachXO devices, PIO cells are assembled into two different types of PIO groups, those with four PIO cells and those with six PIO cells. PIO groups with four IOs are placed on the left and right sides of the device while PIO groups with six IOs are placed on the top and bottom. The individual PIO cells are connected to their respective sysIO buffers and PADs. On all MachXO devices, two adjacent PIOs can be joined to provide a complementary Output driver pair. The I/O pin pairs are labeled as "T" and "C" to distinguish between the true and complement pins. The MachXO1200 and MachXO2280 devices contain enhanced I/O capability. All PIO pairs on these larger devices can implement differential receivers. In addition, half of the PIO pairs on the left and right sides of these devices can be configured as LVDS transmit/receive pairs. PIOs on the top of these larger devices also provide PCI support. Figure 2-15. Group of Four Programmable I/O Cells This structure is used on the left and right of MachXO devices Figure 2-16. Group of bSix Programmable I/O Cells This structure is used on the top and bottom of MachXO devices #### **PIO** The PIO blocks provide the interface between the sysIO buffers and the internal PFU array blocks. These blocks receive output data from the PFU array and a fast output data signal from adjacent PFUs. The output data and fast Table 2-10. Supported Output Standards | Output Standard | Drive | V <sub>CCIO</sub> (Typ.) | |--------------------------|----------------------|--------------------------| | Single-ended Interfaces | | | | LVTTL | 4mA, 8mA, 12mA, 16mA | 3.3 | | LVCMOS33 | 4mA, 8mA, 12mA, 14mA | 3.3 | | LVCMOS25 | 4mA, 8mA, 12mA, 14mA | 2.5 | | LVCMOS18 | 4mA, 8mA, 12mA, 14mA | 1.8 | | LVCMOS15 | 4mA, 8mA | 1.5 | | LVCMOS12 | 2mA, 6mA | 1.2 | | LVCMOS33, Open Drain | 4mA, 8mA, 12mA, 14mA | _ | | LVCMOS25, Open Drain | 4mA, 8mA, 12mA, 14mA | _ | | LVCMOS18, Open Drain | 4mA, 8mA, 12mA, 14mA | _ | | LVCMOS15, Open Drain | 4mA, 8mA | _ | | LVCMOS12, Open Drain | 2mA, 6mA | _ | | PCI33 <sup>3</sup> | N/A | 3.3 | | Differential Interfaces | | | | LVDS <sup>1, 2</sup> | N/A | 2.5 | | BLVDS, RSDS <sup>2</sup> | N/A | 2.5 | | LVPECL <sup>2</sup> | N/A | 3.3 | <sup>1.</sup> MachXO1200 and MachXO2280 devices have dedicated LVDS buffers. #### sysIO Buffer Banks The number of Banks vary between the devices of this family. Eight Banks surround the two larger devices, the MachXO1200 and MachXO2280 (two Banks per side). The MachXO640 has four Banks (one Bank per side). The smallest member of this family, the MachXO256, has only two Banks. Each sysIO buffer Bank is capable of supporting multiple I/O standards. Each Bank has its own I/O supply voltage $(V_{CCIO})$ which allows it to be completely independent from the other Banks. Figure 2-18, Figure 2-18, Figure 2-20 and Figure 2-21 shows the sysIO Banks and their associated supplies for all devices. <sup>2.</sup> These interfaces can be emulated with external resistors in all devices. <sup>3.</sup> Top Banks of MachXO1200 and MachXO2280 devices only. the system. These capabilities make the MachXO ideal for many multiple power supply and hot-swap applications. ### **Sleep Mode** The MachXO "C" devices ( $V_{CC} = 1.8/2.5/3.3V$ ) have a sleep mode that allows standby current to be reduced dramatically during periods of system inactivity. Entry and exit to Sleep mode is controlled by the SLEEPN pin. During Sleep mode, the logic is non-operational, registers and EBR contents are not maintained, and I/Os are tristated. Do not enter Sleep mode during device programming or configuration operation. In Sleep mode, power supplies are in their normal operating range, eliminating the need for external switching of power supplies. Table 2-11 compares the characteristics of Normal, Off and Sleep modes. Table 2-11. Characteristics of Normal, Off and Sleep Modes | Characteristic | Normal | Off | Sleep | |---------------------------------|---------------|-----------------|-----------------| | SLEEPN Pin | High | _ | Low | | Static Icc | Typical <10mA | 0 | Typical <100uA | | I/O Leakage | <10μΑ | <1mA | <10μΑ | | Power Supplies VCC/VCCIO/VCCAUX | Normal Range | 0 | Normal Range | | Logic Operation | User Defined | Non Operational | Non operational | | I/O Operation | User Defined | Tri-state | Tri-state | | JTAG and Programming circuitry | Operational | Non-operational | Non-operational | | EBR Contents and Registers | Maintained | Non-maintained | Non-maintained | #### **SLEEPN Pin Characteristics** The SLEEPN pin behaves as an LVCMOS input with the voltage standard appropriate to the VCC supply for the device. This pin also has a weak pull-up, along with a Schmidt trigger and glitch filter to prevent false triggering. An external pull-up to VCC is recommended when Sleep Mode is not used to ensure the device stays in normal operation mode. Typically, the device enters sleep mode several hundred nanoseconds after SLEEPN is held at a valid low and restarts normal operation as specified in the Sleep Mode Timing table. The AC and DC specifications portion of this data sheet shows a detailed timing diagram. #### **Oscillator** Every MachXO device has an internal CMOS oscillator. The oscillator can be routed as an input clock to the clock tree or to general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit to enable/disable the oscillator. The oscillator frequency ranges from 18MHz to 26MHz. ## **Configuration and Testing** The following section describes the configuration and testing features of the MachXO family of devices. #### IEEE 1149.1-Compliant Boundary Scan Testability All MachXO devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with one of the VCCIO Banks (MachXO256: V<sub>CCIO1</sub>; MachXO640: V<sub>CCIO2</sub>; MachXO1200 and MachXO2280: V<sub>CCIO5</sub>) and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards. For more details on boundary scan test, please see information regarding additional technical documentation at the end of this data sheet. Table 3-2. BLVDS DC Conditions<sup>1</sup> #### **Over Recommended Operating Conditions** | | | Non | | | |---------------------|-----------------------------|---------|---------|-------| | Symbol | Description | Zo = 45 | Zo = 90 | Units | | Z <sub>OUT</sub> | Output impedance | 100 | 100 | Ohms | | R <sub>TLEFT</sub> | Left end termination | 45 | 90 | Ohms | | R <sub>TRIGHT</sub> | Right end termination | 45 | 90 | Ohms | | V <sub>OH</sub> | Output high voltage | 1.375 | 1.48 | V | | V <sub>OL</sub> | Output low voltage | 1.125 | 1.02 | V | | V <sub>OD</sub> | Output differential voltage | 0.25 | 0.46 | V | | V <sub>CM</sub> | Output common mode voltage | 1.25 | 1.25 | V | | I <sub>DC</sub> | DC output current | 11.2 | 10.2 | mA | <sup>1.</sup> For input buffer, see LVDS table. #### **LVPECL** The MachXO family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer on certain devices. The scheme shown in Figure 3-3 is one possible solution for point-to-point signals. Figure 3-3. Differential LVPECL Table 3-3. LVPECL DC Conditions1 #### **Over Recommended Operating Conditions** | Symbol | Description | Nominal | Units | |-------------------|-----------------------------|---------|-------| | Z <sub>OUT</sub> | Output impedance | 100 | Ohms | | R <sub>P</sub> | Driver parallel resistor | 150 | Ohms | | R <sub>T</sub> | Receiver termination | 100 | Ohms | | V <sub>OH</sub> | Output high voltage | 2.03 | V | | V <sub>OL</sub> | Output low voltage | 1.27 | V | | V <sub>OD</sub> | Output differential voltage | 0.76 | V | | V <sub>CM</sub> | Output common mode voltage | 1.65 | V | | Z <sub>BACK</sub> | Back impedance | 85.7 | Ohms | | I <sub>DC</sub> | DC output current | 12.7 | mA | <sup>1.</sup> For input buffer, see LVDS table. ## MachXO "C" Sleep Mode Timing | Symbol | Parameter | Device | Min. | Тур. | Max | Units | |----------------------|----------------------------|-----------|------|------|------|-------| | t <sub>PWRDN</sub> | SLEEPN Low to Power Down | All | _ | _ | 400 | ns | | | | LCMXO256 | _ | _ | 400 | μs | | t | SLEEPN High to Power Up | LCMXO640 | _ | _ | 600 | μs | | <sup>T</sup> PWRUP | SEEEI Willight to Fower op | LCMXO1200 | _ | _ | 800 | μs | | | | LCMXO2280 | _ | _ | 1000 | μs | | t <sub>WSLEEPN</sub> | SLEEPN Pulse Width | All | 400 | _ | | ns | | t <sub>WAWAKE</sub> | SLEEPN Pulse Rejection | All | _ | _ | 100 | ns | Rev. A 0.19 ### **Flash Download Time** | Symbol | Paran | neter | Min. | Тур. | Max. | Units | |----------------------|---------------------------------------------------------------------------|-----------|------|------|------|-------| | | | LCMXO256 | _ | _ | 0.4 | ms | | + | Minimum V <sub>CC</sub> or V <sub>CCAUX</sub> (later of the two supplies) | LCMXO640 | _ | _ | 0.6 | ms | | <sup>I</sup> REFRESH | to Device I/O Active | LCMXO1200 | _ | _ | 0.8 | ms | | | | LCMXO2280 | _ | _ | 1.0 | ms | # **JTAG Port Timing Specifications** | Symbol | Parameter | Min. | Max. | Units | |----------------------|----------------------------------------------------------------------|------|------|-------| | f <sub>MAX</sub> | TCK [BSCAN] clock frequency | _ | 25 | MHz | | t <sub>BTCP</sub> | TCK [BSCAN] clock pulse width | 40 | _ | ns | | t <sub>BTCPH</sub> | TCK [BSCAN] clock pulse width high | 20 | _ | ns | | t <sub>BTCPL</sub> | TCK [BSCAN] clock pulse width low | 20 | _ | ns | | t <sub>BTS</sub> | TCK [BSCAN] setup time | 8 | _ | ns | | t <sub>BTH</sub> | TCK [BSCAN] hold time | 10 | _ | ns | | t <sub>BTRF</sub> | TCK [BSCAN] rise/fall time | 50 | _ | mV/ns | | t <sub>BTCO</sub> | TAP controller falling edge of clock to output valid | _ | 10 | ns | | t <sub>BTCODIS</sub> | TAP controller falling edge of clock to output disabled | _ | 10 | ns | | t <sub>BTCOEN</sub> | TAP controller falling edge of clock to output enabled | _ | 10 | ns | | t <sub>BTCRS</sub> | BSCAN test capture register setup time | 8 | _ | ns | | t <sub>BTCRH</sub> | BSCAN test capture register hold time | 25 | _ | ns | | t <sub>BUTCO</sub> | BSCAN test update register, falling edge of clock to output valid | _ | 25 | ns | | t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to output disabled | _ | 25 | ns | | t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to output enabled | _ | 25 | ns | Rev. A 0.19 # LCMXO256 and LCMXO640 Logic Signal Connections: 100 TQFP (Cont.) | | | LCMX | (O256 | | | LCM | XO640 | | |------------|------------------|------|------------------|--------------|------------------|------|------------------|--------------| | Pin Number | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball<br>Function | Bank | Dual<br>Function | Differential | | 43 | PB4A | 1 | | Т | PB8B | 2 | | | | 44 | PB4B | 1 | | С | PB8C | 2 | | Т | | 45 | PB4C | 1 | | Т | PB8D | 2 | | С | | 46 | PB4D | 1 | | С | PB9A | 2 | | | | 47 | PB5A | 1 | | | PB9C | 2 | | Т | | 48* | SLEEPN | - | SLEEPN | | SLEEPN | - | SLEEPN | | | 49 | PB5C | 1 | | Т | PB9D | 2 | | С | | 50 | PB5D | 1 | | С | PB9F | 2 | | | | 51 | PR9B | 0 | | С | PR11D | 1 | | С | | 52 | PR9A | 0 | | Т | PR11B | 1 | | С | | 53 | PR8B | 0 | | С | PR11C | 1 | | Т | | 54 | PR8A | 0 | | Т | PR11A | 1 | | Т | | 55 | PR7D | 0 | | С | PR10D | 1 | | С | | 56 | PR7C | 0 | | Т | PR10C | 1 | | Т | | 57 | PR7B | 0 | | С | PR10B | 1 | | С | | 58 | PR7A | 0 | | Т | PR10A | 1 | | Т | | 59 | PR6B | 0 | | С | PR9D | 1 | | | | 60 | VCCIO0 | 0 | | | VCCIO1 | 1 | | | | 61 | PR6A | 0 | | Т | PR9B | 1 | | | | 62 | GNDIO0 | 0 | | | GNDIO1 | 1 | | | | 63 | PR5D | 0 | | С | PR7B | 1 | | | | 64 | PR5C | 0 | | Т | PR6C | 1 | | | | 65 | PR5B | 0 | | С | PR6B | 1 | | | | 66 | PR5A | 0 | | Т | PR5D | 1 | | | | 67 | PR4B | 0 | | С | PR5B | 1 | | | | 68 | PR4A | 0 | | Т | PR4D | 1 | | | | 69 | PR3D | 0 | | С | PR4B | 1 | | | | 70 | PR3C | 0 | | Т | PR3D | 1 | | | | 71 | PR3B | 0 | | С | PR3B | 1 | | | | 72 | PR3A | 0 | | Т | PR2D | 1 | | | | 73 | PR2B | 0 | | С | PR2B | 1 | | | | 74 | VCCIO0 | 0 | | | VCCIO1 | 1 | | | | 75 | GNDIO0 | 0 | | | GNDIO1 | 1 | | | | 76 | PR2A | 0 | | Т | PT9F | 0 | | С | | 77 | PT5C | 0 | | | PT9E | 0 | | Т | | 78 | PT5B | 0 | | С | PT9C | 0 | | | | 79 | PT5A | 0 | | Т | PT9A | 0 | | | | 80 | PT4F | 0 | | С | VCCIO0 | 0 | | | | 81 | PT4E | 0 | | Т | GNDIO0 | 0 | | | | 82 | PT4D | 0 | | С | PT7E | 0 | | | | 83 | PT4C | 0 | | Т | PT7A | 0 | | | | 84 | GND | - | | | GND | - | | | # LCMXO256 and LCMXO640 Logic Signal Connections: 100 TQFP (Cont.) | | | LCMX | (O256 | | LCMXO640 | | | | | | |------------|------------------|------|------------------|--------------|------------------|------|------------------|--------------|--|--| | Pin Number | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball<br>Function | Bank | Dual<br>Function | Differential | | | | 85 | PT4B | 0 | PCLK0_1** | С | PT6B | 0 | PCLK0_1** | | | | | 86 | PT4A | 0 | PCLK0_0** | Т | PT5B | 0 | PCLK0_0** | С | | | | 87 | PT3D | 0 | | С | PT5A | 0 | | Т | | | | 88 | VCCAUX | - | | | VCCAUX | - | | | | | | 89 | PT3C | 0 | | Т | PT4F | 0 | | | | | | 90 | VCC | - | | | VCC | - | | | | | | 91 | PT3B | 0 | | С | PT3F | 0 | | | | | | 92 | VCCIO0 | 0 | | | VCCIO0 | 0 | | | | | | 93 | GNDIO0 | 0 | | | GNDIO0 | 0 | | | | | | 94 | PT3A | 0 | | Т | PT3B | 0 | | С | | | | 95 | PT2F | 0 | | С | PT3A | 0 | | Т | | | | 96 | PT2E | 0 | | Т | PT2F | 0 | | С | | | | 97 | PT2D | 0 | | С | PT2E | 0 | | Т | | | | 98 | PT2C | 0 | | Т | PT2B | 0 | | С | | | | 99 | PT2B | 0 | | С | PT2C | 0 | | | | | | 100 | PT2A | 0 | | Т | PT2A | 0 | | Т | | | <sup>\*</sup> NC for "E" devices. <sup>\*\*</sup> Primary clock inputs are single-ended. ## LCMXO640, LCMXO1200 and LCMXO2280 Logic Signal Connections: 132 csBGA (Cont.) | | LCMXO640 | | | | | | LC | MXO1200 | | LCMXO2280 | | | MXO2280 | | |--------|------------------|------|------------------|--------------|--------|------------------|------|------------------|--------------|-----------|------------------|------|------------------|--------------| | Ball # | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball # | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball # | Ball<br>Function | Bank | Dual<br>Function | Differential | | B9 | PT7B | 0 | | С | В9 | PT9B | 1 | | С | B9 | PT12D | 1 | | С | | A9 | PT7A | 0 | | Т | A9 | PT9A | 1 | | Т | A9 | PT12C | 1 | | Т | | A8 | PT6B | 0 | PCLK0_1*** | С | A8 | PT7D | 1 | PCLK1_1*** | | A8 | PT10B | 1 | PCLK1_1*** | | | B8 | PT6A | 0 | | Т | B8 | PT7B | 1 | | | B8 | PT9D | 1 | | | | C8 | PT5B | 0 | PCLK0_0*** | С | C8 | PT6F | 0 | PCLK1_0*** | | C8 | PT9B | 1 | PCLK1_0*** | | | B7 | PT5A | 0 | | Т | В7 | PT6D | 0 | | | B7 | PT8D | 0 | | | | A7 | VCCAUX | - | | | A7 | VCCAUX | - | | | A7 | VCCAUX | - | | | | C7 | VCC | - | | | C7 | VCC | - | | | C7 | VCC | - | | | | A6 | PT4D | 0 | | С | A6 | PT5D | 0 | | С | A6 | PT7B | 0 | | С | | B6 | PT4C | 0 | | Т | В6 | PT5C | 0 | | Т | B6 | PT7A | 0 | | Т | | C6 | PT3F | 0 | | С | C6 | PT5B | 0 | | С | C6 | PT6D | 0 | | | | B5 | PT3E | 0 | | Т | B5 | PT5A | 0 | | T | B5 | PT6E | 0 | | Т | | A5 | PT3D | 0 | | | A5 | PT4B | 0 | | | A5 | PT6F | 0 | | С | | B4 | GNDIO0 | 0 | | | B4 | GNDIO0 | 0 | | | B4 | GNDIO0 | 0 | | | | A4 | PT3B | 0 | | | A4 | PT3D | 0 | | С | A4 | PT4B | 0 | | С | | C4 | PT2F | 0 | | | C4 | PT3C | 0 | | Т | C4 | PT4A | 0 | | Т | | A3 | PT2D | 0 | | С | A3 | PT3B | 0 | | С | А3 | PT3B | 0 | | С | | A2 | PT2C | 0 | | Т | A2 | PT2B | 0 | | С | A2 | PT2B | 0 | | С | | В3 | PT2B | 0 | | С | В3 | PT3A | 0 | | Т | В3 | PT3A | 0 | | Т | | A1 | PT2A | 0 | | Т | A1 | PT2A | 0 | | Т | A1 | PT2A | 0 | | Т | | F1 | GND | - | | | F1 | GND | - | | | F1 | GND | - | | | | P9 | GND | - | | | P9 | GND | - | | | P9 | GND | - | | | | J14 | GND | - | | | J14 | GND | - | | | J14 | GND | - | | | | C9 | GND | - | | | C9 | GND | - | | | C9 | GND | - | | | | C5 | VCCIO0 | 0 | | | C5 | VCCIO0 | 0 | | | C5 | VCCIO0 | 0 | | | | B11 | VCCIO0 | 0 | | | B11 | VCCIO1 | 1 | | | B11 | VCCIO1 | 1 | | | | E12 | VCCIO1 | 1 | | | E12 | VCCIO2 | 2 | | | E12 | VCCIO2 | 2 | | | | L12 | VCCIO1 | 1 | | | L12 | VCCIO3 | 3 | | | L12 | VCCIO3 | 3 | | | | M10 | VCCIO2 | 2 | | | M10 | VCCIO4 | 4 | | | M10 | VCCIO4 | 4 | | | | N2 | VCCIO2 | 2 | | | N2 | VCCIO5 | 5 | | | N2 | VCCIO5 | 5 | | | | D2 | VCCIO3 | 3 | | | D2 | VCCIO7 | 7 | | | D2 | VCCIO7 | 7 | | | | K3 | VCCIO3 | 3 | | | КЗ | VCCIO6 | 6 | | | K3 | VCCIO6 | 6 | | | <sup>\*</sup>Supports true LVDS outputs. \*\*NC for "E" devices. \*\*\*Primary clock inputs arer single-ended. # LCMXO2280 Logic Signal Connections: 324 ftBGA (Cont.) | LCMXO2280 | | | | | | | | | | |-------------|---------------|------|---------------|--------------|--|--|--|--|--| | Ball Number | Ball Function | Bank | Dual Function | Differential | | | | | | | V10 | PB9B | 4 | | С | | | | | | | N10 | PB9C | 4 | | Т | | | | | | | R10 | PB9D | 4 | | С | | | | | | | P10 | PB10F | 4 | PCLK4_1*** | С | | | | | | | T10 | PB10E | 4 | | Т | | | | | | | U10 | PB10D | 4 | | С | | | | | | | V11 | PB10C | 4 | | T | | | | | | | U11 | PB10B | 4 | PCLK4_0*** | С | | | | | | | VCCIO4 | VCCIO4 | 4 | | | | | | | | | GND | GNDIO4 | 4 | | | | | | | | | T11 | PB10A | 4 | | Т | | | | | | | U12 | PB11A | 4 | | Т | | | | | | | R11 | PB11B | 4 | | С | | | | | | | GND | GND | - | | | | | | | | | T12 | PB11C | 4 | | Т | | | | | | | P11 | PB11D | 4 | | С | | | | | | | V12 | PB12A | 4 | | Т | | | | | | | V13 | PB12B | 4 | | С | | | | | | | R12 | PB12C | 4 | | Т | | | | | | | N11 | PB12D | 4 | | С | | | | | | | U13 | PB12E | 4 | | Т | | | | | | | VCCIO4 | VCCIO4 | 4 | | | | | | | | | GND | GNDIO4 | 4 | | | | | | | | | V14 | PB12F | 4 | | С | | | | | | | T13 | PB13A | 4 | | T | | | | | | | P12 | PB13B | 4 | | С | | | | | | | R13 | PB13C | 4 | | Т | | | | | | | N12 | PB13D | 4 | | С | | | | | | | V15 | PB14A | 4 | | Т | | | | | | | U14 | PB14B | 4 | | С | | | | | | | V16 | PB14C | 4 | | T | | | | | | | GND | GND | - | | | | | | | | | T14 | PB14D | 4 | | С | | | | | | | U15 | PB15A | 4 | | Т | | | | | | | V17 | PB15B | 4 | | С | | | | | | | P13** | SLEEPN | - | SLEEPN | | | | | | | | T15 | PB15D | 4 | | | | | | | | | U16 | PB16A | 4 | | Т | | | | | | | V18 | PB16B | 4 | | C | | | | | | | N13 | PB16C | 4 | | T | | | | | | | R14 | PB16D | 4 | | C | | | | | | | VCCIO4 | VCCIO4 | 4 | | | | | | | | | GND | GNDIO4 | 4 | | | | | | | | ## **Conventional Packaging** #### Commercial | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |------------------|------|----------------|------|-------|---------|------|-------| | LCMXO256C-3T100C | 256 | 1.8V/2.5V/3.3V | 78 | -3 | TQFP | 100 | COM | | LCMXO256C-4T100C | 256 | 1.8V/2.5V/3.3V | 78 | -4 | TQFP | 100 | COM | | LCMXO256C-5T100C | 256 | 1.8V/2.5V/3.3V | 78 | -5 | TQFP | 100 | COM | | LCMXO256C-3M100C | 256 | 1.8V/2.5V/3.3V | 78 | -3 | csBGA | 100 | COM | | LCMXO256C-4M100C | 256 | 1.8V/2.5V/3.3V | 78 | -4 | csBGA | 100 | COM | | LCMXO256C-5M100C | 256 | 1.8V/2.5V/3.3V | 78 | -5 | csBGA | 100 | COM | | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |-------------------|------|----------------|------|-------|---------|------|-------| | LCMXO640C-3T100C | 640 | 1.8V/2.5V/3.3V | 74 | -3 | TQFP | 100 | COM | | LCMXO640C-4T100C | 640 | 1.8V/2.5V/3.3V | 74 | -4 | TQFP | 100 | COM | | LCMXO640C-5T100C | 640 | 1.8V/2.5V/3.3V | 74 | -5 | TQFP | 100 | COM | | LCMXO640C-3M100C | 640 | 1.8V/2.5V/3.3V | 74 | -3 | csBGA | 100 | COM | | LCMXO640C-4M100C | 640 | 1.8V/2.5V/3.3V | 74 | -4 | csBGA | 100 | COM | | LCMXO640C-5M100C | 640 | 1.8V/2.5V/3.3V | 74 | -5 | csBGA | 100 | COM | | LCMXO640C-3T144C | 640 | 1.8V/2.5V/3.3V | 113 | -3 | TQFP | 144 | COM | | LCMXO640C-4T144C | 640 | 1.8V/2.5V/3.3V | 113 | -4 | TQFP | 144 | COM | | LCMXO640C-5T144C | 640 | 1.8V/2.5V/3.3V | 113 | -5 | TQFP | 144 | COM | | LCMXO640C-3M132C | 640 | 1.8V/2.5V/3.3V | 101 | -3 | csBGA | 132 | COM | | LCMXO640C-4M132C | 640 | 1.8V/2.5V/3.3V | 101 | -4 | csBGA | 132 | COM | | LCMXO640C-5M132C | 640 | 1.8V/2.5V/3.3V | 101 | -5 | csBGA | 132 | COM | | LCMXO640C-3B256C | 640 | 1.8V/2.5V/3.3V | 159 | -3 | caBGA | 256 | COM | | LCMXO640C-4B256C | 640 | 1.8V/2.5V/3.3V | 159 | -4 | caBGA | 256 | COM | | LCMXO640C-5B256C | 640 | 1.8V/2.5V/3.3V | 159 | -5 | caBGA | 256 | COM | | LCMXO640C-3FT256C | 640 | 1.8V/2.5V/3.3V | 159 | -3 | ftBGA | 256 | COM | | LCMXO640C-4FT256C | 640 | 1.8V/2.5V/3.3V | 159 | -4 | ftBGA | 256 | COM | | LCMXO640C-5FT256C | 640 | 1.8V/2.5V/3.3V | 159 | -5 | ftBGA | 256 | COM | | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |--------------------|------|----------------|------|-------|---------|------|-------| | LCMXO1200C-3T100C | 1200 | 1.8V/2.5V/3.3V | 73 | -3 | TQFP | 100 | COM | | LCMXO1200C-4T100C | 1200 | 1.8V/2.5V/3.3V | 73 | -4 | TQFP | 100 | COM | | LCMXO1200C-5T100C | 1200 | 1.8V/2.5V/3.3V | 73 | -5 | TQFP | 100 | COM | | LCMXO1200C-3T144C | 1200 | 1.8V/2.5V/3.3V | 113 | -3 | TQFP | 144 | COM | | LCMXO1200C-4T144C | 1200 | 1.8V/2.5V/3.3V | 113 | -4 | TQFP | 144 | COM | | LCMXO1200C-5T144C | 1200 | 1.8V/2.5V/3.3V | 113 | -5 | TQFP | 144 | COM | | LCMXO1200C-3M132C | 1200 | 1.8V/2.5V/3.3V | 101 | -3 | csBGA | 132 | COM | | LCMXO1200C-4M132C | 1200 | 1.8V/2.5V/3.3V | 101 | -4 | csBGA | 132 | COM | | LCMXO1200C-5M132C | 1200 | 1.8V/2.5V/3.3V | 101 | -5 | csBGA | 132 | COM | | LCMXO1200C-3B256C | 1200 | 1.8V/2.5V/3.3V | 211 | -3 | caBGA | 256 | COM | | LCMXO1200C-4B256C | 1200 | 1.8V/2.5V/3.3V | 211 | -4 | caBGA | 256 | COM | | LCMXO1200C-5B256C | 1200 | 1.8V/2.5V/3.3V | 211 | -5 | caBGA | 256 | COM | | LCMXO1200C-3FT256C | 1200 | 1.8V/2.5V/3.3V | 211 | -3 | ftBGA | 256 | COM | | LCMXO1200C-4FT256C | 1200 | 1.8V/2.5V/3.3V | 211 | -4 | ftBGA | 256 | COM | | LCMXO1200C-5FT256C | 1200 | 1.8V/2.5V/3.3V | 211 | -5 | ftBGA | 256 | COM | ## **Conventional Packaging** ### Industrial | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |------------------|------|----------------|------|-------|---------|------|-------| | LCMXO256C-3T100I | 256 | 1.8V/2.5V/3.3V | 78 | -3 | TQFP | 100 | IND | | LCMXO256C-4T100I | 256 | 1.8V/2.5V/3.3V | 78 | -4 | TQFP | 100 | IND | | LCMXO256C-3M100I | 256 | 1.8V/2.5V/3.3V | 78 | -3 | csBGA | 100 | IND | | LCMXO256C-4M100I | 256 | 1.8V/2.5V/3.3V | 78 | -4 | csBGA | 100 | IND | | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |-------------------|------|----------------|------|-------|---------|------|-------| | LCMXO640C-3T100I | 640 | 1.8V/2.5V/3.3V | 74 | -3 | TQFP | 100 | IND | | LCMXO640C-4T100I | 640 | 1.8V/2.5V/3.3V | 74 | -4 | TQFP | 100 | IND | | LCMXO640C-3M100I | 640 | 1.8V/2.5V/3.3V | 74 | -3 | csBGA | 100 | IND | | LCMXO640C-4M100I | 640 | 1.8V/2.5V/3.3V | 74 | -4 | csBGA | 100 | IND | | LCMXO640C-3T144I | 640 | 1.8V/2.5V/3.3V | 113 | -3 | TQFP | 144 | IND | | LCMXO640C-4T144I | 640 | 1.8V/2.5V/3.3V | 113 | -4 | TQFP | 144 | IND | | LCMXO640C-3M132I | 640 | 1.8V/2.5V/3.3V | 101 | -3 | csBGA | 132 | IND | | LCMXO640C-4M132I | 640 | 1.8V/2.5V/3.3V | 101 | -4 | csBGA | 132 | IND | | LCMXO640C-3B256I | 640 | 1.8V/2.5V/3.3V | 159 | -3 | caBGA | 256 | IND | | LCMXO640C-4B256I | 640 | 1.8V/2.5V/3.3V | 159 | -4 | caBGA | 256 | IND | | LCMXO640C-3FT256I | 640 | 1.8V/2.5V/3.3V | 159 | -3 | ftBGA | 256 | IND | | LCMXO640C-4FT256I | 640 | 1.8V/2.5V/3.3V | 159 | -4 | ftBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |--------------------|------|----------------|------|-------|---------|------|-------| | LCMXO1200C-3T100I | 1200 | 1.8V/2.5V/3.3V | 73 | -3 | TQFP | 100 | IND | | LCMXO1200C-4T100I | 1200 | 1.8V/2.5V/3.3V | 73 | -4 | TQFP | 100 | IND | | LCMXO1200C-3T144I | 1200 | 1.8V/2.5V/3.3V | 113 | -3 | TQFP | 144 | IND | | LCMXO1200C-4T144I | 1200 | 1.8V/2.5V/3.3V | 113 | -4 | TQFP | 144 | IND | | LCMXO1200C-3M132I | 1200 | 1.8V/2.5V/3.3V | 101 | -3 | csBGA | 132 | IND | | LCMXO1200C-4M132I | 1200 | 1.8V/2.5V/3.3V | 101 | -4 | csBGA | 132 | IND | | LCMXO1200C-3B256I | 1200 | 1.8V/2.5V/3.3V | 211 | -3 | caBGA | 256 | IND | | LCMXO1200C-4B256I | 1200 | 1.8V/2.5V/3.3V | 211 | -4 | caBGA | 256 | IND | | LCMXO1200C-3FT256I | 1200 | 1.8V/2.5V/3.3V | 211 | -3 | ftBGA | 256 | IND | | LCMXO1200C-4FT256I | 1200 | 1.8V/2.5V/3.3V | 211 | -4 | ftBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |--------------------|------|----------------|------|-------|---------|------|-------| | LCMXO2280C-3T100I | 2280 | 1.8V/2.5V/3.3V | 73 | -3 | TQFP | 100 | IND | | LCMXO2280C-4T100I | 2280 | 1.8V/2.5V/3.3V | 73 | -4 | TQFP | 100 | IND | | LCMXO2280C-3T144I | 2280 | 1.8V/2.5V/3.3V | 113 | -3 | TQFP | 144 | IND | | LCMXO2280C-4T144I | 2280 | 1.8V/2.5V/3.3V | 113 | -4 | TQFP | 144 | IND | | LCMXO2280C-3M132I | 2280 | 1.8V/2.5V/3.3V | 101 | -3 | csBGA | 132 | IND | | LCMXO2280C-4M132I | 2280 | 1.8V/2.5V/3.3V | 101 | -4 | csBGA | 132 | IND | | LCMXO2280C-3B256I | 2280 | 1.8V/2.5V/3.3V | 211 | -3 | caBGA | 256 | IND | | LCMXO2280C-4B256I | 2280 | 1.8V/2.5V/3.3V | 211 | -4 | caBGA | 256 | IND | | LCMXO2280C-3FT256I | 2280 | 1.8V/2.5V/3.3V | 211 | -3 | ftBGA | 256 | IND | | LCMXO2280C-4FT256I | 2280 | 1.8V/2.5V/3.3V | 211 | -4 | ftBGA | 256 | IND | | LCMXO2280C-3FT324I | 2280 | 1.8V/2.5V/3.3V | 271 | -3 | ftBGA | 324 | IND | | LCMXO2280C-4FT324I | 2280 | 1.8V/2.5V/3.3V | 271 | -4 | ftBGA | 324 | IND | | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |------------------|------|----------------|------|-------|---------|------|-------| | LCMXO256E-3T100I | 256 | 1.2V | 78 | -3 | TQFP | 100 | IND | | LCMXO256E-4T100I | 256 | 1.2V | 78 | -4 | TQFP | 100 | IND | | LCMXO256E-3M100I | 256 | 1.2V | 78 | -3 | csBGA | 100 | IND | | LCMXO256E-4M100I | 256 | 1.2V | 78 | -4 | csBGA | 100 | IND | | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |-------------------|------|----------------|------|-------|---------|------|-------| | LCMXO640E-3T100I | 640 | 1.2V | 74 | -3 | TQFP | 100 | IND | | LCMXO640E-4T100I | 640 | 1.2V | 74 | -4 | TQFP | 100 | IND | | LCMXO640E-3M100I | 640 | 1.2V | 74 | -3 | csBGA | 100 | IND | | LCMXO640E-4M100I | 640 | 1.2V | 74 | -4 | csBGA | 100 | IND | | LCMXO640E-3T144I | 640 | 1.2V | 113 | -3 | TQFP | 144 | IND | | LCMXO640E-4T144I | 640 | 1.2V | 113 | -4 | TQFP | 144 | IND | | LCMXO640E-3M132I | 640 | 1.2V | 101 | -3 | csBGA | 132 | IND | | LCMXO640E-4M132I | 640 | 1.2V | 101 | -4 | csBGA | 132 | IND | | LCMXO640E-3B256I | 640 | 1.2V | 159 | -3 | caBGA | 256 | IND | | LCMXO640E-4B256I | 640 | 1.2V | 159 | -4 | caBGA | 256 | IND | | LCMXO640E-3FT256I | 640 | 1.2V | 159 | -3 | ftBGA | 256 | IND | | LCMXO640E-4FT256I | 640 | 1.2V | 159 | -4 | ftBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |--------------------|------|----------------|------|-------|---------|------|-------| | LCMXO1200E-3T100I | 1200 | 1.2V | 73 | -3 | TQFP | 100 | IND | | LCMXO1200E-4T100I | 1200 | 1.2V | 73 | -4 | TQFP | 100 | IND | | LCMXO1200E-3T144I | 1200 | 1.2V | 113 | -3 | TQFP | 144 | IND | | LCMXO1200E-4T144I | 1200 | 1.2V | 113 | -4 | TQFP | 144 | IND | | LCMXO1200E-3M132I | 1200 | 1.2V | 101 | -3 | csBGA | 132 | IND | | LCMXO1200E-4M132I | 1200 | 1.2V | 101 | -4 | csBGA | 132 | IND | | LCMXO1200E-3B256I | 1200 | 1.2V | 211 | -3 | caBGA | 256 | IND | | LCMXO1200E-4B256I | 1200 | 1.2V | 211 | -4 | caBGA | 256 | IND | | LCMXO1200E-3FT256I | 1200 | 1.2V | 211 | -3 | ftBGA | 256 | IND | | LCMXO1200E-4FT256I | 1200 | 1.2V | 211 | -4 | ftBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |--------------------|------|----------------|------|-------|---------|------|-------| | LCMXO2280E-3T100I | 2280 | 1.2V | 73 | -3 | TQFP | 100 | IND | | LCMXO2280E-4T100I | 2280 | 1.2V | 73 | -4 | TQFP | 100 | IND | | LCMXO2280E-3T144I | 2280 | 1.2V | 113 | -3 | TQFP | 144 | IND | | LCMXO2280E-4T144I | 2280 | 1.2V | 113 | -4 | TQFP | 144 | IND | | LCMXO2280E-3M132I | 2280 | 1.2V | 101 | -3 | csBGA | 132 | IND | | LCMXO2280E-4M132I | 2280 | 1.2V | 101 | -4 | csBGA | 132 | IND | | LCMXO2280E-3B256I | 2280 | 1.2V | 211 | -3 | caBGA | 256 | IND | | LCMXO2280E-4B256I | 2280 | 1.2V | 211 | -4 | caBGA | 256 | IND | | LCMXO2280E-3FT256I | 2280 | 1.2V | 211 | -3 | ftBGA | 256 | IND | | LCMXO2280E-4FT256I | 2280 | 1.2V | 211 | -4 | ftBGA | 256 | IND | | LCMXO2280E-3FT324I | 2280 | 1.2V | 271 | -3 | ftBGA | 324 | IND | | LCMXO2280E-4FT324I | 2280 | 1.2V | 271 | -4 | ftBGA | 324 | IND | | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |-------------------|------|----------------|------|-------|-----------------|------|-------| | LCMXO256E-3TN100I | 256 | 1.2V | 78 | -3 | Lead-Free TQFP | 100 | IND | | LCMXO256E-4TN100I | 256 | 1.2V | 78 | -4 | Lead-Free TQFP | 100 | IND | | LCMXO256E-3MN100I | 256 | 1.2V | 78 | -3 | Lead-Free csBGA | 100 | IND | | LCMXO256E-4MN100I | 256 | 1.2V | 78 | -4 | Lead-Free csBGA | 100 | IND | | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |--------------------|------|----------------|------|-------|-----------------|------|-------| | LCMXO640E-3TN100I | 640 | 1.2V | 74 | -3 | Lead-Free TQFP | 100 | IND | | LCMXO640E-4TN100I | 640 | 1.2V | 74 | -4 | Lead-Free TQFP | 100 | IND | | LCMXO640E-3MN100I | 640 | 1.2V | 74 | -3 | Lead-Free csBGA | 100 | IND | | LCMXO640E-4MN100I | 640 | 1.2V | 74 | -4 | Lead-Free csBGA | 100 | IND | | LCMXO640E-3TN144I | 640 | 1.2V | 113 | -3 | Lead-Free TQFP | 144 | IND | | LCMXO640E-4TN144I | 640 | 1.2V | 113 | -4 | Lead-Free TQFP | 144 | IND | | LCMXO640E-3MN132I | 640 | 1.2V | 101 | -3 | Lead-Free csBGA | 132 | IND | | LCMXO640E-4MN132I | 640 | 1.2V | 101 | -4 | Lead-Free csBGA | 132 | IND | | LCMXO640E-3BN256I | 640 | 1.2V | 159 | -3 | Lead-Free caBGA | 256 | IND | | LCMXO640E-4BN256I | 640 | 1.2V | 159 | -4 | Lead-Free caBGA | 256 | IND | | LCMXO640E-3FTN256I | 640 | 1.2V | 159 | -3 | Lead-Free ftBGA | 256 | IND | | LCMXO640E-4FTN256I | 640 | 1.2V | 159 | -4 | Lead-Free ftBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |---------------------|------|----------------|------|-------|-----------------|------|-------| | LCMXO1200E-3TN100I | 1200 | 1.2V | 73 | -3 | Lead-Free TQFP | 100 | IND | | LCMXO1200E-4TN100I | 1200 | 1.2V | 73 | -4 | Lead-Free TQFP | 100 | IND | | LCMXO1200E-3TN144I | 1200 | 1.2V | 113 | -3 | Lead-Free TQFP | 144 | IND | | LCMXO1200E-4TN144I | 1200 | 1.2V | 113 | -4 | Lead-Free TQFP | 144 | IND | | LCMXO1200E-3MN132I | 1200 | 1.2V | 101 | -3 | Lead-Free csBGA | 132 | IND | | LCMXO1200E-4MN132I | 1200 | 1.2V | 101 | -4 | Lead-Free csBGA | 132 | IND | | LCMXO1200E-3BN256I | 1200 | 1.2V | 211 | -3 | Lead-Free caBGA | 256 | IND | | LCMXO1200E-4BN256I | 1200 | 1.2V | 211 | -4 | Lead-Free caBGA | 256 | IND | | LCMXO1200E-3FTN256I | 1200 | 1.2V | 211 | -3 | Lead-Free ftBGA | 256 | IND | | LCMXO1200E-4FTN256I | 1200 | 1.2V | 211 | -4 | Lead-Free ftBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. | |---------------------|------|----------------|------|-------|-----------------|------|-------| | LCMXO2280E-3TN100I | 2280 | 1.2V | 73 | -3 | Lead-Free TQFP | 100 | IND | | LCMXO2280E-4TN100I | 2280 | 1.2V | 73 | -4 | Lead-Free TQFP | 100 | IND | | LCMXO2280E-3TN144I | 2280 | 1.2V | 113 | -3 | Lead-Free TQFP | 144 | IND | | LCMXO2280E-4TN144I | 2280 | 1.2V | 113 | -4 | Lead-Free TQFP | 144 | IND | | LCMXO2280E-3MN132I | 2280 | 1.2V | 101 | -3 | Lead-Free csBGA | 132 | IND | | LCMXO2280E-4MN132I | 2280 | 1.2V | 101 | -4 | Lead-Free csBGA | 132 | IND | | LCMXO2280E-3BN256I | 2280 | 1.2V | 211 | -3 | Lead-Free caBGA | 256 | IND | | LCMXO2280E-4BN256I | 2280 | 1.2V | 211 | -4 | Lead-Free caBGA | 256 | IND | | LCMXO2280E-3FTN256I | 2280 | 1.2V | 211 | -3 | Lead-Free ftBGA | 256 | IND | | LCMXO2280E-4FTN256I | 2280 | 1.2V | 211 | -4 | Lead-Free ftBGA | 256 | IND | | LCMXO2280E-3FTN324I | 2280 | 1.2V | 271 | -3 | Lead-Free ftBGA | 324 | IND | | LCMXO2280E-4FTN324I | 2280 | 1.2V | 271 | -4 | Lead-Free ftBGA | 324 | IND | | Date | Version | Section | Change Summary | |-----------------------|-----------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------| | April 2006<br>(cont.) | 02.0<br>(cont.) | Architecture (cont.) | "Top View of the MachXO1200 Device" figure updated. | | | | | "Top View of the MachXO640 Device" figure updated. | | | | | "Top View of the MachXO256 Device" figure updated. | | | | | "Slice Diagram" figure updated. | | | | | Slice Signal Descriptions table updated. | | | | | Routing section updated. | | | | | sysCLOCK Phase Lockecd Loops (PLLs) section updated. | | | | | PLL Diagram updated. | | | | | PLL Signal Descriptions table updated. | | | | | sysMEM Memory section has been updated. | | | | | PIO Groups section has been updated. | | | | | PIO section has been updated. | | | | | MachXO PIO Block Diagram updated. | | | | | Supported Input Standards table updated. | | | | | MachXO Configuration and Programming diagram updated. | | | | DC and Switching<br>Characteristics | Recommended Operating Conditions table - footnotes updated. | | | | | MachXO256 and MachXO640 Hot Socketing Specifications - footnotes updated. | | | | | Added MachXO1200 and MachXO2280 Hot Socketing Specifications table. | | | | | DC Electrical Characteristics, footnotes have been updated. | | | | | Supply Current (Sleep Mode) table has been updated, removed "4W" references. Footnotes have been updated. | | | | | Supply Current (Standby) table and associated footnotes updated. | | | | | Intialization Supply Current table and footnotes updated. | | | | | Programming and Erase Flash Supply Current table and associated footnotes have been updatd. | | | | | Register-to-Register Performance table updated (rev. A 0.19). | | | | | MachXO External Switching Characteristics updated (rev. A 0.19). | | | | | MachXO Internal Timing Parameters updated (rev. A 0.19). | | | | | MachXO Family Timing Adders updated (rev. A 0.19). | | | | | sysCLOCK Timing updated (rev. A 0.19). | | | | | MachXO "C" Sleep Mode Timing updated (A 0.19). | | | | | JTAG Port Timing Specification updated (rev. A 0.19). | | | | | Test Fixture Required Components table updated. | | | | Pinout Information | Signal Descriptions have been updated. | | | | | Pin Information Summary has been updated. Footnote has been added. | | | | | Power Supply and NC Connection table has been updated. | | | | | Logic Signal Connections have been updated (PCLKTx_x> PCLKx_x) | | | | Ordering Information | Removed "4W" references. | | | | | Added 256-ftBGA Ordering Part Numbers for MachXO640. | | May 2006 | 02.1 | Pinout Information | Removed [LOC][0]_PLL_RST from Signal Description table. | | | | | PCLK footnote has been added to all appropriate pins. | | August 2006 | 02.2 | Multiple | Removed 256 fpBGA information for MachXO640. | | Date | Version | Section | Change Summary | |---------------|---------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | November 2006 | 02.3 | DC and Switching<br>Characteristics | Corrections to MachXO "C" Sleep Mode Timing table - value for t <sub>WSLEEPN</sub> (400ns) changed from max. to min. Value for t <sub>WAWAKE</sub> (100ns) changed from min. to max. | | | | | Added Flash Download Time table. | | December 2006 | 02.4 | Architecture | EBR Asynchronous Reset section added. | | | | Pinout Information | Power Supply and NC table: Pin/Ball orientation footnotes added. | | February 2007 | 02.5 | Architecture | Updated EBR Asynchronous Reset section. | | August 2007 | 02.6 | DC and Switching<br>Characteristics | Updated sysIO Single-Ended DC Electrical Characteristics table. | | November 2007 | 02.7 | DC and Switching<br>Characteristics | Added JTAG Port Timing Waveforms diagram. | | | | Pinout Information | Added Thermal Management text section. | | | | Supplemental<br>Information | Updated title list. | | June 2009 | 02.8 | Introduction | Added 0.8-mm 256-pin caBGA package to MachXO Family Selection Guide table. | | | | Pinout Information | Added Logic Signal Connections table for 0.8-mm 256-pin caBGA package. | | | | Ordering Information | Updated Part Number Description diagram and Ordering Part Number tables with 0.8-mm 256-pin caBGA package information. | | July 2010 | 02.9 | DC and Switching<br>Characteristics | Updated sysCLOCK PLL Timing table. | | June 2013 | 03.0 | All | Updated document with new corporate logo. | | | | Architecture | Architecture Overview – Added information on the state of the register on power up and after configuration. | | | | DC and Switching<br>Characteristics | MachXO1200 and MachXO2280 Hot Socketing Specifications table – Removed footnote 4. | | | | | Added MachXO Programming/Erase Specifications table. |