



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                               |
|--------------------------------|-------------------------------------------------------------------------------|
| Product Status                 | Active                                                                        |
| Number of LABs/CLBs            | 285                                                                           |
| Number of Logic Elements/Cells | 2280                                                                          |
| Total RAM Bits                 | 28262                                                                         |
| Number of I/O                  | 73                                                                            |
| Number of Gates                | -                                                                             |
| Voltage - Supply               | 1.71V ~ 3.465V                                                                |
| Mounting Type                  | Surface Mount                                                                 |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                            |
| Package / Case                 | 100-LQFP                                                                      |
| Supplier Device Package        | 100-TQFP (14x14)                                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2280c-4tn100i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# MachXO Family Data Sheet Architecture

June 2013 Data Sheet DS1002

### **Architecture Overview**

The MachXO family architecture contains an array of logic blocks surrounded by Programmable I/O (PIO). Some devices in this family have sysCLOCK PLLs and blocks of sysMEM™ Embedded Block RAM (EBRs). Figures 2-1, 2-2, and 2-3 show the block diagrams of the various family members.

The logic blocks are arranged in a two-dimensional grid with rows and columns. The EBR blocks are arranged in a column to the left of the logic array. The PIO cells are located at the periphery of the device, arranged into Banks. The PIOs utilize a flexible I/O buffer referred to as a sysIO interface that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

There are two kinds of logic blocks, the Programmable Functional Unit (PFU) and the Programmable Functional unit without RAM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM, ROM, and register functions. The PFF block contains building blocks for logic, arithmetic, ROM, and register functions. Both the PFU and PFF blocks are optimized for flexibility, allowing complex designs to be implemented quickly and effectively. Logic blocks are arranged in a two-dimensional array. Only one type of block is used per row.

In the MachXO family, the number of sysIO Banks varies by device. There are different types of I/O Buffers on different Banks. See the details in later sections of this document. The sysMEM EBRs are large, dedicated fast memory blocks; these blocks are found only in the larger devices. These blocks can be configured as RAM, ROM or FIFO. FIFO support includes dedicated FIFO pointer and flag "hard" control logic to minimize LUT use.

The MachXO registers in PFU and sysl/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function.

The MachXO architecture provides up to two sysCLOCK™ Phase Locked Loop (PLL) blocks on larger devices. These blocks are located at either end of the memory blocks. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks.

Every device in the family has a JTAG Port that supports programming and configuration of the device as well as access to the user logic. The MachXO devices are available for operation from 3.3V, 2.5V, 1.8V, and 1.2V power supplies, providing easy integration into the overall system.

www.latticesemi.com 2-1 DS1002 Architecture\_01.5



Figure 2-3. Top View of the MachXO256 Device



### **PFU Blocks**

The core of the MachXO devices consists of PFU and PFF blocks. The PFUs can be programmed to perform Logic, Arithmetic, Distributed RAM, and Distributed ROM functions. PFF blocks can be programmed to perform Logic, Arithmetic, and Distributed ROM functions. Except where necessary, the remainder of this data sheet will use the term PFU to refer to both PFU and PFF blocks.

Each PFU block consists of four interconnected Slices, numbered 0-3 as shown in Figure 2-4. There are 53 inputs and 25 outputs associated with each PFU block.

Figure 2-4. PFU Diagram



### **Slice**

Each Slice contains two LUT4 lookup tables feeding two registers (programmed to be in FF or Latch mode), and some associated logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7, and LUT8. There is control logic to perform set/reset functions (programmable as synchronous/asynchronous), clock select, chip-select, and wider RAM/ROM functions. Figure 2-5 shows an overview of the internal logic of the Slice. The registers in the Slice can be configured for positive/negative and edge/level clocks.



#### **Modes of Operation**

Each Slice is capable of four modes of operation: Logic, Ripple, RAM, and ROM. The Slice in the PFF is capable of all modes except RAM. Table 2-2 lists the modes and the capability of the Slice blocks.

Table 2-2. Slice Modes

|           | Logic              | Ripple                | RAM     | ROM          |
|-----------|--------------------|-----------------------|---------|--------------|
| PFU Slice | LUT 4x2 or LUT 5x1 | 2-bit Arithmetic Unit | SP 16x2 | ROM 16x1 x 2 |
| PFF Slice | LUT 4x2 or LUT 5x1 | 2-bit Arithmetic Unit | N/A     | ROM 16x1 x 2 |

**Logic Mode:** In this mode, the LUTs in each Slice are configured as 4-input combinatorial lookup tables (LUT4). A LUT4 can have 16 possible input combinations. Any logic function with four inputs can be generated by programming this lookup table. Since there are two LUT4s per Slice, a LUT5 can be constructed within one Slice. Larger lookup tables such as LUT6, LUT7, and LUT8 can be constructed by concatenating other Slices.

**Ripple Mode:** Ripple mode allows the efficient implementation of small arithmetic functions. In ripple mode, the following functions can be implemented by each Slice:

- Addition 2-bit
- Subtraction 2-bit
- Add/Subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Ripple mode multiplier building block
- · Comparator functions of A and B inputs
  - A greater-than-or-equal-to B
  - A not-equal-to B
  - A less-than-or-equal-to B

Two additional signals, Carry Generate and Carry Propagate, are generated per Slice in this mode, allowing fast arithmetic functions to be constructed by concatenating Slices.

**RAM Mode:** In this mode, distributed RAM can be constructed using each LUT block as a 16x2-bit memory. Through the combination of LUTs and Slices, a variety of different memories can be constructed.

The ispLEVER design tool supports the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of Slices required to implement different distributed RAM primitives. Figure 2-6 shows the distributed memory primitive block diagrams. Dual port memories involve the pairing of two Slices. One Slice functions as the read-write port, while the other companion Slice supports the read-only port. For more information on RAM mode in MachXO devices, please see details of additional technical documentation at the end of this data sheet.

Table 2-3. Number of Slices Required For Implementing Distributed RAM

|                  | SPR16x2 | DPR16x2 |
|------------------|---------|---------|
| Number of Slices | 1       | 2       |

Note: SPR = Single Port RAM, DPR = Dual Port RAM



Figure 2-6. Distributed Memory Primitives



**ROM Mode:** The ROM mode uses the same principal as the RAM modes, but without the Write port. Pre-loading is accomplished through the programming interface during configuration.

### **PFU Modes of Operation**

Slices can be combined within a PFU to form larger functions. Table 2-4 tabulates these modes and documents the functionality possible at the PFU level.

Table 2-4. PFU Modes of Operation

| Logic                      | Ripple            | RAM                        | ROM         |
|----------------------------|-------------------|----------------------------|-------------|
| LUT 4x8 or<br>MUX 2x1 x 8  | 2-bit Add x 4     | SPR16x2 x 4<br>DPR16x2 x 2 | ROM16x1 x 8 |
| LUT 5x4 or<br>MUX 4x1 x 4  | 2-bit Sub x 4     | SPR16x4 x 2<br>DPR16x4 x 1 | ROM16x2 x 4 |
| LUT 6x 2 or<br>MUX 8x1 x 2 | 2-bit Counter x 4 | SPR16x8 x 1                | ROM16x4 x 2 |
| LUT 7x1 or<br>MUX 16x1 x 1 | 2-bit Comp x 4    |                            | ROM16x8 x 1 |

## Routing

There are many resources provided in the MachXO devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions.



### **Bus Size Matching**

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1 and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

### **RAM Initialization and ROM Operation**

If desired, the contents of the RAM can be pre-loaded during device configuration. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

### **Memory Cascading**

Larger and deeper blocks of RAMs can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

### Single, Dual, Pseudo-Dual Port and FIFO Modes

Figure 2-12 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and address for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output.

Figure 2-12. sysMEM Memory Primitives



**FIFO** 



The EBR memory supports three forms of write behavior for single or dual port operation:

- 1. **Normal** data on the output appears only during the read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- 2. **Write Through** a copy of the input data appears at the output of the same port. This mode is supported for all data widths.
- 3. **Read-Before-Write** when new data is being written, the old contents of the address appears at the output. This mode is supported for x9, x18 and x36 data widths.

### **FIFO Configuration**

The FIFO has a write port with Data-in, CEW, WE and CLKW signals. There is a separate read port with Data-out, RCE, RE and CLKR signals. The FIFO internally generates Almost Full, Full, Almost Empty and Empty Flags. The Full and Almost Full flags are registered with CLKW. The Empty and Almost Empty flags are registered with CLKR. The range of programming values for these flags are in Table 2-7.

Table 2-7. Programmable FIFO Flag Ranges

| Flag Name         | Programming Range              |
|-------------------|--------------------------------|
| Full (FF)         | 1 to (up to 2 <sup>N</sup> -1) |
| Almost Full (AF)  | 1 to Full-1                    |
| Almost Empty (AE) | 1 to Full-1                    |
| Empty (EF)        | 0                              |

N = Address bit width

The FIFO state machine supports two types of reset signals: RSTA and RSTB. The RSTA signal is a global reset that clears the contents of the FIFO by resetting the read/write pointer and puts the FIFO flags in their initial reset state. The RSTB signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO.

#### **Memory Core Reset**

The memory array in the EBR utilizes latches at the A and B output ports. These latches can be reset asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-13.



Figure 2-13. Memory Core Reset



For further information on the sysMEM EBR block, see the details of additional technical documentation at the end of this data sheet.

#### **EBR Asynchronous Reset**

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-14. The GSR input to the EBR is always asynchronous.

Figure 2-14. EBR Asynchronous Reset (Including GSR) Timing Diagram



If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.

If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device Wake Up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-14. The reset timing rules apply to the RPReset input vs the RE input and the RST input vs. the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled



of the devices also support differential input buffers. PCI clamps are available on the top Bank I/O buffers. The PCI clamp is enabled after  $V_{CC}$ ,  $V_{CCAUX}$ , and  $V_{CCIO}$  are at valid operating levels and the device has been configured.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.

### 2. Left and Right sysIO Buffer Pairs

The sysIO buffer pairs in the left and right Banks of the device consist of two single-ended output drivers and two sets of single-ended input buffers (supporting ratioed and absolute input levels). The devices also have a differential driver per output pair. The referenced input buffer can also be configured as a differential input buffer. In these Banks the two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential I/O, and the comp (complementary) pad is associated with the negative side of the differential I/O.

### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CCAUX}$  have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all  $V_{CCIO}$  Banks are active with valid input logic levels to properly control the output logic states of all the I/O Banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pull-up to VCCIO. The I/O pins will maintain the blank configuration until VCC, VCCAUX and VCCIO have reached satisfactory levels at which time the I/Os will take on the user-configured settings.

The  $V_{CC}$  and  $V_{CCAUX}$  supply the power to the FPGA core fabric, whereas the  $V_{CCIO}$  supplies power to the I/O buffers. In order to simplify system design while providing consistent and predictable I/O behavior, the I/O buffers should be powered up along with the FPGA core fabric. Therefore,  $V_{CCIO}$  supplies should be powered up before or together with the  $V_{CC}$  and  $V_{CCAUX}$  supplies

#### **Supported Standards**

The MachXO sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS and LVTTL. The buffer supports the LVTTL, LVCMOS 1.2, 1.5, 1.8, 2.5, and 3.3V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS and LVPECL output emulation is supported on all devices. The MachXO1200 and MachXO2280 support on-chip LVDS output buffers on approximately 50% of the I/Os on the left and right Banks. Differential receivers for LVDS, BLVDS and LVPECL are supported on all Banks of MachXO1200 and MachXO2280 devices. PCI support is provided in the top Banks of the MachXO1200 and MachXO2280 devices. Table 2-8 summarizes the I/O characteristics of the devices in the MachXO family.

Tables 2-9 and 2-10 show the I/O standards (together with their supply and reference voltages) supported by the MachXO devices. For further information on utilizing the sysIO buffer to support a variety of standards please see the details of additional technical documentation at the end of this data sheet.



## **Device Configuration**

All MachXO devices contain a test access port that can be used for device configuration and programming.

The non-volatile memory in the MachXO can be configured in two different modes:

- In IEEE 1532 mode via the IEEE 1149.1 port. In this mode, the device is off-line and I/Os are controlled by BSCAN registers.
- In background mode via the IEEE 1149.1 port. This allows the device to remain operational in user mode while reprogramming takes place.

The SRAM configuration memory can be configured in three different ways:

- At power-up via the on-chip non-volatile memory.
- After a refresh command is issued via the IEEE 1149.1 port.
- In IEEE 1532 mode via the IEEE 1149.1 port.

Figure 2-22 provides a pictorial representation of the different programming modes available in the MachXO devices. On power-up, the SRAM is ready to be configured with IEEE 1149.1 serial TAP port using IEEE 1532 protocols.

#### Leave Alone I/O

When using IEEE 1532 mode for non-volatile memory programming, SRAM configuration, or issuing a refresh command, users may specify I/Os as high, low, tristated or held at current value. This provides excellent flexibility for implementing systems where reconfiguration or reprogramming occurs on-the-fly.

### TransFR (<u>Trans</u>parent <u>Field Reconfiguration</u>)

TransFR (TFR) is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a single ispVM command. See TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details.

#### Security

The MachXO devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile memory spaces. Once set, the only way to clear the security bits is to erase the memory space.

For more information on device configuration, please see details of additional technical documentation at the end of this data sheet.



# Supply Current (Sleep Mode)<sup>1, 2</sup>

| Symbol             | Parameter                      | Device                | Typ. <sup>3</sup> | Max. | Units |
|--------------------|--------------------------------|-----------------------|-------------------|------|-------|
|                    |                                | LCMXO256C             | 12                | 25   | μΑ    |
| ı                  | Core Power Supply              | LCMXO640C             | 12                | 25   | μΑ    |
| CC                 | Core Power Supply              | LCMXO1200C            | 12                | 25   | μΑ    |
|                    |                                | LCMXO2280C            | 12                | 25   | μΑ    |
| I <sub>CCAUX</sub> |                                | LCMXO256C             | 1                 | 15   | μΑ    |
|                    | Auxiliary Power Supply         | LCMXO640C             | 1                 | 25   | μΑ    |
|                    |                                | LCMXO1200C            | 1                 | 45   | μΑ    |
|                    |                                | LCMXO2280C            | 1                 | 85   | μΑ    |
| I <sub>CCIO</sub>  | Bank Power Supply <sup>4</sup> | All LCMXO 'C' Devices | 2                 | 30   | μΑ    |

- 1. Assumes all inputs are configured as LVCMOS and held at the VCCIO or GND.
- 2. Frequency = 0MHz.
- 3.  $T_A = 25^{\circ}C$ , power supplies at nominal voltage.
- 4. Per Bank.

# Supply Current (Standby)<sup>1, 2, 3, 4</sup>

## **Over Recommended Operating Conditions**

| Symbol            | Parameter                                        | Device       | Typ.⁵ | Units |
|-------------------|--------------------------------------------------|--------------|-------|-------|
|                   |                                                  | LCMXO256C    | 7     | mA    |
|                   |                                                  | LCMXO640C    | 9     | mA    |
|                   |                                                  | LCMXO1200C   | 14    | mA    |
|                   | Coro Bower Supply                                | LCMXO2280C   | 20    | mA    |
| Icc               | Core Power Supply                                | LCMXO256E    | 4     | mA    |
|                   |                                                  | LCMXO640E    | 6     | mA    |
|                   |                                                  | LCMXO1200E   | 10    | mA    |
|                   |                                                  | LCMXO2280E   | 12    | mA    |
|                   | Auxiliary Power Supply V <sub>CCAUX</sub> = 3.3V | LCMXO256E/C  | 5     | mA    |
|                   |                                                  | LCMXO640E/C  | 7     | mA    |
| CCAUX             |                                                  | LCMXO1200E/C | 12    | mA    |
|                   |                                                  | LCMXO2280E/C | 13    | mA    |
| I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup>                   | All devices  | 2     | mA    |

- 1. For further information on supply current, please see details of additional technical documentation at the end of this data sheet.
- 2. Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND.
- 3. Frequency = 0MHz.
- 4. User pattern = blank.
- 5.  $T_J = 25^{\circ}C$ , power supplies at nominal voltage.
- 6. Per Bank. V<sub>CCIO</sub> = 2.5V. Does not include pull-up/pull-down.



# Initialization Supply Current<sup>1, 2, 3, 4</sup>

## **Over Recommended Operating Conditions**

| Symbol            | Parameter                      | Device       | Typ. <sup>5</sup> | Units |
|-------------------|--------------------------------|--------------|-------------------|-------|
|                   |                                | LCMXO256C    | 13                | mA    |
|                   |                                | LCMXO640C    | 17                | mA    |
|                   |                                | LCMXO1200C   | 21                | mA    |
| ,                 | Core Power Supply              | LCMXO2280C   | 23                | mA    |
| Icc               | Core rower Supply              | LCMXO256E    | 10                | mA    |
|                   |                                | LCMXO640E    | 14                | mA    |
|                   |                                | LCMXO1200E   | 18                | mA    |
|                   |                                | LCMXO2280E   | 20                | mA    |
|                   |                                | LCMXO256E/C  | 10                | mA    |
| 1                 | Auxiliary Power Supply         | LCMXO640E/C  | 13                | mA    |
| CCAUX             | $V_{CCAUX} = 3.3V$             | LCMXO1200E/C | 24                | mA    |
|                   |                                | LCMXO2280E/C | 25                | mA    |
| I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup> | All devices  | 2                 | mA    |

- 1. For further information on supply current, please see details of additional technical documentation at the end of this data sheet.
- 2. Assumes all I/O pins are held at  $V_{CCIO}$  or GND.
- 3. Frequency = 0MHz.
- 4. Typical user pattern.
- 5.  $T_J = 25^{\circ}C$ , power supplies at nominal voltage.
- 6. Per Bank, V<sub>CCIO</sub> = 2.5V. Does not include pull-up/pull-down.

# Programming and Erase Flash Supply Current<sup>1, 2, 3, 4</sup>

| Symbol            | Parameter                      | Device       | Typ.⁵ | Units |
|-------------------|--------------------------------|--------------|-------|-------|
|                   |                                | LCMXO256C    | 9     | mA    |
|                   |                                | LCMXO640C    | 11    | mA    |
|                   |                                | LCMXO1200C   | 16    | mA    |
|                   | Core Power Supply              | LCMXO2280C   | 22    | mA    |
| Icc               | Core Fower Supply              | LCMXO256E    | 6     | mA    |
|                   |                                | LCMXO640E    | 8     | mA    |
|                   |                                | LCMXO1200E   | 12    | mA    |
|                   |                                | LCMXO2280E   | 14    | mA    |
|                   |                                | LCMXO256C/E  | 8     | mA    |
| 1                 | Auxiliary Power Supply         | LCMXO640C/E  | 10    | mA    |
| CCAUX             | $V_{CCAUX} = 3.3V$             | LCMXO1200/E  | 15    | mA    |
|                   |                                | LCMXO2280C/E | 16    | mA    |
| I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup> | All devices  | 2     | mA    |

- 1. For further information on supply current, please see details of additional technical documentation at the end of this data sheet.
- 2. Assumes all I/O pins are held at  $V_{\text{CCIO}}$  or GND.
- 3. Typical user pattern.
- 4. JTAG programming is at 25MHz.
- 5.  $T_J = 25$ °C, power supplies at nominal voltage.
- 6. Per Bank. V<sub>CCIO</sub> = 2.5V. Does not include pull-up/pull-down.



Table 3-2. BLVDS DC Conditions1

| Over Recommended | Operating | <b>Conditions</b> |
|------------------|-----------|-------------------|
|------------------|-----------|-------------------|

|                     |                             | Nominal |         |       |
|---------------------|-----------------------------|---------|---------|-------|
| Symbol              | Description                 | Zo = 45 | Zo = 90 | Units |
| Z <sub>OUT</sub>    | Output impedance            | 100     | 100     | Ohms  |
| R <sub>TLEFT</sub>  | Left end termination        | 45      | 90      | Ohms  |
| R <sub>TRIGHT</sub> | Right end termination       | 45      | 90      | Ohms  |
| V <sub>OH</sub>     | Output high voltage         | 1.375   | 1.48    | V     |
| $V_{OL}$            | Output low voltage          | 1.125   | 1.02    | V     |
| V <sub>OD</sub>     | Output differential voltage | 0.25    | 0.46    | V     |
| V <sub>CM</sub>     | Output common mode voltage  | 1.25    | 1.25    | V     |
| I <sub>DC</sub>     | DC output current           | 11.2    | 10.2    | mA    |

<sup>1.</sup> For input buffer, see LVDS table.

## **LVPECL**

The MachXO family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer on certain devices. The scheme shown in Figure 3-3 is one possible solution for point-to-point signals.

Figure 3-3. Differential LVPECL



Table 3-3. LVPECL DC Conditions1

## **Over Recommended Operating Conditions**

| Symbol            | Description                 | Nominal | Units |
|-------------------|-----------------------------|---------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 100     | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 150     | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100     | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 2.03    | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.27    | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.76    | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.65    | V     |
| Z <sub>BACK</sub> | Back impedance              | 85.7    | Ohms  |
| I <sub>DC</sub>   | DC output current           | 12.7    | mA    |

<sup>1.</sup> For input buffer, see LVDS table.



# Typical Building Block Function Performance<sup>1</sup>

# Pin-to-Pin Performance (LVCMOS25 12mA Drive)

| Function        | -5 Timing | Units |  |  |
|-----------------|-----------|-------|--|--|
| Basic Functions |           |       |  |  |
| 16-bit decoder  | 6.7       | ns    |  |  |
| 4:1 MUX         | 4.5       | ns    |  |  |
| 16:1 MUX        | 5.1       | ns    |  |  |

## **Register-to-Register Performance**

| Function                          | -5 Timing              | Units |
|-----------------------------------|------------------------|-------|
| Basic Functions                   |                        |       |
| 16:1 MUX                          | 487                    | MHz   |
| 16-bit adder                      | 292                    | MHz   |
| 16-bit counter                    | 388                    | MHz   |
| 64-bit counter                    | 200                    | MHz   |
| Embedded Memory Functions (1200 a | and 2280 Devices Only) |       |
| 256x36 Single Port RAM            | 284                    | MHz   |
| 512x18 True-Dual Port RAM         | 284                    | MHz   |
| Distributed Memory Functions      |                        |       |
| 16x2 Single Port RAM              | 434                    | MHz   |
| 64x2 Single Port RAM              | 320                    | MHz   |
| 128x4 Single Port RAM             | 261                    | MHz   |
| 32x2 Pseudo-Dual Port RAM         | 314                    | MHz   |
| 64x4 Pseudo-Dual Port RAM         | 271                    | MHz   |

The above timing numbers are generated using the ispLEVER design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.
 Rev. A 0.19

# **Derating Logic Timing**

Logic Timing provided in the following sections of the data sheet and the ispLEVER design tools are worst case numbers in the operating range. Actual delays may be much faster. The ispLEVER design tool from Lattice can provide logic timing numbers at a particular temperature and voltage.



# MachXO External Switching Characteristics<sup>1</sup>

## **Over Recommended Operating Conditions**

|                                 |                                           |            | -    | 5    | -    | 4    | -    | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |
|---------------------------------|-------------------------------------------|------------|------|------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Parameter                       | Description                               | Device     | Min. | Max. | Min. | Max. | Min. | Max.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Units |
| General I/O                     | Pin Parameters (Using Global Clock with   | nout PLL)1 |      |      | ı    |      | ı    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ,     |
|                                 |                                           | LCMXO256   | _    | 3.5  | _    | 4.2  | _    | 4.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ns    |
|                                 | Post Coost Through 1 LUT                  | LCMXO640   | _    | 3.5  | _    | 4.2  | _    | 4.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ns    |
| t <sub>PD</sub>                 | Best Case t <sub>PD</sub> Through 1 LUT   | LCMXO1200  | _    | 3.6  | _    | 4.4  | _    | 5.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ns    |
|                                 |                                           | LCMXO2280  | _    | 3.6  |      | 4.4  |      | 5.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ns    |
|                                 |                                           | LCMXO256   | _    | 4.0  |      | 4.8  |      | 5.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ns    |
| t <sub>CO</sub> Best Case Clock | Best Case Clock to Output - From PFU      | LCMXO640   | _    | 4.0  |      | 4.8  |      | 5.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ns    |
|                                 | Best Case Clock to Output - From FFO      | LCMXO1200  | _    | 4.3  |      | 5.2  |      | 6.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ns    |
|                                 |                                           | LCMXO2280  | _    | 4.3  | _    | 5.2  | _    | 6.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ns    |
|                                 |                                           | LCMXO256   | 1.3  | _    | 1.6  | _    | 1.8  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    |
| t                               | Clock to Data Setup - To PFU              | LCMXO640   | 1.1  | _    | 1.3  | _    | 1.5  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    |
| t <sub>SU</sub>                 | Clock to Data Setup - 1011 0              | LCMXO1200  | 1.1  | _    | 1.3  | _    | 1.6  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    |
|                                 |                                           | LCMXO2280  | 1.1  | _    | 1.3  | _    | 1.5  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    |
|                                 |                                           | LCMXO256   | -0.3 | _    | -0.3 | _    | -0.3 | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    |
| <b>t</b>                        | Clock to Data Hold - To PFU               | LCMXO640   | -0.1 | _    | -0.1 | _    | -0.1 | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    |
| t <sub>H</sub>                  | Clock to Data Hold - 10 1 1 0             | LCMXO1200  | 0.0  | _    | 0.0  | _    | 0.0  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ns    |
|                                 |                                           | LCMXO2280  | -0.4 | _    | -0.4 | _    | -0.4 | Max.  4.9  4.9  5.1  5.1  5.6  6.1  6.1  8   6.1   5.0   5.0   5.0   5.0   5.0   5.0   5.0   5.0   5.0   5.0   5.0   5.0   5.0   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00   5.00 | ns    |
|                                 |                                           | LCMXO256   | _    | 600  | _    | 550  | _    | 500                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MHz   |
| f                               | Clock Frequency of I/O and PFU Register   | LCMXO640   | _    | 600  | _    | 550  | _    | 500                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MHz   |
| f <sub>MAX_IO</sub>             | Clock frequency of 1/O and 1 To fregister | LCMXO1200  | _    | 600  | _    | 550  | _    | 500                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MHz   |
|                                 |                                           | LCMXO2280  | _    | 600  | _    | 550  | _    | 500                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | MHz   |
|                                 |                                           | LCMXO256   | _    | 200  | _    | 220  | _    | 240                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ps    |
| toursu se                       | Global Clock Skew Across Device           | LCMXO640   | _    | 200  | _    | 220  | _    | 240                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ps    |
| <sup>t</sup> SKEW_PRI           | Glodal Clock Skew Across Device           | LCMXO1200  | _    | 220  | _    | 240  | _    | 260                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ps    |
|                                 |                                           | LCMXO2280  | _    | 220  | _    | 240  | _    | 260                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ps    |

<sup>1.</sup> General timing numbers based on LVCMOS2.5V, 12 mA.

Rev. A 0.19



# **Pin Information Summary**

|                               |        | LCMXC    | )256C/E   |          |          | LCMXO640C/E |           |                          |
|-------------------------------|--------|----------|-----------|----------|----------|-------------|-----------|--------------------------|
| Pin Type                      |        | 100 TQFP | 100 csBGA | 100 TQFP | 144 TQFP | 100 csBGA   | 132 csBGA | 256 caBGA /<br>256 ftBGA |
| Single Ended User I/O         |        | 78       | 78        | 74       | 113      | 74          | 101       | 159                      |
| Differential Pair User I/O1   |        | 38       | 38        | 17       | 43       | 17          | 42        | 79                       |
| Muxed                         |        | 6        | 6         | 6        | 6        | 6           | 6         | 6                        |
| TAP                           |        | 4        | 4         | 4        | 4        | 4           | 4         | 4                        |
| Dedicated (Total Without Supp | olies) | 5        | 5         | 5        | 5        | 5           | 5         | 5                        |
| VCC                           |        | 2        | 2         | 2        | 4        | 2           | 4         | 4                        |
| VCCAUX                        |        | 1        | 1         | 1        | 2        | 1           | 2         | 2                        |
|                               | Bank0  | 3        | 3         | 2        | 2        | 2           | 2         | 4                        |
| VCCIO                         | Bank1  | 3        | 3         | 2        | 2        | 2           | 2         | 4                        |
| VCCIO                         | Bank2  | _        | _         | 2        | 2        | 2           | 2         | 4                        |
|                               | Bank3  | _        | _         | 2        | 2        | 2           | 2         | 4                        |
| GND                           |        | 8        | 8         | 10       | 12       | 10          | 12        | 18                       |
| NC                            |        | 0        | 0         | 0        | 0        | 0           | 0         | 52                       |
|                               | Bank0  | 41/20    | 41/20     | 18/5     | 29/10    | 18/5        | 26/11     | 42/21                    |
| Single Ended/Differential I/O | Bank1  | 37/18    | 37/18     | 21/4     | 30/11    | 21/4        | 27/12     | 40/20                    |
| per Bank                      | Bank2  | _        | _         | 14/2     | 24/9     | 14/2        | 21/9      | 36/18                    |
|                               | Bank3  | _        | _         | 21/6     | 30/13    | 21/6        | 27/10     | 40/20                    |

<sup>1.</sup> These devices support emulated LVDS outputs.pLVDS inputs are not supported.

|                               |        |          | LCMXO    | 1200C/E   |                          |          | L        | CMXO2280C/ | Έ                        |           |
|-------------------------------|--------|----------|----------|-----------|--------------------------|----------|----------|------------|--------------------------|-----------|
| Pin Type                      |        | 100 TQFP | 144 TQFP | 132 csBGA | 256 caBGA /<br>256 ftBGA | 100 TQFP | 144 TQFP | 132 csBGA  | 256 caBGA /<br>256 ftBGA | 324 ftBGA |
| Single Ended User I/O         |        | 73       | 113      | 101       | 211                      | 73       | 113      | 101        | 211                      | 271       |
| Differential Pair User I/O1   |        | 27       | 48       | 42        | 105                      | 30       | 47       | 41         | 105                      | 134       |
| Muxed                         |        | 6        | 6        | 6         | 6                        | 6        | 6        | 6          | 6                        | 6         |
| TAP                           |        | 4        | 4        | 4         | 4                        | 4        | 4        | 4          | 4                        | 4         |
| Dedicated (Total Without Supp | olies) | 5        | 5        | 5         | 5                        | 5        | 5        | 5          | 5                        | 5         |
| VCC                           |        | 4        | 4        | 4         | 4                        | 2        | 4        | 4          | 4                        | 6         |
| VCCAUX                        |        | 2        | 2        | 2         | 2                        | 2        | 2        | 2          | 2                        | 2         |
|                               | Bank0  | 1        | 1        | 1         | 2                        | 1        | 1        | 1          | 2                        | 2         |
|                               | Bank1  | 1        | 1        | 1         | 2                        | 1        | 1        | 1          | 2                        | 2         |
|                               | Bank2  | 1        | 1        | 1         | 2                        | 1        | 1        | 1          | 2                        | 2         |
| VCCIO                         | Bank3  | 1        | 1        | 1         | 2                        | 1        | 1        | 1          | 2                        | 2         |
| VCCIO                         | Bank4  | 1        | 1        | 1         | 2                        | 1        | 1        | 1          | 2                        | 2         |
|                               | Bank5  | 1        | 1        | 1         | 2                        | 1        | 1        | 1          | 2                        | 2         |
|                               | Bank6  | 1        | 1        | 1         | 2                        | 1        | 1        | 1          | 2                        | 2         |
|                               | Bank7  | 1        | 1        | 1         | 2                        | 1        | 1        | 1          | 2                        | 2         |
| GND                           | •      | 8        | 12       | 12        | 18                       | 8        | 12       | 12         | 18                       | 24        |
| NC                            |        | 0        | 0        | 0         | 0                        | 0        | 0        | 0          | 0                        | 0         |
|                               | Bank0  | 10/3     | 14/6     | 13/5      | 26/13                    | 9/3      | 13/6     | 12/5       | 24/12                    | 34/17     |
|                               | Bank1  | 8/2      | 15/7     | 13/5      | 28/14                    | 9/3      | 16/7     | 14/5       | 30/15                    | 36/18     |
|                               | Bank2  | 10/4     | 15/7     | 13/6      | 26/13                    | 10/4     | 15/7     | 13/6       | 26/13                    | 34/17     |
| Single Ended/Differential I/O | Bank3  | 11/5     | 15/7     | 14/7      | 28/14                    | 11/5     | 15/7     | 14/7       | 28/14                    | 34/17     |
| per Bank                      | Bank4  | 8/3      | 14/5     | 13/5      | 27/13                    | 8/3      | 14/4     | 13/4       | 29/14                    | 35/17     |
|                               | Bank5  | 5/2      | 10/4     | 8/2       | 22/11                    | 5/2      | 10/4     | 8/2        | 20/10                    | 30/15     |
|                               | Bank6  | 10/3     | 15/6     | 13/6      | 28/14                    | 10/4     | 15/6     | 13/6       | 28/14                    | 34/17     |
|                               | Bank7  | 11/5     | 15/6     | 14/6      | 26/13                    | 11/5     | 15/6     | 14/6       | 26/13                    | 34/17     |

<sup>1.</sup> These devices support on-chip LVDS buffers for left and right I/O Banks.



# Power Supply and NC (Cont.)

| Signal           | 132 csBGA¹                                          | 256 caBGA / 256 ftBGA <sup>1</sup>                                                                                                                                                                                                                                                 | 324 ftBGA <sup>1</sup>                                                                                              |
|------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| VCC              | H3, P6, G12, C7                                     | G7, G10, K7, K10                                                                                                                                                                                                                                                                   | F14, G11, G9, H7, L7, M9                                                                                            |
| VCCIO0           | LCMXO640: B11, C5<br>LCMXO1200/2280: C5             | LCMXO640: F8, F7, F9, F10<br>LCMXO1200/2280: F8, F7                                                                                                                                                                                                                                | G8, G7                                                                                                              |
| VCCIO1           | LCMXO640: L12, E12<br>LCMXO1200/2280: B11           | LCMXO640: H11, G11, K11, J11<br>LCMXO1200/2280: F9, F10                                                                                                                                                                                                                            | G12, G10                                                                                                            |
| VCCIO2           | LCMXO640: N2, M10<br>LCMXO1200/2280: E12            | LCMXO640: L9, L10, L8, L7<br>LCMXO1200/2280: H11, G11                                                                                                                                                                                                                              | J12, H12                                                                                                            |
| VCCIO3           | LCMXO640: D2, K3<br>LCMXO1200/2280: L12             | LCMXO640: K6, J6, H6, G6<br>LCMXO1200/2280: K11, J11                                                                                                                                                                                                                               | L12, K12                                                                                                            |
| VCCIO4           | LCMXO640: None<br>LCMXO1200/2280: M10               | LCMXO640: None<br>LCMXO1200/2280: L9, L10                                                                                                                                                                                                                                          | M12, M11                                                                                                            |
| VCCIO5           | LCMXO640: None<br>LCMXO1200/2280: N2                | LCMXO640: None<br>LCMXO1200/2280: L8, L7                                                                                                                                                                                                                                           | M8, R9                                                                                                              |
| VCCIO6           | LCMXO640: None<br>LCMXO1200/2280: K3                | LCMXO640: None<br>LCMXO1200/2280: K6, J6                                                                                                                                                                                                                                           | M7, K7                                                                                                              |
| VCCIO7           | LCMXO640: None<br>LCMXO1200/2280: D2                | LCMXO640: None<br>LCMXO1200/2280: H6, G6                                                                                                                                                                                                                                           | H6, J7                                                                                                              |
| VCCAUX           | P7, A7                                              | T9, A8                                                                                                                                                                                                                                                                             | M10, F9                                                                                                             |
| GND <sup>2</sup> | F1, P9, J14, C9, A10, B4, L13, D13, P2, N11, E1, L2 | A1, A16, F11, G8, G9, H7, H8, H9,<br>H10, J7, J8, J9, J10, K8, K9, L6,<br>T1, T16                                                                                                                                                                                                  | E14, F16, H10, H11, H8, H9, J10,<br>J11, J4, J8, J9, K10, K11, K17, K8,<br>K9, L10, L11, L8, L9, N2, P14, P5,<br>R7 |
| NC <sup>3</sup>  |                                                     | LCMXO640: E4, E5, F5, F6, C3, C2, G4, G5, H4, H5, K5, K4, M5, M4, P2, P3, N5, N6, M7, M8, N10, N11, R15, R16, P15, P16, M11, L11, N12, N13, M13, M12, K12, J12, F12, F13, E12, E13, D13, D14, B15, A15, C14, B14, E11, E10, E7, E6, D4, D3, B3, B2 LCMXO1200: None LCMXO2280: None |                                                                                                                     |

Pin orientation A1 starts from the upper left corner of the top side view with alphabetical order ascending vertically and numerical order ascending horizontally.
 All grounds must be electrically connected at the board level. For fpBGA and ftBGA packages, the total number of GND balls is less than the actual number of GND logic connections from the die to the common package GND plane.
 NC pins should not be connected to any active signals, VCC or GND.



# **Conventional Packaging**

## Commercial

| Part Number      | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. |
|------------------|------|----------------|------|-------|---------|------|-------|
| LCMXO256C-3T100C | 256  | 1.8V/2.5V/3.3V | 78   | -3    | TQFP    | 100  | COM   |
| LCMXO256C-4T100C | 256  | 1.8V/2.5V/3.3V | 78   | -4    | TQFP    | 100  | COM   |
| LCMXO256C-5T100C | 256  | 1.8V/2.5V/3.3V | 78   | -5    | TQFP    | 100  | COM   |
| LCMXO256C-3M100C | 256  | 1.8V/2.5V/3.3V | 78   | -3    | csBGA   | 100  | COM   |
| LCMXO256C-4M100C | 256  | 1.8V/2.5V/3.3V | 78   | -4    | csBGA   | 100  | COM   |
| LCMXO256C-5M100C | 256  | 1.8V/2.5V/3.3V | 78   | -5    | csBGA   | 100  | COM   |

| Part Number       | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. |
|-------------------|------|----------------|------|-------|---------|------|-------|
| LCMXO640C-3T100C  | 640  | 1.8V/2.5V/3.3V | 74   | -3    | TQFP    | 100  | COM   |
| LCMXO640C-4T100C  | 640  | 1.8V/2.5V/3.3V | 74   | -4    | TQFP    | 100  | COM   |
| LCMXO640C-5T100C  | 640  | 1.8V/2.5V/3.3V | 74   | -5    | TQFP    | 100  | COM   |
| LCMXO640C-3M100C  | 640  | 1.8V/2.5V/3.3V | 74   | -3    | csBGA   | 100  | COM   |
| LCMXO640C-4M100C  | 640  | 1.8V/2.5V/3.3V | 74   | -4    | csBGA   | 100  | COM   |
| LCMXO640C-5M100C  | 640  | 1.8V/2.5V/3.3V | 74   | -5    | csBGA   | 100  | COM   |
| LCMXO640C-3T144C  | 640  | 1.8V/2.5V/3.3V | 113  | -3    | TQFP    | 144  | COM   |
| LCMXO640C-4T144C  | 640  | 1.8V/2.5V/3.3V | 113  | -4    | TQFP    | 144  | COM   |
| LCMXO640C-5T144C  | 640  | 1.8V/2.5V/3.3V | 113  | -5    | TQFP    | 144  | COM   |
| LCMXO640C-3M132C  | 640  | 1.8V/2.5V/3.3V | 101  | -3    | csBGA   | 132  | COM   |
| LCMXO640C-4M132C  | 640  | 1.8V/2.5V/3.3V | 101  | -4    | csBGA   | 132  | COM   |
| LCMXO640C-5M132C  | 640  | 1.8V/2.5V/3.3V | 101  | -5    | csBGA   | 132  | COM   |
| LCMXO640C-3B256C  | 640  | 1.8V/2.5V/3.3V | 159  | -3    | caBGA   | 256  | COM   |
| LCMXO640C-4B256C  | 640  | 1.8V/2.5V/3.3V | 159  | -4    | caBGA   | 256  | COM   |
| LCMXO640C-5B256C  | 640  | 1.8V/2.5V/3.3V | 159  | -5    | caBGA   | 256  | COM   |
| LCMXO640C-3FT256C | 640  | 1.8V/2.5V/3.3V | 159  | -3    | ftBGA   | 256  | COM   |
| LCMXO640C-4FT256C | 640  | 1.8V/2.5V/3.3V | 159  | -4    | ftBGA   | 256  | COM   |
| LCMXO640C-5FT256C | 640  | 1.8V/2.5V/3.3V | 159  | -5    | ftBGA   | 256  | COM   |

| Part Number        | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. |
|--------------------|------|----------------|------|-------|---------|------|-------|
| LCMXO1200C-3T100C  | 1200 | 1.8V/2.5V/3.3V | 73   | -3    | TQFP    | 100  | COM   |
| LCMXO1200C-4T100C  | 1200 | 1.8V/2.5V/3.3V | 73   | -4    | TQFP    | 100  | COM   |
| LCMXO1200C-5T100C  | 1200 | 1.8V/2.5V/3.3V | 73   | -5    | TQFP    | 100  | COM   |
| LCMXO1200C-3T144C  | 1200 | 1.8V/2.5V/3.3V | 113  | -3    | TQFP    | 144  | COM   |
| LCMXO1200C-4T144C  | 1200 | 1.8V/2.5V/3.3V | 113  | -4    | TQFP    | 144  | COM   |
| LCMXO1200C-5T144C  | 1200 | 1.8V/2.5V/3.3V | 113  | -5    | TQFP    | 144  | COM   |
| LCMXO1200C-3M132C  | 1200 | 1.8V/2.5V/3.3V | 101  | -3    | csBGA   | 132  | COM   |
| LCMXO1200C-4M132C  | 1200 | 1.8V/2.5V/3.3V | 101  | -4    | csBGA   | 132  | COM   |
| LCMXO1200C-5M132C  | 1200 | 1.8V/2.5V/3.3V | 101  | -5    | csBGA   | 132  | COM   |
| LCMXO1200C-3B256C  | 1200 | 1.8V/2.5V/3.3V | 211  | -3    | caBGA   | 256  | COM   |
| LCMXO1200C-4B256C  | 1200 | 1.8V/2.5V/3.3V | 211  | -4    | caBGA   | 256  | COM   |
| LCMXO1200C-5B256C  | 1200 | 1.8V/2.5V/3.3V | 211  | -5    | caBGA   | 256  | COM   |
| LCMXO1200C-3FT256C | 1200 | 1.8V/2.5V/3.3V | 211  | -3    | ftBGA   | 256  | COM   |
| LCMXO1200C-4FT256C | 1200 | 1.8V/2.5V/3.3V | 211  | -4    | ftBGA   | 256  | COM   |
| LCMXO1200C-5FT256C | 1200 | 1.8V/2.5V/3.3V | 211  | -5    | ftBGA   | 256  | COM   |



# **Conventional Packaging**

# Industrial

| Part Number      | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. |
|------------------|------|----------------|------|-------|---------|------|-------|
| LCMXO256C-3T100I | 256  | 1.8V/2.5V/3.3V | 78   | -3    | TQFP    | 100  | IND   |
| LCMXO256C-4T100I | 256  | 1.8V/2.5V/3.3V | 78   | -4    | TQFP    | 100  | IND   |
| LCMXO256C-3M100I | 256  | 1.8V/2.5V/3.3V | 78   | -3    | csBGA   | 100  | IND   |
| LCMXO256C-4M100I | 256  | 1.8V/2.5V/3.3V | 78   | -4    | csBGA   | 100  | IND   |

| Part Number       | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. |
|-------------------|------|----------------|------|-------|---------|------|-------|
| LCMXO640C-3T100I  | 640  | 1.8V/2.5V/3.3V | 74   | -3    | TQFP    | 100  | IND   |
| LCMXO640C-4T100I  | 640  | 1.8V/2.5V/3.3V | 74   | -4    | TQFP    | 100  | IND   |
| LCMXO640C-3M100I  | 640  | 1.8V/2.5V/3.3V | 74   | -3    | csBGA   | 100  | IND   |
| LCMXO640C-4M100I  | 640  | 1.8V/2.5V/3.3V | 74   | -4    | csBGA   | 100  | IND   |
| LCMXO640C-3T144I  | 640  | 1.8V/2.5V/3.3V | 113  | -3    | TQFP    | 144  | IND   |
| LCMXO640C-4T144I  | 640  | 1.8V/2.5V/3.3V | 113  | -4    | TQFP    | 144  | IND   |
| LCMXO640C-3M132I  | 640  | 1.8V/2.5V/3.3V | 101  | -3    | csBGA   | 132  | IND   |
| LCMXO640C-4M132I  | 640  | 1.8V/2.5V/3.3V | 101  | -4    | csBGA   | 132  | IND   |
| LCMXO640C-3B256I  | 640  | 1.8V/2.5V/3.3V | 159  | -3    | caBGA   | 256  | IND   |
| LCMXO640C-4B256I  | 640  | 1.8V/2.5V/3.3V | 159  | -4    | caBGA   | 256  | IND   |
| LCMXO640C-3FT256I | 640  | 1.8V/2.5V/3.3V | 159  | -3    | ftBGA   | 256  | IND   |
| LCMXO640C-4FT256I | 640  | 1.8V/2.5V/3.3V | 159  | -4    | ftBGA   | 256  | IND   |

| Part Number        | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. |
|--------------------|------|----------------|------|-------|---------|------|-------|
| LCMXO1200C-3T100I  | 1200 | 1.8V/2.5V/3.3V | 73   | -3    | TQFP    | 100  | IND   |
| LCMXO1200C-4T100I  | 1200 | 1.8V/2.5V/3.3V | 73   | -4    | TQFP    | 100  | IND   |
| LCMXO1200C-3T144I  | 1200 | 1.8V/2.5V/3.3V | 113  | -3    | TQFP    | 144  | IND   |
| LCMXO1200C-4T144I  | 1200 | 1.8V/2.5V/3.3V | 113  | -4    | TQFP    | 144  | IND   |
| LCMXO1200C-3M132I  | 1200 | 1.8V/2.5V/3.3V | 101  | -3    | csBGA   | 132  | IND   |
| LCMXO1200C-4M132I  | 1200 | 1.8V/2.5V/3.3V | 101  | -4    | csBGA   | 132  | IND   |
| LCMXO1200C-3B256I  | 1200 | 1.8V/2.5V/3.3V | 211  | -3    | caBGA   | 256  | IND   |
| LCMXO1200C-4B256I  | 1200 | 1.8V/2.5V/3.3V | 211  | -4    | caBGA   | 256  | IND   |
| LCMXO1200C-3FT256I | 1200 | 1.8V/2.5V/3.3V | 211  | -3    | ftBGA   | 256  | IND   |
| LCMXO1200C-4FT256I | 1200 | 1.8V/2.5V/3.3V | 211  | -4    | ftBGA   | 256  | IND   |

| Part Number        | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. |
|--------------------|------|----------------|------|-------|---------|------|-------|
| LCMXO2280C-3T100I  | 2280 | 1.8V/2.5V/3.3V | 73   | -3    | TQFP    | 100  | IND   |
| LCMXO2280C-4T100I  | 2280 | 1.8V/2.5V/3.3V | 73   | -4    | TQFP    | 100  | IND   |
| LCMXO2280C-3T144I  | 2280 | 1.8V/2.5V/3.3V | 113  | -3    | TQFP    | 144  | IND   |
| LCMXO2280C-4T144I  | 2280 | 1.8V/2.5V/3.3V | 113  | -4    | TQFP    | 144  | IND   |
| LCMXO2280C-3M132I  | 2280 | 1.8V/2.5V/3.3V | 101  | -3    | csBGA   | 132  | IND   |
| LCMXO2280C-4M132I  | 2280 | 1.8V/2.5V/3.3V | 101  | -4    | csBGA   | 132  | IND   |
| LCMXO2280C-3B256I  | 2280 | 1.8V/2.5V/3.3V | 211  | -3    | caBGA   | 256  | IND   |
| LCMXO2280C-4B256I  | 2280 | 1.8V/2.5V/3.3V | 211  | -4    | caBGA   | 256  | IND   |
| LCMXO2280C-3FT256I | 2280 | 1.8V/2.5V/3.3V | 211  | -3    | ftBGA   | 256  | IND   |
| LCMXO2280C-4FT256I | 2280 | 1.8V/2.5V/3.3V | 211  | -4    | ftBGA   | 256  | IND   |
| LCMXO2280C-3FT324I | 2280 | 1.8V/2.5V/3.3V | 271  | -3    | ftBGA   | 324  | IND   |
| LCMXO2280C-4FT324I | 2280 | 1.8V/2.5V/3.3V | 271  | -4    | ftBGA   | 324  | IND   |



| Part Number      | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. |
|------------------|------|----------------|------|-------|---------|------|-------|
| LCMXO256E-3T100I | 256  | 1.2V           | 78   | -3    | TQFP    | 100  | IND   |
| LCMXO256E-4T100I | 256  | 1.2V           | 78   | -4    | TQFP    | 100  | IND   |
| LCMXO256E-3M100I | 256  | 1.2V           | 78   | -3    | csBGA   | 100  | IND   |
| LCMXO256E-4M100I | 256  | 1.2V           | 78   | -4    | csBGA   | 100  | IND   |

| Part Number       | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. |
|-------------------|------|----------------|------|-------|---------|------|-------|
| LCMXO640E-3T100I  | 640  | 1.2V           | 74   | -3    | TQFP    | 100  | IND   |
| LCMXO640E-4T100I  | 640  | 1.2V           | 74   | -4    | TQFP    | 100  | IND   |
| LCMXO640E-3M100I  | 640  | 1.2V           | 74   | -3    | csBGA   | 100  | IND   |
| LCMXO640E-4M100I  | 640  | 1.2V           | 74   | -4    | csBGA   | 100  | IND   |
| LCMXO640E-3T144I  | 640  | 1.2V           | 113  | -3    | TQFP    | 144  | IND   |
| LCMXO640E-4T144I  | 640  | 1.2V           | 113  | -4    | TQFP    | 144  | IND   |
| LCMXO640E-3M132I  | 640  | 1.2V           | 101  | -3    | csBGA   | 132  | IND   |
| LCMXO640E-4M132I  | 640  | 1.2V           | 101  | -4    | csBGA   | 132  | IND   |
| LCMXO640E-3B256I  | 640  | 1.2V           | 159  | -3    | caBGA   | 256  | IND   |
| LCMXO640E-4B256I  | 640  | 1.2V           | 159  | -4    | caBGA   | 256  | IND   |
| LCMXO640E-3FT256I | 640  | 1.2V           | 159  | -3    | ftBGA   | 256  | IND   |
| LCMXO640E-4FT256I | 640  | 1.2V           | 159  | -4    | ftBGA   | 256  | IND   |

| Part Number        | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. |
|--------------------|------|----------------|------|-------|---------|------|-------|
| LCMXO1200E-3T100I  | 1200 | 1.2V           | 73   | -3    | TQFP    | 100  | IND   |
| LCMXO1200E-4T100I  | 1200 | 1.2V           | 73   | -4    | TQFP    | 100  | IND   |
| LCMXO1200E-3T144I  | 1200 | 1.2V           | 113  | -3    | TQFP    | 144  | IND   |
| LCMXO1200E-4T144I  | 1200 | 1.2V           | 113  | -4    | TQFP    | 144  | IND   |
| LCMXO1200E-3M132I  | 1200 | 1.2V           | 101  | -3    | csBGA   | 132  | IND   |
| LCMXO1200E-4M132I  | 1200 | 1.2V           | 101  | -4    | csBGA   | 132  | IND   |
| LCMXO1200E-3B256I  | 1200 | 1.2V           | 211  | -3    | caBGA   | 256  | IND   |
| LCMXO1200E-4B256I  | 1200 | 1.2V           | 211  | -4    | caBGA   | 256  | IND   |
| LCMXO1200E-3FT256I | 1200 | 1.2V           | 211  | -3    | ftBGA   | 256  | IND   |
| LCMXO1200E-4FT256I | 1200 | 1.2V           | 211  | -4    | ftBGA   | 256  | IND   |

| Part Number        | LUTs | Supply Voltage | I/Os | Grade | Package | Pins | Temp. |
|--------------------|------|----------------|------|-------|---------|------|-------|
| LCMXO2280E-3T100I  | 2280 | 1.2V           | 73   | -3    | TQFP    | 100  | IND   |
| LCMXO2280E-4T100I  | 2280 | 1.2V           | 73   | -4    | TQFP    | 100  | IND   |
| LCMXO2280E-3T144I  | 2280 | 1.2V           | 113  | -3    | TQFP    | 144  | IND   |
| LCMXO2280E-4T144I  | 2280 | 1.2V           | 113  | -4    | TQFP    | 144  | IND   |
| LCMXO2280E-3M132I  | 2280 | 1.2V           | 101  | -3    | csBGA   | 132  | IND   |
| LCMXO2280E-4M132I  | 2280 | 1.2V           | 101  | -4    | csBGA   | 132  | IND   |
| LCMXO2280E-3B256I  | 2280 | 1.2V           | 211  | -3    | caBGA   | 256  | IND   |
| LCMXO2280E-4B256I  | 2280 | 1.2V           | 211  | -4    | caBGA   | 256  | IND   |
| LCMXO2280E-3FT256I | 2280 | 1.2V           | 211  | -3    | ftBGA   | 256  | IND   |
| LCMXO2280E-4FT256I | 2280 | 1.2V           | 211  | -4    | ftBGA   | 256  | IND   |
| LCMXO2280E-3FT324I | 2280 | 1.2V           | 271  | -3    | ftBGA   | 324  | IND   |
| LCMXO2280E-4FT324I | 2280 | 1.2V           | 271  | -4    | ftBGA   | 324  | IND   |



# **Lead-Free Packaging**

# Commercial

| Part Number       | LUTs | Supply Voltage | I/Os | Grade | Package         | Pins | Temp. |
|-------------------|------|----------------|------|-------|-----------------|------|-------|
| LCMXO256C-3TN100C | 256  | 1.8V/2.5V/3.3V | 78   | -3    | Lead-Free TQFP  | 100  | COM   |
| LCMXO256C-4TN100C | 256  | 1.8V/2.5V/3.3V | 78   | -4    | Lead-Free TQFP  | 100  | COM   |
| LCMXO256C-5TN100C | 256  | 1.8V/2.5V/3.3V | 78   | -5    | Lead-Free TQFP  | 100  | COM   |
| LCMXO256C-3MN100C | 256  | 1.8V/2.5V/3.3V | 78   | -3    | Lead-Free csBGA | 100  | COM   |
| LCMXO256C-4MN100C | 256  | 1.8V/2.5V/3.3V | 78   | -4    | Lead-Free csBGA | 100  | COM   |
| LCMXO256C-5MN100C | 256  | 1.8V/2.5V/3.3V | 78   | -5    | Lead-Free csBGA | 100  | COM   |

| Part Number        | LUTs | Supply Voltage | I/Os | Grade | Package         | Pins | Temp. |
|--------------------|------|----------------|------|-------|-----------------|------|-------|
| LCMXO640C-3TN100C  | 640  | 1.8V/2.5V/3.3V | 74   | -3    | Lead-Free TQFP  | 100  | COM   |
| LCMXO640C-4TN100C  | 640  | 1.8V/2.5V/3.3V | 74   | -4    | Lead-Free TQFP  | 100  | COM   |
| LCMXO640C-5TN100C  | 640  | 1.8V/2.5V/3.3V | 74   | -5    | Lead-Free TQFP  | 100  | COM   |
| LCMXO640C-3MN100C  | 640  | 1.8V/2.5V/3.3V | 74   | -3    | Lead-Free csBGA | 100  | COM   |
| LCMXO640C-4MN100C  | 640  | 1.8V/2.5V/3.3V | 74   | -4    | Lead-Free csBGA | 100  | COM   |
| LCMXO640C-5MN100C  | 640  | 1.8V/2.5V/3.3V | 74   | -5    | Lead-Free csBGA | 100  | COM   |
| LCMXO640C-3TN144C  | 640  | 1.8V/2.5V/3.3V | 113  | -3    | Lead-Free TQFP  | 144  | COM   |
| LCMXO640C-4TN144C  | 640  | 1.8V/2.5V/3.3V | 113  | -4    | Lead-Free TQFP  | 144  | COM   |
| LCMXO640C-5TN144C  | 640  | 1.8V/2.5V/3.3V | 113  | -5    | Lead-Free TQFP  | 144  | COM   |
| LCMXO640C-3MN132C  | 640  | 1.8V/2.5V/3.3V | 101  | -3    | Lead-Free csBGA | 132  | COM   |
| LCMXO640C-4MN132C  | 640  | 1.8V/2.5V/3.3V | 101  | -4    | Lead-Free csBGA | 132  | COM   |
| LCMXO640C-5MN132C  | 640  | 1.8V/2.5V/3.3V | 101  | -5    | Lead-Free csBGA | 132  | COM   |
| LCMXO640C-3BN256C  | 640  | 1.8V/2.5V/3.3V | 159  | -3    | Lead-Free caBGA | 256  | COM   |
| LCMXO640C-4BN256C  | 640  | 1.8V/2.5V/3.3V | 159  | -4    | Lead-Free caBGA | 256  | COM   |
| LCMXO640C-5BN256C  | 640  | 1.8V/2.5V/3.3V | 159  | -5    | Lead-Free caBGA | 256  | COM   |
| LCMXO640C-3FTN256C | 640  | 1.8V/2.5V/3.3V | 159  | -3    | Lead-Free ftBGA | 256  | COM   |
| LCMXO640C-4FTN256C | 640  | 1.8V/2.5V/3.3V | 159  | -4    | Lead-Free ftBGA | 256  | COM   |
| LCMXO640C-5FTN256C | 640  | 1.8V/2.5V/3.3V | 159  | -5    | Lead-Free ftBGA | 256  | COM   |

| Part Number         | LUTs | Supply Voltage | I/Os | Grade | Package         | Pins | Temp. |
|---------------------|------|----------------|------|-------|-----------------|------|-------|
| LCMXO1200C-3TN100C  | 1200 | 1.8V/2.5V/3.3V | 73   | -3    | Lead-Free TQFP  | 100  | COM   |
| LCMXO1200C-4TN100C  | 1200 | 1.8V/2.5V/3.3V | 73   | -4    | Lead-Free TQFP  | 100  | COM   |
| LCMXO1200C-5TN100C  | 1200 | 1.8V/2.5V/3.3V | 73   | -5    | Lead-Free TQFP  | 100  | COM   |
| LCMXO1200C-3TN144C  | 1200 | 1.8V/2.5V/3.3V | 113  | -3    | Lead-Free TQFP  | 144  | COM   |
| LCMXO1200C-4TN144C  | 1200 | 1.8V/2.5V/3.3V | 113  | -4    | Lead-Free TQFP  | 144  | COM   |
| LCMXO1200C-5TN144C  | 1200 | 1.8V/2.5V/3.3V | 113  | -5    | Lead-Free TQFP  | 144  | COM   |
| LCMXO1200C-3MN132C  | 1200 | 1.8V/2.5V/3.3V | 101  | -3    | Lead-Free csBGA | 132  | COM   |
| LCMXO1200C-4MN132C  | 1200 | 1.8V/2.5V/3.3V | 101  | -4    | Lead-Free csBGA | 132  | COM   |
| LCMXO1200C-5MN132C  | 1200 | 1.8V/2.5V/3.3V | 101  | -5    | Lead-Free csBGA | 132  | COM   |
| LCMXO1200C-3BN256C  | 1200 | 1.8V/2.5V/3.3V | 211  | -3    | Lead-Free caBGA | 256  | COM   |
| LCMXO1200C-4BN256C  | 1200 | 1.8V/2.5V/3.3V | 211  | -4    | Lead-Free caBGA | 256  | COM   |
| LCMXO1200C-5BN256C  | 1200 | 1.8V/2.5V/3.3V | 211  | -5    | Lead-Free caBGA | 256  | COM   |
| LCMXO1200C-3FTN256C | 1200 | 1.8V/2.5V/3.3V | 211  | -3    | Lead-Free ftBGA | 256  | COM   |
| LCMXO1200C-4FTN256C | 1200 | 1.8V/2.5V/3.3V | 211  | -4    | Lead-Free ftBGA | 256  | COM   |
| LCMXO1200C-5FTN256C | 1200 | 1.8V/2.5V/3.3V | 211  | -5    | Lead-Free ftBGA | 256  | СОМ   |