# E. Lattice Semiconductor Corporation - <u>LCMXO640C-4TN100C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                       |
|--------------------------------|------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 80                                                                           |
| Number of Logic Elements/Cells | 640                                                                          |
| Total RAM Bits                 | -                                                                            |
| Number of I/O                  | 74                                                                           |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.71V ~ 3.465V                                                               |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                              |
| Package / Case                 | 100-LQFP                                                                     |
| Supplier Device Package        | 100-TQFP (14x14)                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo640c-4tn100c |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### **PIO Groups**

On the MachXO devices, PIO cells are assembled into two different types of PIO groups, those with four PIO cells and those with six PIO cells. PIO groups with four IOs are placed on the left and right sides of the device while PIO groups with six IOs are placed on the top and bottom. The individual PIO cells are connected to their respective sysIO buffers and PADs.

On all MachXO devices, two adjacent PIOs can be joined to provide a complementary Output driver pair. The I/O pin pairs are labeled as "T" and "C" to distinguish between the true and complement pins.

The MachXO1200 and MachXO2280 devices contain enhanced I/O capability. All PIO pairs on these larger devices can implement differential receivers. In addition, half of the PIO pairs on the left and right sides of these devices can be configured as LVDS transmit/receive pairs. PIOs on the top of these larger devices also provide PCI support.

#### Figure 2-15. Group of Four Programmable I/O Cells



This structure is used on the left and right of MachXO devices

Figure 2-16. Group of Six Programmable I/O Cells



# This structure is used on the top and bottom of MachXO devices $\label{eq:machine}$

#### PIO

The PIO blocks provide the interface between the sysIO buffers and the internal PFU array blocks. These blocks receive output data from the PFU array and a fast output data signal from adjacent PFUs. The output data and fast



of the devices also support differential input buffers. PCI clamps are available on the top Bank I/O buffers. The PCI clamp is enabled after  $V_{CC}$ ,  $V_{CCAUX}$ , and  $V_{CCIO}$  are at valid operating levels and the device has been configured.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.

#### 2. Left and Right sysIO Buffer Pairs

The sysIO buffer pairs in the left and right Banks of the device consist of two single-ended output drivers and two sets of single-ended input buffers (supporting ratioed and absolute input levels). The devices also have a differential driver per output pair. The referenced input buffer can also be configured as a differential input buffer. In these Banks the two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential I/O, and the comp (complementary) pad is associated with the negative side of the differential I/O.

#### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CCAUX}$  have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all  $V_{CCIO}$  Banks are active with valid input logic levels to properly control the output logic states of all the I/O Banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pull-up to VCCIO. The I/O pins will maintain the blank configuration until VCC, VCCAUX and VCCIO have reached satisfactory levels at which time the I/Os will take on the user-configured settings.

The V<sub>CC</sub> and V<sub>CCAUX</sub> supply the power to the FPGA core fabric, whereas the V<sub>CCIO</sub> supplies power to the I/O buffers. In order to simplify system design while providing consistent and predictable I/O behavior, the I/O buffers should be powered up along with the FPGA core fabric. Therefore, V<sub>CCIO</sub> supplies should be powered up before or together with the V<sub>CC</sub> and V<sub>CCAUX</sub> supplies

#### Supported Standards

The MachXO sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS and LVTTL. The buffer supports the LVTTL, LVCMOS 1.2, 1.5, 1.8, 2.5, and 3.3V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS and LVPECL output emulation is supported on all devices. The MachXO1200 and MachXO2280 support on-chip LVDS output buffers on approximately 50% of the I/Os on the left and right Banks. Differential receivers for LVDS, BLVDS and LVPECL are supported on all Banks of MachXO1200 and MachXO2280 devices. PCI support is provided in the top Banks of the MachXO1200 and MachXO2280 devices. Table 2-8 summarizes the I/O characteristics of the devices in the MachXO family.

Tables 2-9 and 2-10 show the I/O standards (together with their supply and reference voltages) supported by the MachXO devices. For further information on utilizing the sysIO buffer to support a variety of standards please see the details of additional technical documentation at the end of this data sheet.







### **Density Shifting**

The MachXO family has been designed to enable density migration in the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density parts to higher density parts. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case.



# MachXO Family Data Sheet DC and Switching Characteristics

#### June 2013

Data Sheet DS1002

# Absolute Maximum Ratings<sup>1, 2, 3</sup>

|                                              | LCMXO E (1.2V) | LCMXO C (1.8V/2.5V/3.3V) |
|----------------------------------------------|----------------|--------------------------|
| Supply Voltage V <sub>CC</sub>               | 0.5 to 1.32V   | 0.5 to 3.75V             |
| Supply Voltage V <sub>CCAUX</sub>            | 0.5 to 3.75V   | 0.5 to 3.75V             |
| Output Supply Voltage V <sub>CCIO</sub>      | 0.5 to 3.75V   | 0.5 to 3.75V             |
| I/O Tristate Voltage Applied <sup>4</sup>    | 0.5 to 3.75V   | 0.5 to 3.75V             |
| Dedicated Input Voltage Applied <sup>4</sup> | 0.5 to 3.75V   | 0.5 to 4.25V             |
| Storage Temperature (ambient)                | 65 to 150°C    | 65 to 150°C              |
| Junction Temp. (Tj)                          | +125°C         | +125°C                   |

1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice Thermal Management document is required.

3. All voltages referenced to GND.

4. Overshoot and undershoot of -2V to (V<sub>IHMAX</sub> + 2) volts is permitted for a duration of <20ns.

### **Recommended Operating Conditions**<sup>1</sup>

| Symbol                          | Parameter                                           | Min.  | Max.  | Units |
|---------------------------------|-----------------------------------------------------|-------|-------|-------|
| Maa                             | Core Supply Voltage for 1.2V Devices                | 1.14  | 1.26  | V     |
| V <sub>CC</sub>                 | Core Supply Voltage for 1.8V/2.5V/3.3V Devices      | 1.71  | 3.465 | V     |
| V <sub>CCAUX</sub> <sup>3</sup> | Auxiliary Supply Voltage                            | 3.135 | 3.465 | V     |
| V <sub>CCIO<sup>2</sup></sub>   | I/O Driver Supply Voltage                           | 1.14  | 3.465 | V     |
| t <sub>JCOM</sub>               | Junction Temperature Commercial Operation           | 0     | +85   | °C    |
| t <sub>JIND</sub>               | Junction Temperature Industrial Operation           | -40   | 100   | °C    |
| t <sub>JFLASHCOM</sub>          | Junction Temperature, Flash Programming, Commercial | 0     | +85   | °C    |
| t <sub>JFLASHIND</sub>          | Junction Temperature, Flash Programming, Industrial | -40   | 100   | °C    |

Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both 2.5V, they must also be the same supply. 3.3V V<sub>CCIO</sub> and 1.2V V<sub>CCIO</sub> should be tied to V<sub>CCAUX</sub> or 1.2V V<sub>CC</sub> respectively.

2. See recommended voltages by I/O standard in subsequent table.

3.  $V_{CC}$  must reach minimum  $V_{CC}$  value before  $V_{CCAUX}$  reaches 2.5V.

### MachXO Programming/Erase Specifications

| Symbol                 | Parameter                                           | Min. | Max.   | Units  |
|------------------------|-----------------------------------------------------|------|--------|--------|
| N                      | Flash Programming Cycles per t <sub>RETENTION</sub> |      | 1,000  | Cycles |
| N <sub>PROGCYC</sub>   | Flash Functional Programming Cycles                 |      | 10,000 | Cycles |
| t <sub>RETENTION</sub> | Data Retention at 125° Junction Temperature         | 10   |        | Years  |

<sup>© 2013</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### Table 3-1. LVDS DC Conditions

| Parameter         | Description                 | Typical | Units |
|-------------------|-----------------------------|---------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20      | Ω     |
| R <sub>S</sub>    | Driver series resistor      | 294     | Ω     |
| R <sub>P</sub>    | Driver parallel resistor    | 121     | Ω     |
| R <sub>T</sub>    | Receiver termination        | 100     | Ω     |
| V <sub>OH</sub>   | Output high voltage         | 1.43    | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.07    | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.35    | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25    | V     |
| Z <sub>BACK</sub> | Back impedance              | 100     | Ω     |
| I <sub>DC</sub>   | DC output current           | 3.66    | mA    |

#### **Over Recommended Operating Conditions**

#### BLVDS

The MachXO family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with a parallel external resistor across the driver outputs. The input standard is supported by the LVDS differential input buffer on certain devices. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals.

#### Figure 3-2. BLVDS Multi-point Output Example





# MachXO Family Data Sheet Pinout Information

June 2013

Data Sheet DS1002

### **Signal Descriptions**

| Signal Name                   | I/O     | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General Purpose               |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                               |         | [Edge] indicates the edge of the device on which the pad is located. Valid edge designa-<br>tions are L (Left), B (Bottom), R (Right), T (Top).                                                                                                                                                                                                                                                                                                    |
|                               |         | [Row/Column Number] indicates the PFU row or the column of the device on which the PIO Group exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number.                                                                                                                                                                                                    |
| P[Edge] [Row/Column           | I/O     | [A/B/C/D/E/F] indicates the PIO within the group to which the pad is connected.                                                                                                                                                                                                                                                                                                                                                                    |
| Number]_[A/B/C/D/E/F]         |         | Some of these user programmable pins are shared with special function pins. When not used as special function pins, these pins can be programmed as I/Os for user logic.                                                                                                                                                                                                                                                                           |
|                               |         | During configuration of the user-programmable I/Os, the user has an option to tri-state the I/Os and enable an internal pull-up resistor. This option also applies to unused pins (or those not bonded to a package pin). The default during configuration is for user-programmable I/Os to be tri-stated with an internal pull-up resistor enabled. When the device is erased, I/Os will be tri-stated with an internal pull-up resistor enabled. |
| GSRN                          | I       | Global RESET signal (active low). Dedicated pad, when not in use it can be used as an I/O pin.                                                                                                                                                                                                                                                                                                                                                     |
| TSALL                         | I       | TSALL is a dedicated pad for the global output enable signal. When TSALL is high all the outputs are tristated. It is a dual function pin. When not in use, it can be used as an I/O pin.                                                                                                                                                                                                                                                          |
| NC                            | —       | No connect.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| GND                           | —       | GND - Ground. Dedicated pins.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>CC</sub>               | —       | VCC - The power supply pins for core logic. Dedicated pins.                                                                                                                                                                                                                                                                                                                                                                                        |
| V <sub>CCAUX</sub>            | _       | VCCAUX - the Auxiliary power supply pin. This pin powers up a variety of internal circuits including all the differential and referenced input buffers. Dedicated pins.                                                                                                                                                                                                                                                                            |
| V <sub>CCIOx</sub>            | —       | V <sub>CCIO</sub> - The power supply pins for I/O Bank x. Dedicated pins.                                                                                                                                                                                                                                                                                                                                                                          |
| SLEEPN <sup>1</sup>           | I       | Sleep Mode pin - Active low sleep pin.b When this pin is held high, the device operates normally.b This pin has a weak internal pull-up, but when unused, an external pull-up to $V_{CC}$ is recommended. When driven low, the device moves into Sleep mode after a specified time.                                                                                                                                                                |
| PLL and Clock Functions       | (Used a | as user programmable I/O pins when not used for PLL or clock pins)                                                                                                                                                                                                                                                                                                                                                                                 |
| [LOC][0]_PLL[T, C]_IN         | _       | Reference clock (PLL) input Pads: [LOC] indicates location. Valid designations are ULM (Upper PLL) and LLM (Lower PLL). $T = true$ and $C = complement$ .                                                                                                                                                                                                                                                                                          |
| [LOC][0]_PLL[T, C]_FB         |         | Optional feedback (PLL) input Pads: [LOC] indicates location. Valid designations are ULM (Upper PLL) and LLM (Lower PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                             |
| PCLK [n]_[1:0]                | —       | Primary Clock Pads, n per side.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Test and Programming (De      | dicate  | d pins)                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| TMS                           | Ι       | Test Mode Select input pin, used to control the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                              |
| ТСК                           | Ι       | Test Clock input pin, used to clock the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                      |
| TDI                           | I       | Test Data input pin, used to load data into the device using an 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                              |
| TDO                           | 0       | Output pin -Test Data output pin used to shift data out of the device using 1149.1.                                                                                                                                                                                                                                                                                                                                                                |
| 1 Applies to MachXO "C" devic |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

1. Applies to MachXO "C" devices only. NC for "E" devices.

<sup>© 2013</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# **Power Supply and NC**

| Signal           | 100 TQFP <sup>1</sup>                                                                                                                                   | 144 TQFP <sup>1</sup>                                | 100 csBGA <sup>2</sup>                                                                                    |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| VCC              | LCMXO256/640: 35, 90<br>LCMXO1200/2280: 17, 35, 66, 91                                                                                                  | 21, 52, 93, 129                                      | P7, B6                                                                                                    |
| VCCIO0           | LCMXO256: 60, 74, 92<br>LCMXO640: 80, 92<br>LCMXO1200/2280: 94                                                                                          | LCMXO640: 117, 135<br>LCMXO1200/2280: 135            | LCMXO256: H14, A14, B5<br>LCMXO640: B12, B5                                                               |
| VCCIO1           | LCMXO256: 10, 24, 41<br>LCMXO640: 60, 74<br>LCMXO1200/2280: 80                                                                                          | LCMXO640: 82, 98<br>LCMXO1200/2280: 117              | LCMXO256: G1, P1, P10<br>LCMXO640: H14, A14                                                               |
| VCCIO2           | LCMXO256: None<br>LCMXO640: 29, 41<br>LCMXO1200/2280: 70                                                                                                | LCMXO640: 38, 63<br>LCMXO1200/2280: 98               | LCMXO256: None<br>LCMXO640: P4, P10                                                                       |
| VCCIO3           | LCMXO256: None<br>LCMXO640: 10, 24<br>LCMXO1200/2280: 56                                                                                                | LCMXO640: 10, 26<br>LCMXO1200/2280: 82               | LCMXO256: None<br>LCMXO640: G1, P1                                                                        |
| VCCIO4           | LCMXO256/640: None<br>LCMXO1200/2280: 44                                                                                                                | LCMXO640: None<br>LCMXO1200/2280: 63                 | -                                                                                                         |
| VCCIO5           | LCMXO256/640: None<br>LCMXO1200/2280: 27                                                                                                                | LCMXO640: None<br>LCMXO1200/2280: 38                 | —                                                                                                         |
| VCCIO6           | LCMXO256/640: None<br>LCMXO1200/2280: 20                                                                                                                | LCMXO640: None<br>LCMXO1200/2280: 26                 | —                                                                                                         |
| VCCIO7           | LCMXO256/640: None<br>LCMXO1200/2280: 6                                                                                                                 | LCMXO640: None<br>LCMXO1200/2280: 10                 | —                                                                                                         |
| VCCAUX           | LCMXO256/640: 88<br>LCMXO1200/2280: 36, 90                                                                                                              | 53, 128                                              | B7                                                                                                        |
| GND <sup>3</sup> | LCMXO256: 40, 84, 62, 75, 93, 12,<br>25, 42<br>LCMXO640: 40, 84, 81, 93, 62, 75,<br>30, 42, 12, 25<br>LCMXO1200/2280: 9, 41, 59, 83,<br>100, 76, 50, 26 | 16, 59, 88, 123, 118, 136, 83, 99,<br>37, 64, 11, 27 | LCMXO256: N9, B9, G14, B13,<br>A4, H1, N2, N10<br>LCMXO640: N9, B9, A10, A4,<br>G14, B13, N3, N10, H1, N2 |
| NC <sup>4</sup>  |                                                                                                                                                         |                                                      | —                                                                                                         |

1. Pin orientation follows the conventional order from pin 1 marking of the top side view and counter-clockwise.

Pin orientation follows the contention of the top side view with alphabetical order ascending vertically and numerical order ascending horizontally.
 All grounds must be electrically connected at the board level. For fpBGA and ftBGA packages, the total number of GND balls is less than the actual number of GND logic connections from the die to the common package GND plane.
 NC pins should not be connected to any active signals, VCC or GND.



# LCMXO256 and LCMXO640 Logic Signal Connections: 100 TQFP (Cont.)

|            |                  | LCM  | XO256            |              | LCMXO640         |      |                  |              |  |
|------------|------------------|------|------------------|--------------|------------------|------|------------------|--------------|--|
| Pin Number | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball<br>Function | Bank | Dual<br>Function | Differential |  |
| 43         | PB4A             | 1    |                  | Т            | PB8B             | 2    |                  |              |  |
| 44         | PB4B             | 1    |                  | С            | PB8C             | 2    |                  | Т            |  |
| 45         | PB4C             | 1    |                  | T            | PB8D             | 2    |                  | C            |  |
| 46         | PB4D             | 1    |                  | C            | PB9A             | 2    |                  |              |  |
| 47         | PB5A             | 1    |                  |              | PB9C             | 2    |                  | Т            |  |
| 48*        | SLEEPN           | -    | SLEEPN           |              | SLEEPN           | -    | SLEEPN           |              |  |
| 49         | PB5C             | 1    |                  | Т            | PB9D             | 2    |                  | С            |  |
| 50         | PB5D             | 1    |                  | C            | PB9F             | 2    |                  | -            |  |
| 51         | PR9B             | 0    |                  | C            | PR11D            | 1    |                  | С            |  |
| 52         | PR9A             | 0    |                  | T            | PR11B            | 1    |                  | C            |  |
| 53         | PR8B             | 0    |                  | C            | PR11C            | 1    |                  | T            |  |
| 54         | PR8A             | 0    |                  | T            | PR11A            | 1    |                  | T            |  |
| 55         | PR7D             | 0    |                  | C            | PR10D            | 1    |                  | C            |  |
| 56         | PR7C             | 0    |                  | Т            | PR10C            | 1    |                  | Т            |  |
| 57         | PR7B             | 0    |                  | C            | PR10B            | 1    |                  | C            |  |
| 58         | PR7A             | 0    |                  | Т            | PR10A            | 1    |                  | Т            |  |
| 59         | PR6B             | 0    |                  | C            | PR9D             | 1    |                  |              |  |
| 60         | VCCIO0           | 0    |                  | C            | VCCIO1           | 1    |                  |              |  |
| 61         | PR6A             | 0    |                  | Т            | PR9B             | 1    |                  |              |  |
|            |                  |      |                  | I            |                  |      |                  |              |  |
| 62         | GNDIO0           | 0    |                  |              | GNDIO1           | 1    |                  |              |  |
| 63         | PR5D             | 0    |                  | C            | PR7B             | 1    |                  |              |  |
| 64         | PR5C             | 0    |                  | Т            | PR6C             | 1    |                  |              |  |
| 65         | PR5B             | 0    |                  | C            | PR6B             | 1    |                  |              |  |
| 66         | PR5A             | 0    |                  | Т            | PR5D             | 1    |                  |              |  |
| 67         | PR4B             | 0    |                  | С            | PR5B             | 1    |                  |              |  |
| 68         | PR4A             | 0    |                  | Т            | PR4D             | 1    |                  |              |  |
| 69         | PR3D             | 0    |                  | С            | PR4B             | 1    |                  |              |  |
| 70         | PR3C             | 0    |                  | Т            | PR3D             | 1    |                  |              |  |
| 71         | PR3B             | 0    |                  | С            | PR3B             | 1    |                  |              |  |
| 72         | PR3A             | 0    |                  | Т            | PR2D             | 1    |                  |              |  |
| 73         | PR2B             | 0    |                  | С            | PR2B             | 1    |                  |              |  |
| 74         | VCCIO0           | 0    |                  |              | VCCIO1           | 1    |                  |              |  |
| 75         | GNDIO0           | 0    |                  |              | GNDIO1           | 1    |                  |              |  |
| 76         | PR2A             | 0    |                  | Т            | PT9F             | 0    |                  | С            |  |
| 77         | PT5C             | 0    |                  |              | PT9E             | 0    |                  | Т            |  |
| 78         | PT5B             | 0    |                  | С            | PT9C             | 0    |                  |              |  |
| 79         | PT5A             | 0    |                  | Т            | PT9A             | 0    |                  |              |  |
| 80         | PT4F             | 0    |                  | С            | VCCIO0           | 0    |                  |              |  |
| 81         | PT4E             | 0    |                  | Т            | GNDIO0           | 0    |                  |              |  |
| 82         | PT4D             | 0    |                  | С            | PT7E             | 0    |                  |              |  |
| 83         | PT4C             | 0    |                  | Т            | PT7A             | 0    |                  |              |  |
| 84         | GND              | -    | 1                |              | GND              | -    |                  |              |  |



# LCMXO1200 and LCMXO2280 Logic Signal Connections: 100 TQFP (Cont.)

|               |                  | L    | CMXO1200         |              |                  | L    | CMXO2280         |              |
|---------------|------------------|------|------------------|--------------|------------------|------|------------------|--------------|
| Pin<br>Number | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball<br>Function | Bank | Dual<br>Function | Differential |
| 42            | PB9A             | 4    |                  | Т            | PB12A            | 4    |                  | Т            |
| 43            | PB9B             | 4    |                  | С            | PB12B            | 4    |                  | С            |
| 44            | VCCIO4           | 4    |                  |              | VCCIO4           | 4    |                  |              |
| 45            | PB10A            | 4    |                  | Т            | PB13A            | 4    |                  | Т            |
| 46            | PB10B            | 4    |                  | С            | PB13B            | 4    |                  | С            |
| 47***         | SLEEPN           | -    | SLEEPN           |              | SLEEPN           | -    | SLEEPN           |              |
| 48            | PB11A            | 4    |                  | Т            | PB16A            | 4    |                  | Т            |
| 49            | PB11B            | 4    |                  | С            | PB16B            | 4    |                  | С            |
| 50**          | GNDIO3<br>GNDIO4 | -    |                  |              | GNDIO3<br>GNDIO4 | -    |                  |              |
| 51            | PR16B            | 3    |                  |              | PR19B            | 3    |                  |              |
| 52            | PR15B            | 3    |                  | C*           | PR18B            | 3    |                  | C*           |
| 53            | PR15A            | 3    |                  | T*           | PR18A            | 3    |                  | T*           |
| 54            | PR14B            | 3    |                  | C*           | PR17B            | 3    |                  | C*           |
| 55            | PR14A            | 3    |                  | T*           | PR17A            | 3    |                  | T*           |
| 56            | VCCIO3           | 3    |                  |              | VCCIO3           | 3    |                  |              |
| 57            | PR12B            | 3    |                  | C*           | PR15B            | 3    |                  | C*           |
| 58            | PR12A            | 3    |                  | T*           | PR15A            | 3    |                  | T*           |
| 59            | GND              | -    |                  |              | GND              | -    |                  |              |
| 60            | PR10B            | 3    |                  | C*           | PR13B            | 3    |                  | C*           |
| 61            | PR10A            | 3    |                  | T*           | PR13A            | 3    |                  | T*           |
| 62            | PR9B             | 3    |                  | C*           | PR11B            | 3    |                  | C*           |
| 63            | PR9A             | 3    |                  | T*           | PR11A            | 3    |                  | T*           |
| 64            | PR8B             | 2    |                  | C*           | PR10B            | 2    |                  | C*           |
| 65            | PR8A             | 2    |                  | T*           | PR10A            | 2    |                  | T*           |
| 66            | VCC              | -    |                  |              | VCC              | -    |                  |              |
| 67            | PR6C             | 2    |                  |              | PR8C             | 2    |                  |              |
| 68            | PR6B             | 2    |                  | C*           | PR8B             | 2    |                  | C*           |
| 69            | PR6A             | 2    |                  | T*           | PR8A             | 2    |                  | T*           |
| 70            | VCCIO2           | 2    |                  |              | VCCIO2           | 2    |                  |              |
| 71            | PR4D             | 2    |                  |              | PR5D             | 2    |                  |              |
| 72            | PR4B             | 2    |                  | C*           | PR5B             | 2    |                  | C*           |
| 73            | PR4A             | 2    |                  | T*           | PR5A             | 2    |                  | T*           |
| 74            | PR2B             | 2    |                  | С            | PR3B             | 2    |                  | C*           |
| 75            | PR2A             | 2    |                  | Т            | PR3A             | 2    |                  | T*           |
| 76**          | GNDIO1<br>GNDIO2 | -    |                  |              | GNDIO1<br>GNDIO2 | -    |                  |              |
| 77            | PT11C            | 1    |                  |              | PT15C            | 1    |                  |              |
| 78            | PT11B            | 1    |                  | С            | PT14B            | 1    |                  | С            |
| 79            | PT11A            | 1    |                  | Т            | PT14A            | 1    |                  | Т            |
| 80            | VCCIO1           | 1    |                  |              | VCCIO1           | 1    |                  |              |
| 81            | PT9E             | 1    |                  |              | PT12D            | 1    |                  | С            |



# LCMXO256 and LCMXO640 Logic Signal Connections: 100 csBGA (Cont.)

|                |                  | LCMXO25 | 6                |                   | LCMXO640       |                  |      |                  |                   |  |
|----------------|------------------|---------|------------------|-------------------|----------------|------------------|------|------------------|-------------------|--|
| Ball<br>Number | Ball<br>Function | Bank    | Dual<br>Function | Differen-<br>tial | Ball<br>Number | Ball<br>Function | Bank | Dual<br>Function | Differen-<br>tial |  |
| P13            | PB5A             | 1       |                  |                   | P13            | PB9C             | 2    |                  | Т                 |  |
| M12*           | SLEEPN           | -       | SLEEPN           |                   | M12*           | SLEEPN           | -    | SLEEPN           |                   |  |
| P14            | PB5C             | 1       |                  | Т                 | P14            | PB9D             | 2    |                  | С                 |  |
| N13            | PB5D             | 1       |                  | С                 | N13            | PB9F             | 2    |                  |                   |  |
| N14            | PR9B             | 0       |                  | С                 | N14            | PR11D            | 1    |                  | С                 |  |
| M14            | PR9A             | 0       |                  | Т                 | M14            | PR11B            | 1    |                  | С                 |  |
| L13            | PR8B             | 0       |                  | С                 | L13            | PR11C            | 1    |                  | Т                 |  |
| L14            | PR8A             | 0       |                  | Т                 | L14            | PR11A            | 1    |                  | Т                 |  |
| M13            | PR7D             | 0       |                  | С                 | M13            | PR10D            | 1    |                  | С                 |  |
| K14            | PR7C             | 0       |                  | Т                 | K14            | PR10C            | 1    |                  | Т                 |  |
| K13            | PR7B             | 0       |                  | С                 | K13            | PR10B            | 1    |                  | С                 |  |
| J14            | PR7A             | 0       |                  | Т                 | J14            | PR10A            | 1    |                  | Т                 |  |
| J13            | PR6B             | 0       |                  | С                 | J13            | PR9D             | 1    |                  |                   |  |
| H13            | PR6A             | 0       |                  | Т                 | H13            | PR9B             | 1    |                  |                   |  |
| G14            | GNDIO0           | 0       |                  |                   | G14            | GNDIO1           | 1    |                  |                   |  |
| G13            | PR5D             | 0       |                  | С                 | G13            | PR7B             | 1    |                  |                   |  |
| F14            | PR5C             | 0       |                  | Т                 | F14            | PR6C             | 1    |                  |                   |  |
| F13            | PR5B             | 0       |                  | С                 | F13            | PR6B             | 1    |                  |                   |  |
| E14            | PR5A             | 0       |                  | Т                 | E14            | PR5D             | 1    |                  |                   |  |
| E13            | PR4B             | 0       |                  | С                 | E13            | PR5B             | 1    |                  |                   |  |
| D14            | PR4A             | 0       |                  | Т                 | D14            | PR4D             | 1    |                  |                   |  |
| D13            | PR3D             | 0       |                  | С                 | D13            | PR4B             | 1    |                  |                   |  |
| C14            | PR3C             | 0       |                  | Т                 | C14            | PR3D             | 1    |                  |                   |  |
| C13            | PR3B             | 0       |                  | С                 | C13            | PR3B             | 1    |                  |                   |  |
| B14            | PR3A             | 0       |                  | Т                 | B14            | PR2D             | 1    |                  |                   |  |
| C12            | PR2B             | 0       |                  | С                 | C12            | PR2B             | 1    |                  |                   |  |
| B13            | GNDIO0           | 0       |                  | -                 | B13            | GNDIO1           | 1    |                  |                   |  |
| A13            | PR2A             | 0       |                  | Т                 | A13            | PT9F             | 0    |                  | С                 |  |
| A12            | PT5C             | 0       |                  |                   | A12            | PT9E             | 0    |                  | T                 |  |
| B11            | PT5B             | 0       |                  | С                 | B11            | PT9C             | 0    |                  | -                 |  |
| A11            | PT5A             | 0       |                  | T                 | A11            | PT9A             | 0    |                  |                   |  |
| B12            | PT4F             | 0       |                  | C                 | B12            | VCCIO0           | 0    |                  |                   |  |
| A10            | PT4E             | 0       |                  | T                 | A10            | GNDIO0           | 0    |                  |                   |  |
| B10            | PT4D             | 0       |                  | C                 | B10            | PT7E             | 0    |                  |                   |  |
| A9             | PT4C             | 0       |                  | T                 | A9             | PT7A             | 0    |                  |                   |  |
| A8             | PT4B             | 0       | PCLK0_1**        | C                 | A8             | PT6B             | 0    | PCLK0_1**        |                   |  |
| B8             | PT4A             | 0       | PCLK0_0**        | Т                 | B8             | PT5B             | 0    | PCLK0_0**        | С                 |  |
| A7             | PT3D             | 0       |                  | C                 | A7             | PT5A             | 0    |                  | т<br>Т            |  |
| B7             | VCCAUX           | -       |                  | ~                 | B7             | VCCAUX           | -    |                  | •                 |  |
| A6             | PT3C             | 0       |                  | Т                 | A6             | PT4F             | 0    |                  |                   |  |
| B6             | VCC              | -       |                  | đ                 | B6             | VCC              | -    |                  |                   |  |
| A5             | PT3B             | 0       |                  | С                 | A5             | PT3F             | 0    |                  |                   |  |
| 70             | 1100             | U       |                  | 0                 | 73             | 1101             | U    |                  |                   |  |



# LCMXO256 and LCMXO640 Logic Signal Connections: 100 csBGA (Cont.)

|                |                  | LCMXO256 |                  |                   | LCMXO640       |                  |      |                  |                   |  |
|----------------|------------------|----------|------------------|-------------------|----------------|------------------|------|------------------|-------------------|--|
| Ball<br>Number | Ball<br>Function | Bank     | Dual<br>Function | Differen-<br>tial | Ball<br>Number | Ball<br>Function | Bank | Dual<br>Function | Differen-<br>tial |  |
| A4             | GNDIO0           | 0        |                  |                   | A4             | GNDIO0           | 0    |                  |                   |  |
| B4             | PT3A             | 0        |                  | Т                 | B4             | PT3B             | 0    |                  | С                 |  |
| A3             | PT2F             | 0        |                  | С                 | A3             | PT3A             | 0    |                  | Т                 |  |
| B3             | PT2E             | 0        |                  | Т                 | B3             | PT2F             | 0    |                  | С                 |  |
| A2             | PT2D             | 0        |                  | С                 | A2             | PT2E             | 0    |                  | Т                 |  |
| C3             | PT2C             | 0        |                  | Т                 | C3             | PT2B             | 0    |                  | С                 |  |
| A1             | PT2B             | 0        |                  | С                 | A1             | PT2C             | 0    |                  |                   |  |
| B2             | PT2A             | 0        |                  | Т                 | B2             | PT2A             | 0    |                  | Т                 |  |
| N9             | GND              | -        |                  |                   | N9             | GND              | -    |                  |                   |  |
| B9             | GND              | -        |                  |                   | B9             | GND              | -    |                  |                   |  |
| B5             | VCCIO0           | 0        |                  |                   | B5             | VCCIO0           | 0    |                  |                   |  |
| A14            | VCCIO0           | 0        |                  |                   | A14            | VCCIO1           | 1    |                  |                   |  |
| H14            | VCCIO0           | 0        |                  |                   | H14            | VCCIO1           | 1    |                  |                   |  |
| P10            | VCCIO1           | 1        |                  |                   | P10            | VCCIO2           | 2    |                  |                   |  |
| G1             | VCCIO1           | 1        |                  |                   | G1             | VCCIO3           | 3    |                  |                   |  |
| P1             | VCCIO1           | 1        |                  |                   | P1             | VCCIO3           | 3    |                  |                   |  |

\*NC for "E" devices.

\*\*Primary clock inputs are single-ended.



# LCMXO640, LCMXO1200 and LCMXO2280 Logic Signal Connections: 144 TQFP (Cont.)

|               |                  | L    | CMXO640          |              |                  |      | LCMXO1200        |              |                  |      | LCMXO2280        |              |
|---------------|------------------|------|------------------|--------------|------------------|------|------------------|--------------|------------------|------|------------------|--------------|
| Pin<br>Number | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball<br>Function | Bank | Dual<br>Function | Differential |
| 51            | TDI              | 2    | TDI              |              | TDI              | 5    | TDI              |              | TDI              | 5    | TDI              |              |
| 52            | VCC              | -    |                  |              | VCC              | -    |                  |              | VCC              | -    |                  |              |
| 53            | VCCAUX           | -    |                  |              | VCCAUX           | -    |                  |              | VCCAUX           | -    |                  |              |
| 54            | PB5A             | 2    |                  | Т            | PB6F             | 5    |                  |              | PB8F             | 5    |                  |              |
| 55            | PB5B             | 2    | PCLKT2_1***      | С            | PB7B             | 4    | PCLK4_1***       |              | PB10F            | 4    | PCLK4_1***       |              |
| 56            | PB5D             | 2    |                  |              | PB7C             | 4    |                  | Т            | PB10C            | 4    |                  | Т            |
| 57            | PB6A             | 2    |                  | Т            | PB7D             | 4    |                  | С            | PB10D            | 4    |                  | С            |
| 58            | PB6B             | 2    | PCLKT2_0***      | С            | PB7F             | 4    | PCLK4_0***       |              | PB10B            | 4    | PCLK4_0***       |              |
| 59            | GND              | -    |                  |              | GND              | -    |                  |              | GND              | -    |                  |              |
| 60            | PB7C             | 2    |                  |              | PB9A             | 4    |                  | Т            | PB12A            | 4    |                  | Т            |
| 61            | PB7E             | 2    |                  |              | PB9B             | 4    |                  | С            | PB12B            | 4    |                  | С            |
| 62            | PB8A             | 2    |                  |              | PB9E             | 4    |                  |              | PB12E            | 4    |                  |              |
| 63            | VCCIO2           | 2    |                  |              | VCCIO4           | 4    |                  |              | VCCIO4           | 4    |                  |              |
| 64            | GNDIO2           | 2    |                  |              | GNDIO4           | 4    |                  |              | GNDIO4           | 4    |                  |              |
| 65            | PB8C             | 2    |                  | Т            | PB10A            | 4    |                  | Т            | PB13A            | 4    |                  | т            |
| 66            | PB8D             | 2    |                  | C            | PB10B            | 4    |                  | C            | PB13B            | 4    |                  | C            |
| 67            | PB9A             | 2    |                  | T            | PB10C            | 4    |                  | Т            | PB13C            | 4    |                  | Т            |
| 68            | PB9C             | 2    |                  | T            | PB10D            | 4    |                  | C            | PB13D            | 4    |                  | C            |
| 69            | PB9B             | 2    |                  | C            | PB10F            | 4    |                  | Ū            | PB14D            | 4    |                  | 0            |
| 70**          | SLEEPN           | -    | SLEEPN           | Ŭ            | SLEEPN           | -    | SLEEPN           |              | SLEEPN           | -    | SLEEPN           |              |
| 71            | PB9D             | 2    | SELLIN           | С            | PB11C            | 4    | SELLI N          | Т            | PB16C            | 4    | SEELIN           | Т            |
| 71            | PB9D<br>PB9F     | 2    |                  | U            | PB11C<br>PB11D   | 4    |                  | C            | PB16C<br>PB16D   | 4    |                  | C            |
|               |                  |      |                  | 0            |                  |      |                  |              | -                |      |                  | c            |
| 73            | PR11D            | 1    |                  | C            | PR16B            | 3    |                  | С            | PR20B            | 3    |                  |              |
| 74            | PR11B            | 1    |                  | C            | PR16A            | 3    |                  | T            | PR20A            | 3    |                  | Т            |
| 75            | PR11C            | 1    |                  | Т            | PR15B            | 3    |                  | C*           | PR19B            | 3    |                  | C            |
| 76            | PR10D            | 1    |                  | C            | PR15A            | 3    |                  | T*           | PR19A            | 3    |                  | Т            |
| 77            | PR11A            | 1    |                  | Т            | PR14D            | 3    |                  | C            | PR17D            | 3    |                  | C<br>T       |
| 78            | PR10B            | 1    |                  | С            | PR14C            | 3    |                  | T            | PR17C            | 3    |                  | T            |
| 79            | PR10C            | 1    |                  | Т            | PR14B            | 3    |                  | C*           | PR17B            | 3    |                  | C*           |
| 80            | PR10A            | 1    |                  | Т            | PR14A            | 3    |                  | T*           | PR17A            | 3    |                  | T*           |
| 81            | PR9D             | 1    |                  |              | PR13D            | 3    |                  |              | PR16D            | 3    |                  |              |
| 82            | VCCIO1           | 1    |                  |              | VCCIO3           | 3    |                  |              | VCCIO3           | 3    |                  |              |
| 83            | GNDIO1           | 1    |                  |              | GNDIO3           | 3    |                  |              | GNDIO3           | 3    |                  |              |
| 84            | PR9A             | 1    |                  |              | PR12B            | 3    |                  | C*           | PR15B            | 3    |                  | C*           |
| 85            | PR8C             | 1    |                  |              | PR12A            | 3    |                  | T*           | PR15A            | 3    |                  | T*           |
| 86            | PR8A             | 1    |                  |              | PR11B            | 3    |                  | C*           | PR14B            | 3    |                  | C*           |
| 87            | PR7D             | 1    |                  |              | PR11A            | 3    |                  | T*           | PR14A            | 3    |                  | T*           |
| 88            | GND              | -    |                  |              | GND              | -    |                  |              | GND              | -    |                  |              |
| 89            | PR7B             | 1    |                  | С            | PR10B            | 3    |                  | C*           | PR13B            | 3    |                  | C*           |
| 90            | PR7A             | 1    |                  | Т            | PR10A            | 3    |                  | T*           | PR13A            | 3    |                  | T*           |
| 91            | PR6D             | 1    |                  | С            | PR8B             | 2    |                  | C*           | PR10B            | 2    |                  | C*           |
| 92            | PR6C             | 1    |                  | Т            | PR8A             | 2    |                  | T*           | PR10A            | 2    |                  | T*           |
| 93            | VCC              | -    |                  |              | VCC              | -    |                  |              | VCC              | -    |                  |              |
| 94            | PR5D             | 1    |                  |              | PR6B             | 2    |                  | C*           | PR8B             | 2    |                  | C*           |
| 95            | PR5B             | 1    |                  |              | PR6A             | 2    |                  | T*           | PR8A             | 2    |                  | T*           |
| 96            | PR4D             | 1    |                  |              | PR5B             | 2    |                  | C*           | PR7B             | 2    |                  | C*           |
| 97            | PR4B             | 1    |                  | С            | PR5A             | 2    |                  | T*           | PR7A             | 2    |                  | T*           |
| 98            | VCCIO1           | 1    |                  |              | VCCIO2           | 2    |                  |              | VCCIO2           | 2    |                  |              |
| 99            | GNDIO1           | 1    |                  |              | GNDIO2           | 2    |                  |              | GNDIO2           | 2    |                  |              |
| 100           | PR4A             | 1    |                  | Т            | PR4C             | 2    |                  |              | PR5C             | 2    |                  |              |



| LCMXO2280   |               |      |                |             |
|-------------|---------------|------|----------------|-------------|
| Ball Number | Ball Function | Bank | Dual Function  | Differentia |
| GND         | GNDIO7        | 7    |                |             |
| VCCIO7      | VCCIO7        | 7    |                |             |
| D4          | PL2A          | 7    | LUM0_PLLT_FB_A | Т           |
| F5          | PL2B          | 7    | LUM0_PLLC_FB_A | С           |
| B3          | PL3A          | 7    |                | T*          |
| C3          | PL3B          | 7    |                | C*          |
| E4          | PL3C          | 7    | LUM0_PLLT_IN_A | Т           |
| G6          | PL3D          | 7    | LUM0_PLLC_IN_A | С           |
| A1          | PL4A          | 7    |                | Τ*          |
| B1          | PL4B          | 7    |                | C*          |
| F4          | PL4C          | 7    |                | Т           |
| VCC         | VCC           | -    |                |             |
| E3          | PL4D          | 7    |                | С           |
| D2          | PL5A          | 7    |                | Τ*          |
| D3          | PL5B          | 7    |                | C*          |
| G5          | PL5C          | 7    |                | Т           |
| F3          | PL5D          | 7    |                | С           |
| C2          | PL6A          | 7    |                | T*          |
| VCCIO7      | VCCIO7        | 7    |                |             |
| GND         | GNDIO7        | 7    |                |             |
| C1          | PL6B          | 7    |                | C*          |
| H5          | PL6C          | 7    |                | Т           |
| G4          | PL6D          | 7    |                | С           |
| E2          | PL7A          | 7    |                | T*          |
| D1          | PL7B          | 7    | GSRN           | C*          |
| J6          | PL7C          | 7    |                | Т           |
| H4          | PL7D          | 7    |                | С           |
| F2          | PL8A          | 7    |                | T*          |
| E1          | PL8B          | 7    |                | C*          |
| GND         | GND           | -    |                |             |
| J3          | PL8C          | 7    |                | Т           |
| J5          | PL8D          | 7    |                | С           |
| G3          | PL9A          | 7    |                | T*          |
| H3          | PL9B          | 7    |                | C*          |
| K3          | PL9C          | 7    |                | Т           |
| K5          | PL9D          | 7    |                | С           |
| F1          | PL10A         | 7    |                | T*          |
| VCCIO7      | VCCIO7        | 7    |                |             |
| GND         | GNDIO7        | 7    |                |             |
| G1          | PL10B         | 7    |                | C*          |
| K4          | PL10C         | 7    |                | Т           |
| K6          | PL10D         | 7    |                | C           |



| LCMXO2280 Ball Number Ball Function Bank Dual Function Difference |        |   |                |             |  |
|-------------------------------------------------------------------|--------|---|----------------|-------------|--|
|                                                                   |        |   |                | Differentia |  |
| G2                                                                | PL11A  | 6 |                | C*          |  |
| H2                                                                | PL11B  | 6 |                | С^<br>Т     |  |
| L3                                                                | PL11C  | 6 |                |             |  |
| L5                                                                | PL11D  | 6 |                | C           |  |
| H1                                                                | PL12A  | 6 |                | Т*          |  |
| VCCIO6                                                            | VCCIO6 | 6 |                |             |  |
| GND                                                               | GNDIO6 | 6 |                |             |  |
| J2                                                                | PL12B  | 6 |                | C*          |  |
| L4                                                                | PL12C  | 6 |                | Т           |  |
| L6                                                                | PL12D  | 6 |                | С           |  |
| K2                                                                | PL13A  | 6 |                | T*          |  |
| K1                                                                | PL13B  | 6 |                | C*          |  |
| J1                                                                | PL13C  | 6 |                | Т           |  |
| VCC                                                               | VCC    | - |                |             |  |
| L2                                                                | PL13D  | 6 |                | С           |  |
| M5                                                                | PL14D  | 6 |                | С           |  |
| M3                                                                | PL14C  | 6 | TSALL          | Т           |  |
| L1                                                                | PL14B  | 6 |                | C*          |  |
| M2                                                                | PL14A  | 6 |                | T*          |  |
| M1                                                                | PL15A  | 6 |                | T*          |  |
| N1                                                                | PL15B  | 6 | 6              |             |  |
| M6                                                                | PL15C  | 6 |                | Т           |  |
| M4                                                                | PL15D  | 6 |                | С           |  |
| VCCIO6                                                            | VCCIO6 | 6 |                |             |  |
| GND                                                               | GNDIO6 | 6 |                |             |  |
| P1                                                                | PL16A  | 6 |                | T*          |  |
| P2                                                                | PL16B  | 6 |                | C*          |  |
| N3                                                                | PL16C  | 6 |                | Т           |  |
| N4                                                                | PL16D  | 6 |                | С           |  |
| GND                                                               | GND    | - |                |             |  |
| T1                                                                | PL17A  | 6 | LLM0_PLLT_FB_A | T*          |  |
| R1                                                                | PL17B  | 6 | LLM0_PLLC_FB_A | C*          |  |
| P3                                                                | PL17C  | 6 |                | Т           |  |
| N5                                                                | PL17D  | 6 |                | С           |  |
| R3                                                                | PL18A  | 6 | LLM0_PLLT_IN_A | T*          |  |
| R2                                                                | PL18B  | 6 | LLM0_PLLC_IN_A | C*          |  |
| P4                                                                | PL19A  | 6 |                | Т           |  |
| N6                                                                | PL19B  | 6 |                | C           |  |
| U1                                                                | PL20A  | 6 |                | T           |  |
| VCCIO6                                                            | VCCIO6 | 6 |                | •           |  |
| GND                                                               | GNDIO6 | 6 |                |             |  |
| GND                                                               | GNDIO5 | 5 |                |             |  |
| VCCIO5                                                            | VCCIO5 | 5 |                |             |  |



| LCMXO2280   |               |      |               |             |  |
|-------------|---------------|------|---------------|-------------|--|
| Ball Number | Ball Function | Bank | Dual Function | Differentia |  |
| V10         | PB9B          | 4    |               | С           |  |
| N10         | PB9C          | 4    |               | Т           |  |
| R10         | PB9D          | 4    |               | С           |  |
| P10         | PB10F         | 4    | PCLK4_1***    | С           |  |
| T10         | PB10E         | 4    |               | Т           |  |
| U10         | PB10D         | 4    |               | С           |  |
| V11         | PB10C         | 4    |               | Т           |  |
| U11         | PB10B         | 4    | PCLK4_0***    | С           |  |
| VCCIO4      | VCCIO4        | 4    |               |             |  |
| GND         | GNDIO4        | 4    |               |             |  |
| T11         | PB10A         | 4    |               | Т           |  |
| U12         | PB11A         | 4    |               | Т           |  |
| R11         | PB11B         | 4    |               | С           |  |
| GND         | GND           | -    |               |             |  |
| T12         | PB11C         | 4    |               | Т           |  |
| P11         | PB11D         | 4    |               | С           |  |
| V12         | PB12A         | 4    |               | Т           |  |
| V13         | PB12B         | 4    |               | С           |  |
| R12         | PB12C         | 4    |               | Т           |  |
| N11         | PB12D         | 4    |               | С           |  |
| U13         | PB12E         | 4    |               | Т           |  |
| VCCIO4      | VCCIO4        | 4    |               |             |  |
| GND         | GNDIO4        | 4    |               |             |  |
| V14         | PB12F         | 4    |               | С           |  |
| T13         | PB13A         | 4    |               | Т           |  |
| P12         | PB13B         | 4    |               | С           |  |
| R13         | PB13C         | 4    |               | Т           |  |
| N12         | PB13D         | 4    |               | С           |  |
| V15         | PB14A         | 4    |               | Т           |  |
| U14         | PB14B         | 4    |               | С           |  |
| V16         | PB14C         | 4    |               | Т           |  |
| GND         | GND           | -    |               |             |  |
| T14         | PB14D         | 4    |               | С           |  |
| U15         | PB15A         | 4    |               | Т           |  |
| V17         | PB15B         | 4    |               | С           |  |
| P13**       | SLEEPN        | -    | SLEEPN        |             |  |
| T15         | PB15D         | 4    |               |             |  |
| U16         | PB16A         | 4    |               | Т           |  |
| V18         | PB16B         | 4    |               | C           |  |
| N13         | PB16C         | 4    |               | T           |  |
| R14         | PB16D         | 4    |               | C           |  |
| VCCIO4      | VCCIO4        | 4    |               | -           |  |
| GND         | GNDIO4        | 4    |               |             |  |



| LCMXO2280   |               |      |               |              |
|-------------|---------------|------|---------------|--------------|
| Ball Number | Ball Function | Bank | Dual Function | Differential |
| GND         | GNDIO3        | 3    |               |              |
| VCCIO3      | VCCIO3        | 3    |               |              |
| P15         | PR20B         | 3    |               | С            |
| N14         | PR20A         | 3    |               | Т            |
| N15         | PR19B         | 3    |               | С            |
| M13         | PR19A         | 3    |               | Т            |
| R15         | PR18B         | 3    |               | C*           |
| T16         | PR18A         | 3    |               | Τ*           |
| N16         | PR17D         | 3    |               | С            |
| M14         | PR17C         | 3    |               | Т            |
| U17         | PR17B         | 3    |               | C*           |
| VCC         | VCC           | -    |               |              |
| U18         | PR17A         | 3    |               | Τ*           |
| R17         | PR16D         | 3    |               | С            |
| R16         | PR16C         | 3    |               | Т            |
| P16         | PR16B         | 3    |               | C*           |
| VCCIO3      | VCCIO3        | 3    |               |              |
| GND         | GNDIO3        | 3    |               |              |
| P17         | PR16A         | 3    |               | T*           |
| L13         | PR15D         | 3    |               | С            |
| M15         | PR15C         | 3    |               | Т            |
| T17         | PR15B         | 3    |               | C*           |
| T18         | PR15A         | 3    |               | T*           |
| L14         | PR14D         | 3    |               | С            |
| L15         | PR14C         | 3    |               | Т            |
| R18         | PR14B         | 3    |               | C*           |
| P18         | PR14A         | 3    |               | T*           |
| GND         | GND           | -    |               |              |
| K15         | PR13D         | 3    |               | С            |
| K13         | PR13C         | 3    |               | Т            |
| N17         | PR13B         | 3    |               | C*           |
| N18         | PR13A         | 3    |               | T*           |
| K16         | PR12D         | 3    |               | С            |
| K14         | PR12C         | 3    |               | Т            |
| M16         | PR12B         | 3    |               | C*           |
| L16         | PR12A         | 3    |               | T*           |
| GND         | GNDIO3        | 3    |               |              |
| VCCIO3      | VCCIO3        | 3    |               |              |
| J16         | PR11D         | 3    |               | С            |
| J14         | PR11C         | 3    |               | Т            |
| M17         | PR11B         | 3    |               | C*           |
| L17         | PR11A         | 3    |               | T*           |
| J15         | PR10D         | 2    |               | С            |



| LCMXO2280   |               |      |               |              |  |
|-------------|---------------|------|---------------|--------------|--|
| Ball Number | Ball Function | Bank | Dual Function | Differential |  |
| G8          | VCCIO0        | 0    |               |              |  |
| G7          | VCCIO0        | 0    |               |              |  |

\* Supports true LVDS outputs.

\*\* NC for "E" devices.

\*\*\* Primary clock inputs are single-ended.



#### Lead-Free Packaging

LCMXO2280C-4FTN324I

2280

| Industrial          |                         |                                  |      |       |                 |            |       |
|---------------------|-------------------------|----------------------------------|------|-------|-----------------|------------|-------|
| Part Number         | LUTs                    | Supply Voltage                   | I/Os | Grade | Package         | Pins       | Temp. |
| LCMXO256C-3TN100I   | 256                     | 1.8V/2.5V/3.3V                   | 78   | -3    | Lead-Free TQFP  | 100        | IND   |
| LCMXO256C-4TN100I   | 256                     | 1.8V/2.5V/3.3V                   | 78   | -4    | Lead-Free TQFP  | 100        | IND   |
| LCMXO256C-3MN100I   | 256                     | 1.8V/2.5V/3.3V                   | 78   | -3    | Lead-Free csBGA | 100        | IND   |
| LCMXO256C-4MN100I   | 256                     | 1.8V/2.5V/3.3V                   | 78   | -4    | Lead-Free csBGA | 100        | IND   |
| Part Number         | LUTs                    | Supply Voltage                   | I/Os | Grade | Package         | Pins       | Temp. |
| LCMXO640C-3TN100    | 640                     | 1.8V/2.5V/3.3V                   | 74   | -3    | Lead-Free TQFP  | 100        | IND   |
| LCMXO640C-4TN100    | 640                     | 1.8V/2.5V/3.3V                   | 74   | -4    | Lead-Free TQFP  | 100        | IND   |
| LCMXO640C-3MN100I   | 640                     | 1.8V/2.5V/3.3V                   | 74   | -3    | Lead-Free csBGA | 100        | IND   |
| LCMXO640C-4MN100I   | 640                     | 1.8V/2.5V/3.3V                   | 74   | -4    | Lead-Free csBGA | 100        | IND   |
| LCMXO640C-3TN144I   | 640                     | 1.8V/2.5V/3.3V                   | 113  | -3    | Lead-Free TQFP  | 144        | IND   |
| LCMXO640C-4TN144I   | 640                     | 1.8V/2.5V/3.3V                   | 113  | -4    | Lead-Free TQFP  | 144        | IND   |
| LCMXO640C-3MN132I   | 640                     | 1.8V/2.5V/3.3V                   | 101  | -3    | Lead-Free csBGA | 132        | IND   |
| LCMXO640C-4MN132I   | 640                     | 1.8V/2.5V/3.3V                   | 101  | -4    | Lead-Free csBGA | 132        | IND   |
| LCMXO640C-3BN256I   | 640                     | 1.8V/2.5V/3.3V                   | 159  | -3    | Lead-Free caBGA | 256        | IND   |
| LCMXO640C-4BN256I   | 640                     | 1.8V/2.5V/3.3V                   | 159  | -4    | Lead-Free caBGA | 256        | IND   |
| LCMXO640C-3FTN256I  | 640                     | 1.8V/2.5V/3.3V                   | 159  | -3    | Lead-Free ftBGA | 256        | IND   |
| LCMXO640C-4FTN256I  | 640                     | 1.8V/2.5V/3.3V                   | 159  | -4    | Lead-Free ftBGA | 256        | IND   |
|                     |                         |                                  |      |       |                 |            |       |
| Part Number         | LUTs                    | Supply Voltage                   | I/Os | Grade | Package         | Pins       | Temp. |
| LCMXO1200C-3TN100I  | 1200                    | 1.8V/2.5V/3.3V                   | 73   | -3    | Lead-Free TQFP  | 100        | IND   |
| LCMXO1200C-4TN100I  | 1200                    | 1.8V/2.5V/3.3V                   | 73   | -4    | Lead-Free TQFP  | 100        | IND   |
| LCMXO1200C-3TN144I  | 1200                    | 1.8V/2.5V/3.3V                   | 113  | -3    | Lead-Free TQFP  | 144        | IND   |
| LCMXO1200C-4TN144I  | 1200                    | 1.8V/2.5V/3.3V                   | 113  | -4    | Lead-Free TQFP  | 144        | IND   |
| LCMXO1200C-3MN132I  | 1200                    | 1.8V/2.5V/3.3V                   | 101  | -3    | Lead-Free csBGA | 132        | IND   |
| LCMXO1200C-4MN132I  | 1200                    | 1.8V/2.5V/3.3V                   | 101  | -4    | Lead-Free csBGA | 132        | IND   |
| LCMXO1200C-3BN256I  | 1200                    | 1.8V/2.5V/3.3V                   | 211  | -3    | Lead-Free caBGA | 256        | IND   |
| LCMXO1200C-4BN256I  | 1200                    | 1.8V/2.5V/3.3V                   | 211  | -4    | Lead-Free caBGA | 256        | IND   |
| LCMXO1200C-3FTN256I | 1200                    | 1.8V/2.5V/3.3V                   | 211  | -3    | Lead-Free ftBGA | 256        | IND   |
| LCMXO1200C-4FTN256I | 1200                    | 1.8V/2.5V/3.3V                   | 211  | -4    | Lead-Free ftBGA | 256        | IND   |
| D. I.N              |                         |                                  | 1/0  |       |                 | <b>D</b> ' | -     |
| Part Number         | LUTs                    | Supply Voltage                   | I/Os | Grade | Package         | Pins       | Temp. |
| LCMXO2280C-3TN100I  | 2280                    | 1.8V/2.5V/3.3V                   | 73   | -3    | Lead-Free TQFP  | 100        | IND   |
| LCMXO2280C-4TN100I  | 2280                    | 1.8V/2.5V/3.3V                   | 73   | -4    | Lead-Free TQFP  | 100        | IND   |
| LCMXO2280C-3TN144I  | 2280                    | 1.8V/2.5V/3.3V                   | 113  | -3    | Lead-Free TQFP  | 144        | IND   |
| LCMXO2280C-4TN144I  | 2280                    | 1.8V/2.5V/3.3V                   | 113  | -4    | Lead-Free TQFP  | 144        | IND   |
| LCMXO2280C-3MN132I  | 2280                    | 1.8V/2.5V/3.3V<br>1.8V/2.5V/3.3V | 101  | -3    | Lead-Free csBGA | 132        | IND   |
|                     | LCMXO2280C-4MN132I 2280 |                                  | 101  | -4    | Lead-Free csBGA | 132        | IND   |
| LCMXO2280C-3BN256I  | 2280                    | 1.8V/2.5V/3.3V                   | 211  | -3    | Lead-Free caBGA | 256        | IND   |
| LCMXO2280C-4BN256I  | 2280                    | 1.8V/2.5V/3.3V                   | 211  | -4    | Lead-Free caBGA | 256        | IND   |
| LCMXO2280C-3FTN256I | 2280                    | 1.8V/2.5V/3.3V                   | 211  | -3    | Lead-Free ftBGA | 256        | IND   |
| LCMXO2280C-4FTN256I | 2280                    | 1.8V/2.5V/3.3V                   | 211  | -4    | Lead-Free ftBGA | 256        | IND   |
| LCMXO2280C-3FTN324I | 2280                    | 1.8V/2.5V/3.3V                   | 271  | -3    | Lead-Free ftBGA | 324        | IND   |

271

-4

Lead-Free ftBGA

324

IND

1.8V/2.5V/3.3V



| Date                  | Version         | Section                             | Change Summary                                                                                            |
|-----------------------|-----------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------|
| April 2006<br>(cont.) | 02.0<br>(cont.) | Architecture<br>(cont.)             | "Top View of the MachXO1200 Device" figure updated.                                                       |
|                       |                 |                                     | "Top View of the MachXO640 Device" figure updated.                                                        |
|                       |                 |                                     | "Top View of the MachXO256 Device" figure updated.                                                        |
|                       |                 |                                     | "Slice Diagram" figure updated.                                                                           |
|                       |                 |                                     | Slice Signal Descriptions table updated.                                                                  |
|                       |                 |                                     | Routing section updated.                                                                                  |
|                       |                 |                                     | sysCLOCK Phase Lockecd Loops (PLLs) section updated.                                                      |
|                       |                 |                                     | PLL Diagram updated.                                                                                      |
|                       |                 |                                     | PLL Signal Descriptions table updated.                                                                    |
|                       |                 |                                     | sysMEM Memory section has been updated.                                                                   |
|                       |                 |                                     | PIO Groups section has been updated.                                                                      |
|                       |                 |                                     | PIO section has been updated.                                                                             |
|                       |                 |                                     | MachXO PIO Block Diagram updated.                                                                         |
|                       |                 |                                     | Supported Input Standards table updated.                                                                  |
|                       |                 |                                     | MachXO Configuration and Programming diagram updated.                                                     |
|                       |                 | DC and Switching<br>Characteristics | Recommended Operating Conditions table - footnotes updated.                                               |
|                       |                 |                                     | MachXO256 and MachXO640 Hot Socketing Specifications - footnotes updated.                                 |
|                       |                 |                                     | Added MachXO1200 and MachXO2280 Hot Socketing Specifications table.                                       |
|                       |                 |                                     | DC Electrical Characteristics, footnotes have been updated.                                               |
|                       |                 |                                     | Supply Current (Sleep Mode) table has been updated, removed "4W" references. Footnotes have been updated. |
|                       |                 |                                     | Supply Current (Standby) table and associated footnotes updated.                                          |
|                       |                 |                                     | Intialization Supply Current table and footnotes updated.                                                 |
|                       |                 |                                     | Programming and Erase Flash Supply Current table and associated footnotes have been updatd.               |
|                       |                 |                                     | Register-to-Register Performance table updated (rev. A 0.19).                                             |
|                       |                 |                                     | MachXO External Switching Characteristics updated (rev. A 0.19).                                          |
|                       |                 |                                     | MachXO Internal Timing Parameters updated (rev. A 0.19).                                                  |
|                       |                 |                                     | MachXO Family Timing Adders updated (rev. A 0.19).                                                        |
|                       |                 |                                     | sysCLOCK Timing updated (rev. A 0.19).                                                                    |
|                       |                 |                                     | MachXO "C" Sleep Mode Timing updated (A 0.19).                                                            |
|                       |                 |                                     | JTAG Port Timing Specification updated (rev. A 0.19).                                                     |
|                       |                 |                                     | Test Fixture Required Components table updated.                                                           |
|                       |                 | Pinout Information                  | Signal Descriptions have been updated.                                                                    |
|                       |                 |                                     | Pin Information Summary has been updated. Footnote has been added.                                        |
|                       |                 |                                     | Power Supply and NC Connection table has been updated.                                                    |
|                       |                 |                                     | Logic Signal Connections have been updated (PCLKTx_x> PCLKx_x)                                            |
|                       |                 | Ordering Information                | Removed "4W" references.                                                                                  |
|                       |                 |                                     | Added 256-ftBGA Ordering Part Numbers for MachXO640.                                                      |
| May 2006              | 02.1            | Pinout Information                  | Removed [LOC][0]_PLL_RST from Signal Description table.                                                   |
| -                     |                 |                                     | PCLK footnote has been added to all appropriate pins.                                                     |
| August 2006           | 02.2            | Multiple                            | Removed 256 fpBGA information for MachXO640.                                                              |



| Date               | Version | Section                             | Change Summary                                                                                                                                                                       |  |  |
|--------------------|---------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| November 2006 02.3 |         | DC and Switching<br>Characteristics | Corrections to MachXO "C" Sleep Mode Timing table - value for t <sub>WSLEEPN</sub> (400ns) changed from max. to min. Value for t <sub>WAWAKE</sub> (100ns) changed from min. to max. |  |  |
|                    |         |                                     | Added Flash Download Time table.                                                                                                                                                     |  |  |
| December 2006      | 02.4    | Architecture                        | EBR Asynchronous Reset section added.                                                                                                                                                |  |  |
|                    |         | Pinout Information                  | Power Supply and NC table: Pin/Ball orientation footnotes added.                                                                                                                     |  |  |
| February 2007      | 02.5    | Architecture                        | Updated EBR Asynchronous Reset section.                                                                                                                                              |  |  |
| August 2007        | 02.6    | DC and Switching<br>Characteristics | Updated sysIO Single-Ended DC Electrical Characteristics table.                                                                                                                      |  |  |
| November 2007 02.7 |         | DC and Switching<br>Characteristics | Added JTAG Port Timing Waveforms diagram.                                                                                                                                            |  |  |
|                    |         | Pinout Information                  | Added Thermal Management text section.                                                                                                                                               |  |  |
|                    |         | Supplemental<br>Information         | Updated title list.                                                                                                                                                                  |  |  |
| June 2009          | 02.8    | Introduction                        | Added 0.8-mm 256-pin caBGA package to MachXO Family Selection Guide table.                                                                                                           |  |  |
|                    |         | Pinout Information                  | Added Logic Signal Connections table for 0.8-mm 256-pin caBGA package.                                                                                                               |  |  |
|                    |         | Ordering Information                | Updated Part Number Description diagram and Ordering Part Number tables with 0.8-mm 256-pin caBGA package information.                                                               |  |  |
| July 2010          | 02.9    | DC and Switching<br>Characteristics | Updated sysCLOCK PLL Timing table.                                                                                                                                                   |  |  |
| June 2013          | 03.0    | All                                 | Updated document with new corporate logo.                                                                                                                                            |  |  |
|                    |         | Architecture                        | Architecture Overview – Added information on the state of the register on power up and after configuration.                                                                          |  |  |
|                    |         | DC and Switching<br>Characteristics | MachXO1200 and MachXO2280 Hot Socketing Specifications table – Removed footnote 4.                                                                                                   |  |  |
|                    |         |                                     | Added MachXO Programming/Erase Specifications table.                                                                                                                                 |  |  |