## E. Lattice Semiconductor Corporation - <u>LCMXO640C-5BN256C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                       |
|--------------------------------|------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 80                                                                           |
| Number of Logic Elements/Cells | 640                                                                          |
| Total RAM Bits                 | -                                                                            |
| Number of I/O                  | 159                                                                          |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.71V ~ 3.465V                                                               |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                              |
| Package / Case                 | 256-LFBGA, CSPBGA                                                            |
| Supplier Device Package        | 256-CABGA (14x14)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo640c-5bn256c |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



The devices use look-up tables (LUTs) and embedded block memories traditionally associated with FPGAs for flexible and efficient logic implementation. Through non-volatile technology, the devices provide the single-chip, highsecurity, instant-on capabilities traditionally associated with CPLDs. Finally, advanced process technology and careful design will provide the high pin-to-pin performance also associated with CPLDs.

The ispLEVER<sup>®</sup> design tools from Lattice allow complex designs to be efficiently implemented using the MachXO family of devices. Popular logic synthesis tools provide synthesis library support for MachXO. The ispLEVER tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the MachXO device. The ispLEVER tool extracts the timing from the routing and back-annotates it into the design for timing verification.



#### Figure 2-1. Top View of the MachXO1200 Device<sup>1</sup>



1. Top view of the MachXO2280 device is similar but with higher LUT count, two PLLs, and three EBR blocks.

Figure 2-2. Top View of the MachXO640 Device





There are 14 input signals: 13 signals from routing and one from the carry-chain (from the adjacent Slice/PFU). There are 7 outputs: 6 to the routing and one to the carry-chain (to the adjacent Slice/PFU). Table 2-1 lists the signals associated with each Slice.

#### Figure 2-5. Slice Diagram



Notes:

Some inter-Slice signals are not shown. \* Only PFUs at the edges have fast connections to the I/O cell.

Table 2-1. Slice Signal Descriptions

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | M0/M1          | Multipurpose Input                                                   |
| Input    | Control signal   | CE             | Clock Enable                                                         |
| Input    | Control signal   | LSR            | Local Set/Reset                                                      |
| Input    | Control signal   | CLK            | System Clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast Carry In <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register Outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the Slice |
| Output   | Inter-PFU signal | FCO            | Fast Carry Out <sup>1</sup>                                          |

1. See Figure 2-4 for connection details.

2. Requires two PFUs.



#### **Modes of Operation**

Each Slice is capable of four modes of operation: Logic, Ripple, RAM, and ROM. The Slice in the PFF is capable of all modes except RAM. Table 2-2 lists the modes and the capability of the Slice blocks.

#### Table 2-2. Slice Modes

|           | Logic              | Ripple                | RAM     | ROM          |
|-----------|--------------------|-----------------------|---------|--------------|
| PFU Slice | LUT 4x2 or LUT 5x1 | 2-bit Arithmetic Unit | SP 16x2 | ROM 16x1 x 2 |
| PFF Slice | LUT 4x2 or LUT 5x1 | 2-bit Arithmetic Unit | N/A     | ROM 16x1 x 2 |

**Logic Mode:** In this mode, the LUTs in each Slice are configured as 4-input combinatorial lookup tables (LUT4). A LUT4 can have 16 possible input combinations. Any logic function with four inputs can be generated by programming this lookup table. Since there are two LUT4s per Slice, a LUT5 can be constructed within one Slice. Larger lookup tables such as LUT6, LUT7, and LUT8 can be constructed by concatenating other Slices.

**Ripple Mode:** Ripple mode allows the efficient implementation of small arithmetic functions. In ripple mode, the following functions can be implemented by each Slice:

- Addition 2-bit
- Subtraction 2-bit
- Add/Subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Ripple mode multiplier building block
- Comparator functions of A and B inputs
- A greater-than-or-equal-to B
- A not-equal-to B
- A less-than-or-equal-to B

Two additional signals, Carry Generate and Carry Propagate, are generated per Slice in this mode, allowing fast arithmetic functions to be constructed by concatenating Slices.

**RAM Mode:** In this mode, distributed RAM can be constructed using each LUT block as a 16x2-bit memory. Through the combination of LUTs and Slices, a variety of different memories can be constructed.

The ispLEVER design tool supports the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of Slices required to implement different distributed RAM primitives. Figure 2-6 shows the distributed memory primitive block diagrams. Dual port memories involve the pairing of two Slices. One Slice functions as the read-write port, while the other companion Slice supports the read-only port. For more information on RAM mode in MachXO devices, please see details of additional technical documentation at the end of this data sheet.

#### Table 2-3. Number of Slices Required For Implementing Distributed RAM

|                  | SPR16x2 | DPR16x2 |
|------------------|---------|---------|
| Number of Slices | 1       | 2       |

Note: SPR = Single Port RAM, DPR = Dual Port RAM



#### Figure 2-6. Distributed Memory Primitives



**ROM Mode:** The ROM mode uses the same principal as the RAM modes, but without the Write port. Pre-loading is accomplished through the programming interface during configuration.

#### PFU Modes of Operation

Slices can be combined within a PFU to form larger functions. Table 2-4 tabulates these modes and documents the functionality possible at the PFU level.

| Table 2-4. | PFU | Modes | of | Operation |
|------------|-----|-------|----|-----------|
|------------|-----|-------|----|-----------|

| Logic                      | Ripple            | RAM                        | ROM         |
|----------------------------|-------------------|----------------------------|-------------|
| LUT 4x8 or<br>MUX 2x1 x 8  | 2-bit Add x 4     | SPR16x2 x 4<br>DPR16x2 x 2 | ROM16x1 x 8 |
| LUT 5x4 or<br>MUX 4x1 x 4  | 2-bit Sub x 4     | SPR16x4 x 2<br>DPR16x4 x 1 | ROM16x2 x 4 |
| LUT 6x 2 or<br>MUX 8x1 x 2 | 2-bit Counter x 4 | SPR16x8 x 1                | ROM16x4 x 2 |
| LUT 7x1 or<br>MUX 16x1 x 1 | 2-bit Comp x 4    |                            | ROM16x8 x 1 |

#### Routing

There are many resources provided in the MachXO devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions.



#### sysCLOCK Phase Locked Loops (PLLs)

The MachXO1200 and MachXO2280 provide PLL support. The source of the PLL input divider can come from an external pin or from internal routing. There are four sources of feedback signals to the feedback divider: from CLKINTFB (internal feedback port), from the global clock nets, from the output of the post scalar divider, and from the routing (or from an external pin). There is a PLL\_LOCK signal to indicate that the PLL has locked on to the input clock signal. Figure 2-10 shows the sysCLOCK PLL diagram.

The setup and hold times of the device can be improved by programming a delay in the feedback or input path of the PLL which will advance or delay the output clock with reference to the input clock. This delay can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after adjustment and not relock until the t<sub>LOCK</sub> parameter has been satisfied. Additionally, the phase and duty cycle block allows the user to adjust the phase and duty cycle of the CLKOS output.

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. Each PLL has four dividers associated with it: input clock divider, feedback divider, post scalar divider, and secondary clock divider. The input clock divider is used to divide the input clock signal, while the feedback divider is used to multiply the input clock signal. The post scalar divider allows the VCO to operate at higher frequencies than the clock output, thereby increasing the frequency range. The secondary divider is used to derive lower frequency outputs.



#### Figure 2-10. PLL Diagram

Figure 2-11 shows the available macros for the PLL. Table 2-5 provides signal description of the PLL Block.

#### Figure 2-11. PLL Primitive





of the devices also support differential input buffers. PCI clamps are available on the top Bank I/O buffers. The PCI clamp is enabled after  $V_{CC}$ ,  $V_{CCAUX}$ , and  $V_{CCIO}$  are at valid operating levels and the device has been configured.

The two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.

#### 2. Left and Right sysIO Buffer Pairs

The sysIO buffer pairs in the left and right Banks of the device consist of two single-ended output drivers and two sets of single-ended input buffers (supporting ratioed and absolute input levels). The devices also have a differential driver per output pair. The referenced input buffer can also be configured as a differential input buffer. In these Banks the two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential I/O, and the comp (complementary) pad is associated with the negative side of the differential I/O.

#### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CCAUX}$  have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all  $V_{CCIO}$  Banks are active with valid input logic levels to properly control the output logic states of all the I/O Banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pull-up to VCCIO. The I/O pins will maintain the blank configuration until VCC, VCCAUX and VCCIO have reached satisfactory levels at which time the I/Os will take on the user-configured settings.

The V<sub>CC</sub> and V<sub>CCAUX</sub> supply the power to the FPGA core fabric, whereas the V<sub>CCIO</sub> supplies power to the I/O buffers. In order to simplify system design while providing consistent and predictable I/O behavior, the I/O buffers should be powered up along with the FPGA core fabric. Therefore, V<sub>CCIO</sub> supplies should be powered up before or together with the V<sub>CC</sub> and V<sub>CCAUX</sub> supplies

#### Supported Standards

The MachXO sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS and LVTTL. The buffer supports the LVTTL, LVCMOS 1.2, 1.5, 1.8, 2.5, and 3.3V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS and LVPECL output emulation is supported on all devices. The MachXO1200 and MachXO2280 support on-chip LVDS output buffers on approximately 50% of the I/Os on the left and right Banks. Differential receivers for LVDS, BLVDS and LVPECL are supported on all Banks of MachXO1200 and MachXO2280 devices. PCI support is provided in the top Banks of the MachXO1200 and MachXO2280 devices. Table 2-8 summarizes the I/O characteristics of the devices in the MachXO family.

Tables 2-9 and 2-10 show the I/O standards (together with their supply and reference voltages) supported by the MachXO devices. For further information on utilizing the sysIO buffer to support a variety of standards please see the details of additional technical documentation at the end of this data sheet.



#### Table 2-10. Supported Output Standards

| Output Standard          | Drive                | V <sub>CCIO</sub> (Typ.) |
|--------------------------|----------------------|--------------------------|
| Single-ended Interfaces  | · · ·                |                          |
| LVTTL                    | 4mA, 8mA, 12mA, 16mA | 3.3                      |
| LVCMOS33                 | 4mA, 8mA, 12mA, 14mA | 3.3                      |
| LVCMOS25                 | 4mA, 8mA, 12mA, 14mA | 2.5                      |
| LVCMOS18                 | 4mA, 8mA, 12mA, 14mA | 1.8                      |
| LVCMOS15                 | 4mA, 8mA             | 1.5                      |
| LVCMOS12                 | 2mA, 6mA             | 1.2                      |
| LVCMOS33, Open Drain     | 4mA, 8mA, 12mA, 14mA | —                        |
| LVCMOS25, Open Drain     | 4mA, 8mA, 12mA, 14mA | —                        |
| LVCMOS18, Open Drain     | 4mA, 8mA, 12mA, 14mA | _                        |
| LVCMOS15, Open Drain     | 4mA, 8mA             | —                        |
| LVCMOS12, Open Drain     | 2mA, 6mA             | —                        |
| PCI33 <sup>3</sup>       | N/A                  | 3.3                      |
| Differential Interfaces  | · · ·                |                          |
| LVDS <sup>1, 2</sup>     | N/A                  | 2.5                      |
| BLVDS, RSDS <sup>2</sup> | N/A                  | 2.5                      |
| LVPECL <sup>2</sup>      | N/A                  | 3.3                      |

1. MachXO1200 and MachXO2280 devices have dedicated LVDS buffers.

2. These interfaces can be emulated with external resistors in all devices.

3. Top Banks of MachXO1200 and MachXO2280 devices only.

#### sysIO Buffer Banks

The number of Banks vary between the devices of this family. Eight Banks surround the two larger devices, the MachXO1200 and MachXO2280 (two Banks per side). The MachXO640 has four Banks (one Bank per side). The smallest member of this family, the MachXO256, has only two Banks.

Each sysIO buffer Bank is capable of supporting multiple I/O standards. Each Bank has its own I/O supply voltage ( $V_{CCIO}$ ) which allows it to be completely independent from the other Banks. Figure 2-18, Figure 2-18, Figure 2-20 and Figure 2-21 shows the sysIO Banks and their associated supplies for all devices.



## Initialization Supply Current<sup>1, 2, 3, 4</sup>

#### **Over Recommended Operating Conditions**

| Symbol            | Parameter                      | Device       | Typ.⁵ | Units |
|-------------------|--------------------------------|--------------|-------|-------|
|                   |                                | LCMXO256C    | 13    | mA    |
|                   |                                | LCMXO640C    | 17    | mA    |
|                   |                                | LCMXO1200C   | 21    | mA    |
| 1                 | Core Power Supply              | LCMXO2280C   | 23    | mA    |
| ICC               |                                | LCMXO256E    | 10    | mA    |
|                   |                                | LCMXO640E    | 14    | mA    |
|                   |                                | LCMXO1200E   | 18    | mA    |
|                   |                                | LCMXO2280E   | 20    | mA    |
|                   |                                | LCMXO256E/C  | 10    | mA    |
| 1                 | Auxiliary Power Supply         | LCMXO640E/C  | 13    | mA    |
| CCAUX             | $V_{CCAUX} = 3.3V$             | LCMXO1200E/C | 24    | mA    |
|                   |                                | LCMXO2280E/C | 25    | mA    |
| I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup> | All devices  | 2     | mA    |

1. For further information on supply current, please see details of additional technical documentation at the end of this data sheet.

2. Assumes all I/O pins are held at  $V_{CCIO}$  or GND.

3. Frequency = 0MHz.

4. Typical user pattern.

5.  $T_J = 25^{\circ}$ C, power supplies at nominal voltage.

6. Per Bank, V<sub>CCIO</sub> = 2.5V. Does not include pull-up/pull-down.

## Programming and Erase Flash Supply Current<sup>1, 2, 3, 4</sup>

| Symbol | Parameter                                           | Device       | Typ.⁵ | Units |
|--------|-----------------------------------------------------|--------------|-------|-------|
|        |                                                     | LCMXO256C    | 9     | mA    |
|        |                                                     | LCMXO640C    | 11    | mA    |
|        |                                                     | LCMXO1200C   | 16    | mA    |
| 1      | Core Power Supply                                   | LCMXO2280C   | 22    | mA    |
| CC     |                                                     | LCMXO256E    | 6     | mA    |
|        |                                                     | LCMXO640E    | 8     | mA    |
|        |                                                     | LCMXO1200E   | 12    | mA    |
|        |                                                     | LCMXO2280E   | 14    | mA    |
|        | Auxiliary Power Supply<br>V <sub>CCAUX</sub> = 3.3V | LCMXO256C/E  | 8     | mA    |
| 1      |                                                     | LCMXO640C/E  | 10    | mA    |
| CCAUX  |                                                     | LCMXO1200/E  | 15    | mA    |
|        |                                                     | LCMXO2280C/E | 16    | mA    |
| ICCIO  | Bank Power Supply <sup>6</sup>                      | All devices  | 2     | mA    |

1. For further information on supply current, please see details of additional technical documentation at the end of this data sheet.

2. Assumes all I/O pins are held at  $V_{CCIO}$  or GND.

3. Typical user pattern.

4. JTAG programming is at 25MHz.

5.  $T_J = 25^{\circ}C$ , power supplies at nominal voltage.

6. Per Bank. V<sub>CCIO</sub> = 2.5V. Does not include pull-up/pull-down.



## sysIO Differential Electrical Characteristics LVDS

| Parameter<br>Symbol                | Parameter Description                          | Test Conditions                                                | Min.                | Тур. | Max.  | Units |
|------------------------------------|------------------------------------------------|----------------------------------------------------------------|---------------------|------|-------|-------|
| V <sub>INP,</sub> V <sub>INM</sub> | Input Voltage                                  |                                                                | 0                   | _    | 2.4   | V     |
| V <sub>THD</sub>                   | Differential Input Threshold                   |                                                                | +/-100              | _    | —     | mV    |
|                                    |                                                | $100mV \le V_{THD}$                                            | V <sub>THD</sub> /2 | 1.2  | 1.8   | V     |
| V <sub>CM</sub>                    | Input Common Mode Voltage                      | $200mV \le V_{THD}$                                            | V <sub>THD</sub> /2 | 1.2  | 1.9   | V     |
|                                    |                                                | $350mV \le V_{THD}$                                            | V <sub>THD</sub> /2 | 1.2  | 2.0   | V     |
| I <sub>IN</sub>                    | Input current                                  | Power on                                                       | —                   | _    | +/-10 | μA    |
| V <sub>OH</sub>                    | Output high voltage for $V_{OP}$ or $V_{OM}$   | R <sub>T</sub> = 100 Ohm                                       | —                   | 1.38 | 1.60  | V     |
| V <sub>OL</sub>                    | Output low voltage for $V_{OP}$ or $V_{OM}$    | R <sub>T</sub> = 100 Ohm                                       | 0.9V                | 1.03 | —     | V     |
| V <sub>OD</sub>                    | Output voltage differential                    | (V <sub>OP</sub> - V <sub>OM</sub> ), R <sub>T</sub> = 100 Ohm | 250                 | 350  | 450   | mV    |
| ΔV <sub>OD</sub>                   | Change in V <sub>OD</sub> between high and low |                                                                | _                   | _    | 50    | mV    |
| V <sub>OS</sub>                    | Output voltage offset                          | $(V_{OP} - V_{OM})/2, R_{T} = 100 \text{ Ohm}$                 | 1.125               | 1.25 | 1.375 | V     |
| $\Delta V_{OS}$                    | Change in $V_{OS}$ between H and L             |                                                                | —                   | _    | 50    | mV    |
| I <sub>OSD</sub>                   | Output short circuit current                   | V <sub>OD</sub> = 0V Driver outputs shorted                    | _                   | _    | 6     | mA    |

#### **Over Recommended Operating Conditions**

#### LVDS Emulation

MachXO devices can support LVDS outputs via emulation (LVDS25E), in addition to the LVDS support that is available on-chip on certain devices. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in Figure 3-1 is one possible solution for LVDS standard implementation. Resistor values in Figure 3-1 are industry standard values for 1% resistors.

#### Figure 3-1. LVDS Using External Resistors (LVDS25E)



Note: All resistors are  $\pm 1\%$ .

The LVDS differential input buffers are available on certain devices in the MachXO family.



## MachXO Internal Timing Parameters<sup>1</sup>

| <b>Over Recommended</b> | Operating | Conditions |
|-------------------------|-----------|------------|
|-------------------------|-----------|------------|

|                         |                                                              | -     | 5    | -     | 4    | -     | 3    |       |
|-------------------------|--------------------------------------------------------------|-------|------|-------|------|-------|------|-------|
| Parameter               | Description                                                  | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
| PFU/PFF Log             | ic Mode Timing                                               |       |      |       |      |       |      |       |
| t <sub>LUT4_PFU</sub>   | LUT4 delay (A to D inputs to F output)                       |       | 0.28 |       | 0.34 |       | 0.39 | ns    |
| t <sub>LUT6_PFU</sub>   | LUT6 delay (A to D inputs to OFX output)                     |       | 0.44 |       | 0.53 |       | 0.62 | ns    |
| t <sub>LSR_PFU</sub>    | Set/Reset to output of PFU                                   | —     | 0.90 |       | 1.08 | —     | 1.26 | ns    |
| t <sub>SUM_PFU</sub>    | Clock to Mux (M0,M1) input setup time                        | 0.10  |      | 0.13  |      | 0.15  |      | ns    |
| t <sub>HM_PFU</sub>     | Clock to Mux (M0,M1) input hold time                         | -0.05 | —    | -0.06 | —    | -0.07 | —    | ns    |
| t <sub>SUD_PFU</sub>    | Clock to D input setup time                                  | 0.13  | —    | 0.16  |      | 0.18  |      | ns    |
| t <sub>HD_PFU</sub>     | Clock to D input hold time                                   | -0.03 | —    | -0.03 | —    | -0.04 | —    | ns    |
| t <sub>CK2Q_PFU</sub>   | Clock to Q delay, D-type register configuration              |       | 0.40 |       | 0.48 |       | 0.56 | ns    |
| t <sub>LE2Q_PFU</sub>   | Clock to Q delay latch configuration                         | —     | 0.53 |       | 0.64 | —     | 0.74 | ns    |
| t <sub>LD2Q_PFU</sub>   | D to Q throughput delay when latch is enabled                |       | 0.55 |       | 0.66 |       | 0.77 | ns    |
| PFU Dual Por            | rt Memory Mode Timing                                        |       |      |       |      |       |      |       |
| t <sub>CORAM_PFU</sub>  | Clock to Output                                              |       | 0.40 |       | 0.48 |       | 0.56 | ns    |
| t <sub>SUDATA_PFU</sub> | Data Setup Time                                              | -0.18 |      | -0.22 |      | -0.25 |      | ns    |
| t <sub>HDATA_PFU</sub>  | Data Hold Time                                               | 0.28  |      | 0.34  |      | 0.39  |      | ns    |
| t <sub>SUADDR_PFU</sub> | Address Setup Time                                           | -0.46 | —    | -0.56 | —    | -0.65 | —    | ns    |
| t <sub>HADDR_PFU</sub>  | Address Hold Time                                            | 0.71  | —    | 0.85  |      | 0.99  |      | ns    |
| t <sub>SUWREN_PFU</sub> | Write/Read Enable Setup Time                                 | -0.22 |      | -0.26 |      | -0.30 |      | ns    |
| t <sub>HWREN_PFU</sub>  | Write/Read Enable Hold Time                                  | 0.33  |      | 0.40  |      | 0.47  |      | ns    |
| PIO Input/Ou            | tput Buffer Timing                                           |       |      |       |      |       |      |       |
| t <sub>IN_PIO</sub>     | Input Buffer Delay                                           |       | 0.75 |       | 0.90 |       | 1.06 | ns    |
| t <sub>OUT_PIO</sub>    | Output Buffer Delay                                          |       | 1.29 |       | 1.54 |       | 1.80 | ns    |
| EBR Timing              | 1200 and 2280 Devices Only)                                  |       |      |       |      |       |      |       |
| t <sub>CO_EBR</sub>     | Clock to output from Address or Data with no output register | _     | 2.24 | _     | 2.69 | _     | 3.14 | ns    |
| t <sub>COO_EBR</sub>    | Clock to output from EBR output Register                     |       | 0.54 | —     | 0.64 | —     | 0.75 | ns    |
| t <sub>SUDATA_EBR</sub> | Setup Data to EBR Memory                                     | -0.26 |      | -0.31 |      | -0.37 |      | ns    |
| t <sub>HDATA_EBR</sub>  | Hold Data to EBR Memory                                      | 0.41  | —    | 0.49  | —    | 0.57  | —    | ns    |
| t <sub>SUADDR_EBR</sub> | Setup Address to EBR Memory                                  | -0.26 | —    | -0.31 | —    | -0.37 | —    | ns    |
| t <sub>HADDR_EBR</sub>  | Hold Address to EBR Memory                                   | 0.41  | —    | 0.49  | —    | 0.57  | —    | ns    |
| t <sub>SUWREN_EBR</sub> | Setup Write/Read Enable to EBR Memory                        | -0.17 | —    | -0.20 | —    | -0.23 | —    | ns    |
| t <sub>HWREN_EBR</sub>  | Hold Write/Read Enable to EBR Memory                         | 0.26  | —    | 0.31  | —    | 0.36  | —    | ns    |
| t <sub>SUCE_EBR</sub>   | Clock Enable Setup Time to EBR Output Register               | 0.19  | —    | 0.23  | —    | 0.27  | —    | ns    |
| t <sub>HCE_EBR</sub>    | Clock Enable Hold Time to EBR Output Register                | -0.13 | —    | -0.16 | —    | -0.18 | —    | ns    |
| t <sub>RSTO_EBR</sub>   | Reset To Output Delay Time from EBR Output Regis-<br>ter     | _     | 1.03 | —     | 1.23 | _     | 1.44 | ns    |
| PLL Paramet             | ers (1200 and 2280 Devices Only)                             |       |      |       |      |       |      |       |
| t <sub>RSTREC</sub>     | Reset Recovery to Rising Clock                               | 1.00  |      | 1.00  |      | 1.00  | _    | ns    |
| t <sub>RSTSU</sub>      | Reset Signal Setup Time                                      | 1.00  | —    | 1.00  | —    | 1.00  | —    | ns    |

1. Internal parameters are characterized but not tested on every device.

Rev. A 0.19



### **Switching Test Conditions**

Figure 3-6 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Figure 3-5.

#### Figure 3-6. Output Test Load, LVTTL and LVCMOS Standards



 Table 3-5. Test Fixture Required Components, Non-Terminated Interfaces

| Test Condition                             | R <sub>1</sub> | CL  | Timing Ref.               | V <sub>T</sub>  |
|--------------------------------------------|----------------|-----|---------------------------|-----------------|
|                                            | 8              |     | LVTTL, LVCMOS 3.3 = 1.5V  | —               |
|                                            |                | 0pF | LVCMOS 2.5 = $V_{CCIO}/2$ | —               |
| LVTTL and LVCMOS settings (L -> H, H -> L) |                |     | LVCMOS 1.8 = $V_{CCIO}/2$ | _               |
|                                            |                |     | LVCMOS 1.5 = $V_{CCIO}/2$ | _               |
|                                            |                |     | LVCMOS 1.2 = $V_{CCIO}/2$ | —               |
| LVTTL and LVCMOS 3.3 (Z -> H)              |                |     | 15                        | V <sub>OL</sub> |
| LVTTL and LVCMOS 3.3 (Z -> L)              |                |     | 1.0                       | V <sub>OH</sub> |
| Other LVCMOS (Z -> H)                      | 188            | 0nF | V <sub>CCIO</sub> /2      | V <sub>OL</sub> |
| Other LVCMOS (Z -> L)                      | 100            | орг | V <sub>CCIO</sub> /2      | V <sub>OH</sub> |
| LVTTL + LVCMOS (H -> Z)                    |                |     | V <sub>OH</sub> - 0.15    | V <sub>OL</sub> |
| LVTTL + LVCMOS (L -> Z)                    |                |     | V <sub>OL</sub> - 0.15    | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



## LCMXO256 and LCMXO640 Logic Signal Connections: 100 TQFP

|            |                  | LCM  | XO256            |              | LCMXO640         |      |                  |              |
|------------|------------------|------|------------------|--------------|------------------|------|------------------|--------------|
| Pin Number | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball<br>Function | Bank | Dual<br>Function | Differential |
| 1          | PL2A             | 1    |                  | Т            | PL2A             | 3    |                  | Т            |
| 2          | PL2B             | 1    |                  | С            | PL2C             | 3    |                  | Т            |
| 3          | PL3A             | 1    |                  | Т            | PL2B             | 3    |                  | С            |
| 4          | PL3B             | 1    |                  | С            | PL2D             | 3    |                  | С            |
| 5          | PL3C             | 1    |                  | Т            | PL3A             | 3    |                  | Т            |
| 6          | PL3D             | 1    |                  | С            | PL3B             | 3    |                  | С            |
| 7          | PL4A             | 1    |                  | Т            | PL3C             | 3    |                  | Т            |
| 8          | PL4B             | 1    |                  | С            | PL3D             | 3    |                  | С            |
| 9          | PL5A             | 1    |                  | Т            | PL4A             | 3    |                  |              |
| 10         | VCCIO1           | 1    |                  |              | VCCIO3           | 3    |                  |              |
| 11         | PL5B             | 1    |                  | С            | PL4C             | 3    |                  | Т            |
| 12         | GNDIO1           | 1    |                  |              | GNDIO3           | 3    |                  |              |
| 13         | PL5C             | 1    |                  | Т            | PL4D             | 3    |                  | С            |
| 14         | PL5D             | 1    | GSRN             | С            | PL5B             | 3    | GSRN             |              |
| 15         | PL6A             | 1    |                  | Т            | PL7B             | 3    |                  |              |
| 16         | PL6B             | 1    | TSALL            | С            | PL8C             | 3    | TSALL            | Т            |
| 17         | PL7A             | 1    |                  | Т            | PL8D             | 3    |                  | С            |
| 18         | PL7B             | 1    |                  | С            | PL9A             | 3    |                  |              |
| 19         | PL7C             | 1    |                  | Т            | PL9C             | 3    |                  |              |
| 20         | PL7D             | 1    |                  | С            | PL10A            | 3    |                  |              |
| 21         | PL8A             | 1    |                  | Т            | PL10C            | 3    |                  |              |
| 22         | PL8B             | 1    |                  | С            | PL11A            | 3    |                  |              |
| 23         | PL9A             | 1    |                  | Т            | PL11C            | 3    |                  |              |
| 24         | VCCIO1           | 1    |                  |              | VCCIO3           | 3    |                  |              |
| 25         | GNDIO1           | 1    |                  |              | GNDIO3           | 3    |                  |              |
| 26         | TMS              | 1    | TMS              |              | TMS              | 2    | TMS              |              |
| 27         | PL9B             | 1    |                  | С            | PB2C             | 2    |                  |              |
| 28         | тск              | 1    | ТСК              |              | ТСК              | 2    | TCK              |              |
| 29         | PB2A             | 1    |                  | Т            | VCCIO2           | 2    |                  |              |
| 30         | PB2B             | 1    |                  | С            | GNDIO2           | 2    |                  |              |
| 31         | TDO              | 1    | TDO              |              | TDO              | 2    | TDO              |              |
| 32         | PB2C             | 1    |                  | Т            | PB4C             | 2    |                  |              |
| 33         | TDI              | 1    | TDI              |              | TDI              | 2    | TDI              |              |
| 34         | PB2D             | 1    |                  | С            | PB4E             | 2    |                  |              |
| 35         | VCC              | -    |                  |              | VCC              | -    |                  |              |
| 36         | PB3A             | 1    | PCLK1_1**        | Т            | PB5B             | 2    | PCLK2_1**        |              |
| 37         | PB3B             | 1    |                  | С            | PB5D             | 2    |                  |              |
| 38         | PB3C             | 1    | PCLK1_0**        | Т            | PB6B             | 2    | PCLK2_0**        |              |
| 39         | PB3D             | 1    |                  | С            | PB6C             | 2    |                  |              |
| 40         | GND              | -    |                  |              | GND              | -    |                  |              |
| 41         | VCCIO1           | 1    |                  |              | VCCIO2           | 2    |                  |              |
| 42         | GNDIO1           | 1    |                  |              | GNDIO2           | 2    |                  |              |



## LCMXO256 and LCMXO640 Logic Signal Connections: 100 TQFP (Cont.)

|            |                  | LCM  | (0256            |              | LCMXO640         |      |                  |              |
|------------|------------------|------|------------------|--------------|------------------|------|------------------|--------------|
| Pin Number | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball<br>Function | Bank | Dual<br>Function | Differential |
| 43         | PB4A             | 1    |                  | Т            | PB8B             | 2    |                  |              |
| 44         | PB4B             | 1    |                  | С            | PB8C             | 2    |                  | Т            |
| 45         | PB4C             | 1    |                  | Т            | PB8D             | 2    |                  | С            |
| 46         | PB4D             | 1    |                  | С            | PB9A             | 2    |                  |              |
| 47         | PB5A             | 1    |                  |              | PB9C             | 2    |                  | Т            |
| 48*        | SLEEPN           | -    | SLEEPN           |              | SLEEPN           | -    | SLEEPN           |              |
| 49         | PB5C             | 1    |                  | Т            | PB9D             | 2    |                  | С            |
| 50         | PB5D             | 1    |                  | С            | PB9F             | 2    |                  |              |
| 51         | PR9B             | 0    |                  | С            | PR11D            | 1    |                  | С            |
| 52         | PR9A             | 0    |                  | Т            | PR11B            | 1    |                  | С            |
| 53         | PR8B             | 0    |                  | С            | PR11C            | 1    |                  | Т            |
| 54         | PR8A             | 0    |                  | Т            | PR11A            | 1    |                  | Т            |
| 55         | PR7D             | 0    |                  | С            | PR10D            | 1    |                  | С            |
| 56         | PR7C             | 0    |                  | Т            | PR10C            | 1    |                  | Т            |
| 57         | PR7B             | 0    |                  | С            | PR10B            | 1    |                  | С            |
| 58         | PR7A             | 0    |                  | Т            | PR10A            | 1    |                  | Т            |
| 59         | PR6B             | 0    |                  | С            | PR9D             | 1    |                  |              |
| 60         | VCCIO0           | 0    |                  |              | VCCIO1           | 1    |                  |              |
| 61         | PR6A             | 0    |                  | Т            | PR9B             | 1    |                  |              |
| 62         | GNDIO0           | 0    |                  |              | GNDIO1           | 1    |                  |              |
| 63         | PR5D             | 0    |                  | С            | PR7B             | 1    |                  |              |
| 64         | PR5C             | 0    |                  | Т            | PR6C             | 1    |                  |              |
| 65         | PR5B             | 0    |                  | С            | PR6B             | 1    |                  |              |
| 66         | PR5A             | 0    |                  | Т            | PR5D             | 1    |                  |              |
| 67         | PR4B             | 0    |                  | С            | PR5B             | 1    |                  |              |
| 68         | PR4A             | 0    |                  | Т            | PR4D             | 1    |                  |              |
| 69         | PR3D             | 0    |                  | С            | PR4B             | 1    |                  |              |
| 70         | PR3C             | 0    |                  | Т            | PR3D             | 1    |                  |              |
| 71         | PR3B             | 0    |                  | С            | PR3B             | 1    |                  |              |
| 72         | PR3A             | 0    |                  | Т            | PR2D             | 1    |                  |              |
| 73         | PR2B             | 0    |                  | С            | PR2B             | 1    |                  |              |
| 74         | VCCIO0           | 0    |                  |              | VCCIO1           | 1    |                  |              |
| 75         | GNDIO0           | 0    |                  |              | GNDIO1           | 1    |                  |              |
| 76         | PR2A             | 0    |                  | Т            | PT9F             | 0    |                  | С            |
| 77         | PT5C             | 0    |                  |              | PT9E             | 0    |                  | Т            |
| 78         | PT5B             | 0    |                  | С            | PT9C             | 0    |                  |              |
| 79         | PT5A             | 0    |                  | Т            | PT9A             | 0    |                  |              |
| 80         | PT4F             | 0    |                  | С            | VCCIO0           | 0    |                  |              |
| 81         | PT4E             | 0    |                  | Т            | GNDIO0           | 0    |                  |              |
| 82         | PT4D             | 0    |                  | С            | PT7E             | 0    |                  |              |
| 83         | PT4C             | 0    |                  | Т            | PT7A             | 0    |                  |              |
| 84         | GND              | -    |                  |              | GND              | -    |                  |              |



# LCMXO640, LCMXO1200 and LCMXO2280 Logic Signal Connections: 144 TQFP

|               |                  | L    | CMXO640          |              |                  |      | LCMXO1200        | MXO1200      |                  | LCMXO2280 |                  |              |
|---------------|------------------|------|------------------|--------------|------------------|------|------------------|--------------|------------------|-----------|------------------|--------------|
| Pin<br>Number | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball<br>Function | Bank      | Dual<br>Function | Differential |
| 1             | PL2A             | 3    |                  | Т            | PL2A             | 7    |                  | Т            | PL2A             | 7         | LUM0_PLLT_FB_A   | Т            |
| 2             | PL2C             | 3    |                  | Т            | PL2B             | 7    |                  | С            | PL2B             | 7         | LUM0_PLLC_FB_A   | С            |
| 3             | PL2B             | 3    |                  | С            | PL3A             | 7    |                  | T*           | PL3A             | 7         |                  | T*           |
| 4             | PL3A             | 3    |                  | Т            | PL3B             | 7    |                  | C*           | PL3B             | 7         |                  | C*           |
| 5             | PL2D             | 3    |                  | С            | PL3C             | 7    |                  | Т            | PL3C             | 7         | LUM0_PLLT_IN_A   | Т            |
| 6             | PL3B             | 3    |                  | С            | PL3D             | 7    |                  | С            | PL3D             | 7         | LUM0_PLLC_IN_A   | С            |
| 7             | PL3C             | 3    |                  | Т            | PL4A             | 7    |                  | T*           | PL4A             | 7         |                  | T*           |
| 8             | PL3D             | 3    |                  | С            | PL4B             | 7    |                  | C*           | PL4B             | 7         |                  | C*           |
| 9             | PL4A             | 3    |                  |              | PL4C             | 7    |                  |              | PL4C             | 7         |                  |              |
| 10            | VCCIO3           | 3    |                  |              | VCCI07           | 7    |                  |              | VCCI07           | 7         |                  |              |
| 11            | GNDIO3           | 3    |                  |              | GNDIO7           | 7    |                  |              | GNDIO7           | 7         |                  |              |
| 12            | PL4D             | 3    |                  |              | PL5C             | 7    |                  |              | PL6C             | 7         |                  |              |
| 13            | PL5A             | 3    |                  | Т            | PL6A             | 7    |                  | T*           | PL7A             | 7         |                  | T*           |
| 14            | PL5B             | 3    | GSRN             | С            | PL6B             | 7    | GSRN             | C*           | PL7B             | 7         | GSRN             | C*           |
| 15            | PL5D             | 3    |                  |              | PL6D             | 7    |                  |              | PL7D             | 7         |                  |              |
| 16            | GND              | -    |                  |              | GND              | -    |                  |              | GND              | -         |                  |              |
| 17            | PL6C             | 3    |                  | Т            | PL7C             | 7    |                  | Т            | PL9C             | 7         |                  | Т            |
| 18            | PL6D             | 3    |                  | С            | PL7D             | 7    |                  | С            | PL9D             | 7         |                  | С            |
| 19            | PL7A             | 3    |                  | Т            | PL10A            | 6    |                  | T*           | PL13A            | 6         |                  | T*           |
| 20            | PL7B             | 3    |                  | С            | PL10B            | 6    |                  | C*           | PL13B            | 6         |                  | C*           |
| 21            | VCC              | -    |                  |              | VCC              | -    |                  |              | VCC              | -         |                  |              |
| 22            | PL8A             | 3    |                  | Т            | PL11A            | 6    |                  | T*           | PL13D            | 6         |                  |              |
| 23            | PL8B             | 3    |                  | С            | PL11B            | 6    |                  | C*           | PL14D            | 6         |                  | С            |
| 24            | PL8C             | 3    | TSALL            |              | PL11C            | 6    | TSALL            |              | PL14C            | 6         | TSALL            | Т            |
| 25            | PL9C             | 3    |                  | Т            | PL12B            | 6    |                  |              | PL15B            | 6         |                  |              |
| 26            | VCCIO3           | 3    |                  |              | VCCIO6           | 6    |                  |              | VCCIO6           | 6         |                  |              |
| 27            | GNDIO3           | 3    |                  |              | GNDIO6           | 6    |                  |              | GNDIO6           | 6         |                  |              |
| 28            | PL9D             | 3    |                  | С            | PL13D            | 6    |                  |              | PL16D            | 6         |                  |              |
| 29            | PL10A            | 3    |                  | Т            | PL14A            | 6    | LLM0_PLLT_FB_A   | T*           | PL17A            | 6         | LLM0_PLLT_FB_A   | T*           |
| 30            | PL10B            | 3    |                  | С            | PL14B            | 6    | LLM0_PLLC_FB_A   | C*           | PL17B            | 6         | LLM0_PLLC_FB_A   | C*           |
| 31            | PL10C            | 3    |                  | т            | PL14C            | 6    |                  | т            | PL17C            | 6         |                  | Т            |
| 32            | PL11A            | 3    |                  | т            | PL14D            | 6    |                  | С            | PL17D            | 6         |                  | С            |
| 33            | PL10D            | 3    |                  | С            | PL15A            | 6    | LLM0_PLLT_IN_A   | T*           | PL18A            | 6         | LLM0_PLLT_IN_A   | T*           |
| 34            | PL11C            | 3    |                  | т            | PL15B            | 6    | LLM0_PLLC_IN_A   | C*           | PL18B            | 6         | LLM0_PLLC_IN_A   | C*           |
| 35            | PL11B            | 3    |                  | С            | PL16A            | 6    |                  | т            | PL19A            | 6         |                  | Т            |
| 36            | PL11D            | 3    |                  | С            | PL16B            | 6    |                  | С            | PL19B            | 6         |                  | С            |
| 37            | GNDIO2           | 2    |                  |              | GNDIO5           | 5    |                  |              | GNDIO5           | 5         |                  |              |
| 38            | VCCIO2           | 2    |                  |              | VCCI05           | 5    |                  |              | VCCIO5           | 5         |                  |              |
| 39            | TMS              | 2    | TMS              |              | TMS              | 5    | TMS              |              | TMS              | 5         | TMS              |              |
| 40            | PB2C             | 2    |                  |              | PB2C             | 5    | -                | т            | PB2A             | 5         | -                | т            |
| 41            | PB3A             | 2    |                  | Т            | PB2D             | 5    |                  | C            | PB2B             | 5         |                  | C            |
| 42            | ТСК              | 2    | тск              |              | ТСК              | 5    | тск              | -            | ТСК              | 5         | ТСК              | -            |
| 43            | PB3B             | 2    |                  | C            | PB3A             | 5    |                  | т            | PB3A             | 5         |                  | т            |
| 44            | PB3C             | 2    |                  | т            | PB3B             | 5    |                  | ,<br>C       | PB3B             | 5         |                  | C .          |
| 45            | PB3D             | 2    |                  | C            | PB4A             | 5    |                  | T            | PB4A             | 5         |                  | т            |
| 46            | PR4A             | 2    |                  | т            | PB4R             | 5    |                  | Ċ            | PB4R             | 5         |                  | C .          |
| 47            | TDO              | 2    | TDO              |              | TDO              | 5    | ΤΡΟ              | ~            |                  | 5         | ΤΡΟ              |              |
| 48            | PR/R             | 2    | 100              | C            | PR4D             | 5    |                  |              | PR4D             | 5         |                  |              |
| 40            | PB4C             | 2    |                  | т            | PR54             | 5    |                  | т            | PR5A             | 5         |                  | т            |
| 49<br>50      |                  | 2    |                  |              | PRER             | 5    |                  |              | PRER             | 5         |                  | ,<br>C       |
| 50            | 1040             | 2    |                  | U U          | 1 000            | 5    |                  | U U          | 1 000            | 5         |                  | Ŭ            |



# LCMXO640, LCMXO1200 and LCMXO2280 Logic Signal Connections: 144 TQFP (Cont.)

|               |                  | L    | CMXO640          |              | LCMXO1200        |      |                  | LCMXO2280    |                  |        |                  |              |
|---------------|------------------|------|------------------|--------------|------------------|------|------------------|--------------|------------------|--------|------------------|--------------|
| Pin<br>Number | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball<br>Function | Bank | Dual<br>Function | Differential | Ball<br>Function | Bank   | Dual<br>Function | Differential |
| 101           | PR3D             | 1    |                  | С            | PR4B             | 2    |                  | C*           | PR5B             | 2      |                  | C*           |
| 102           | PR3C             | 1    |                  | Т            | PR4A             | 2    |                  | T*           | PR5A             | 2      |                  | T*           |
| 103           | PR3B             | 1    |                  | С            | PR3D             | 2    |                  | С            | PR4D             | 2      |                  | С            |
| 104           | PR2D             | 1    |                  | С            | PR3C             | 2    |                  | Т            | PR4C             | 2      |                  | Т            |
| 105           | PR3A             | 1    |                  | Т            | PR3B             | 2    |                  | C*           | PR4B             | 2      |                  | C*           |
| 106           | PR2B             | 1    |                  | С            | PR3A             | 2    |                  | T*           | PR4A             | 2      |                  | T*           |
| 107           | PR2C             | 1    |                  | Т            | PR2B             | 2    |                  | С            | PR3B             | 2      |                  | C*           |
| 108           | PR2A             | 1    |                  | Т            | PR2A             | 2    |                  | Т            | PR3A             | 2      |                  | T*           |
| 109           | PT9F             | 0    |                  | С            | PT11D            | 1    |                  | С            | PT16D            | 1      |                  | С            |
| 110           | PT9D             | 0    |                  | С            | PT11C            | 1    |                  | Т            | PT16C            | 1      |                  | Т            |
| 111           | PT9E             | 0    |                  | Т            | PT11B            | 1    |                  | С            | PT16B            | 1      |                  | С            |
| 112           | PT9B             | 0    |                  | С            | PT11A            | 1    |                  | Т            | PT16A            | 1      |                  | Т            |
| 113           | PT9C             | 0    |                  | Т            | PT10F            | 1    |                  | С            | PT15D            | 1      |                  | С            |
| 114           | PT9A             | 0    |                  | Т            | PT10E            | 1    |                  | Т            | PT15C            | 1      |                  | Т            |
| 115           | PT8C             | 0    |                  |              | PT10D            | 1    |                  | С            | PT14B            | 1      |                  | С            |
| 116           | PT8B             | 0    |                  | С            | PT10C            | 1    |                  | Т            | PT14A            | 1      |                  | Т            |
| 117           | VCCIO0           | 0    |                  |              | VCCIO1           | 1    |                  |              | VCCIO1           | 1      |                  |              |
| 118           | GNDIO0           | 0    |                  |              | GNDIO1           | 1    |                  |              | GNDIO1           | 1      |                  |              |
| 119           | PT8A             | 0    |                  | Т            | PT9F             | 1    |                  | С            | PT12F            | 1      |                  | С            |
| 120           | PT7E             | 0    |                  |              | PT9E             | 1    |                  | Т            | PT12E            | 1      |                  | Т            |
| 121           | PT7C             | 0    |                  |              | PT9B             | 1    |                  | С            | PT12D            | 1      |                  | С            |
| 122           | PT7A             | 0    |                  |              | PT9A             | 1    |                  | Т            | PT12C            | 1      |                  | Т            |
| 123           | GND              | -    |                  |              | GND              | -    |                  |              | GND              | -      |                  |              |
| 124           | PT6B             | 0    | PCLK0_1***       | С            | PT7D             | 1    | PCLK1_1***       |              | PT10B            | 1      | PCLK1_1***       |              |
| 125           | PT6A             | 0    |                  | Т            | PT7B             | 1    |                  | С            | PT9D             | 1      |                  | С            |
| 126           | PT5C             | 0    |                  |              | PT7A             | 1    |                  | Т            | PT9C             | 1      |                  | Т            |
| 127           | PT5B             | 0    | PCLK0_0***       |              | PT6F             | 0    | PCLK1_0***       |              | PT9B             | 1      | PCLK1_0***       |              |
| 128           | VCCAUX           | -    |                  |              | VCCAUX           | -    |                  |              | VCCAUX           | -      |                  |              |
| 129           | VCC              | -    |                  |              | VCC              | -    |                  |              | VCC              | -      |                  |              |
| 130           | PT4D             | 0    |                  |              | PT5D             | 0    |                  | C            | PT7B             | 0      |                  | C            |
| 131           | PT4B             | 0    |                  | C            | PT5C             | 0    |                  | T            | P17A             | 0      |                  | T            |
| 132           | PI4A             | 0    |                  | 1            | PI5B             | 0    |                  | C            | PT6D             | 0      |                  |              |
| 133           | PT3F             | 0    |                  |              | P15A             | 0    |                  | T            | PI6E             | 0      |                  | 1            |
| 134           | PI3D             | 0    |                  |              | PI4B             | 0    |                  |              | P16F             | 0      |                  | C            |
| 135           | VCCIOO           | 0    |                  |              | VCCIOO           | 0    |                  |              | VCCIOO           | 0      |                  |              |
| 136           | GNDIOO           | 0    |                  |              | GNDIOO           | 0    |                  |              | GNDIO0           | 0      |                  | -            |
| 137           | PT3B             | 0    |                  | U<br>C       | PT3D             | 0    |                  |              | P14B             | U      |                  |              |
| 138           | PT2F             | 0    |                  | U<br>-       | PI3C             | 0    |                  |              | P14A             | U      |                  |              |
| 139           | PT3A             | 0    |                  | T C          | PT3B             | 0    |                  | C<br>T       | PT3B             | U<br>C |                  |              |
| 140           | PT2D             | 0    |                  | С<br>-       | PT3A             | 0    |                  | T            | PT3A             | U<br>C |                  |              |
| 141           | P12E             | 0    |                  | T C          | PT2D             | 0    |                  | С<br>-       | P12D             | U<br>C |                  | С<br>-       |
| 142           | PT2B             | 0    |                  | C<br>T       | PT2C             | 0    |                  | T            | P12C             | U<br>C |                  | 1            |
| 143           | P12C             | U    |                  |              | P12B             | U    |                  | U<br>T       | P12B             | U      |                  |              |
| 144           | PT2A             | 0    |                  | Г            | PT2A             | 0    |                  | Т            | PT2A             | 0      |                  | I T          |

\*Supports true LVDS outputs.

\*\*NC for "E" devices.

\*\*\*Primary clock inputs arer single-ended.



## LCMXO2280 Logic Signal Connections: 324 ftBGA (Cont.)

| LCMXO2280   |               |      |               |              |  |  |  |  |
|-------------|---------------|------|---------------|--------------|--|--|--|--|
| Ball Number | Ball Function | Bank | Dual Function | Differential |  |  |  |  |
| F16         | GND           | -    |               |              |  |  |  |  |
| H10         | GND           | -    |               |              |  |  |  |  |
| H11         | GND           | -    |               |              |  |  |  |  |
| H8          | GND           | -    |               |              |  |  |  |  |
| H9          | GND           | -    |               |              |  |  |  |  |
| J10         | GND           | -    |               |              |  |  |  |  |
| J11         | GND           | -    |               |              |  |  |  |  |
| J4          | GND           | -    |               |              |  |  |  |  |
| J8          | GND           | -    |               |              |  |  |  |  |
| J9          | GND           | -    |               |              |  |  |  |  |
| K10         | GND           | -    |               |              |  |  |  |  |
| K11         | GND           | -    |               |              |  |  |  |  |
| K17         | GND           | -    |               |              |  |  |  |  |
| K8          | GND           | -    |               |              |  |  |  |  |
| K9          | GND           | -    |               |              |  |  |  |  |
| L10         | GND           | -    |               |              |  |  |  |  |
| L11         | GND           | -    |               |              |  |  |  |  |
| L8          | GND           | -    |               |              |  |  |  |  |
| L9          | GND           | -    |               |              |  |  |  |  |
| N2          | GND           | -    |               |              |  |  |  |  |
| P14         | GND           | -    |               |              |  |  |  |  |
| P5          | GND           | -    |               |              |  |  |  |  |
| R7          | GND           | -    |               |              |  |  |  |  |
| F14         | VCC           | -    |               |              |  |  |  |  |
| G11         | VCC           | -    |               |              |  |  |  |  |
| G9          | VCC           | -    |               |              |  |  |  |  |
| H7          | VCC           | -    |               |              |  |  |  |  |
| L7          | VCC           | -    |               |              |  |  |  |  |
| M9          | VCC           | -    |               |              |  |  |  |  |
| H6          | VCCIO7        | 7    |               |              |  |  |  |  |
| J7          | VCCIO7        | 7    |               |              |  |  |  |  |
| M7          | VCCIO6        | 6    |               |              |  |  |  |  |
| K7          | VCCIO6        | 6    |               |              |  |  |  |  |
| M8          | VCCIO5        | 5    |               |              |  |  |  |  |
| R9          | VCCIO5        | 5    |               |              |  |  |  |  |
| M12         | VCCIO4        | 4    |               |              |  |  |  |  |
| M11         | VCCIO4        | 4    |               |              |  |  |  |  |
| L12         | VCCIO3        | 3    |               |              |  |  |  |  |
| K12         | VCCIO3        | 3    |               |              |  |  |  |  |
| J12         | VCCIO2        | 2    |               |              |  |  |  |  |
| H12         | VCCIO2        | 2    |               |              |  |  |  |  |
| G12         | VCCIO1        | 1    |               |              |  |  |  |  |
| G10         | VCCIO1        | 1    |               |              |  |  |  |  |
|             |               |      |               |              |  |  |  |  |



## LCMXO2280 Logic Signal Connections: 324 ftBGA (Cont.)

| LCMXO2280   |               |      |               |              |  |  |  |  |  |
|-------------|---------------|------|---------------|--------------|--|--|--|--|--|
| Ball Number | Ball Function | Bank | Dual Function | Differential |  |  |  |  |  |
| G8          | VCCIO0        | 0    |               |              |  |  |  |  |  |
| G7          | VCCIO0        | 0    |               |              |  |  |  |  |  |

\* Supports true LVDS outputs.

\*\* NC for "E" devices.

\*\*\* Primary clock inputs are single-ended.



| Part Number        | LUTs   | Supply Voltage | I/Os | Grade | Package | Pins | Temp. |
|--------------------|--------|----------------|------|-------|---------|------|-------|
| LCMXO2280C-3T100C  | 2280   | 1.8V/2.5V/3.3V | 73   | -3    | TQFP    | 100  | COM   |
| LCMXO2280C-4T100C  | 2280   | 1.8V/2.5V/3.3V | 73   | -4    | TQFP    | 100  | COM   |
| LCMXO2280C-5T100C  | 2280   | 1.8V/2.5V/3.3V | 73   | -5    | TQFP    | 100  | COM   |
| LCMXO2280C-3T144C  | 2280   | 1.8V/2.5V/3.3V | 113  | -3    | TQFP    | 144  | COM   |
| LCMXO2280C-4T144C  | 2280   | 1.8V/2.5V/3.3V | 113  | -4    | TQFP    | 144  | COM   |
| LCMXO2280C-5T144C  | 2280   | 1.8V/2.5V/3.3V | 113  | -5    | TQFP    | 144  | COM   |
| LCMXO2280C-3M132C  | 2280   | 1.8V/2.5V/3.3V | 101  | -3    | csBGA   | 132  | COM   |
| LCMXO2280C-4M132C  | 2280   | 1.8V/2.5V/3.3V | 101  | -4    | csBGA   | 132  | COM   |
| LCMXO2280C-5M132C  | 2280   | 1.8V/2.5V/3.3V | 101  | -5    | csBGA   | 132  | COM   |
| LCMXO2280C-3B256C  | 2280   | 1.8V/2.5V/3.3V | 211  | -3    | caBGA   | 256  | COM   |
| LCMXO2280C-4B256C  | 2280   | 1.8V/2.5V/3.3V | 211  | -4    | caBGA   | 256  | COM   |
| LCMXO2280C-5B256C  | 2280   | 1.8V/2.5V/3.3V | 211  | -5    | caBGA   | 256  | COM   |
| LCMXO2280C-3FT256C | 2280   | 1.8V/2.5V/3.3V | 211  | -3    | ftBGA   | 256  | COM   |
| LCMXO2280C-4FT256C | 2280   | 1.8V/2.5V/3.3V | 211  | -4    | ftBGA   | 256  | COM   |
| LCMXO2280C-5FT256C | 2280   | 1.8V/2.5V/3.3V | 211  | -5    | ftBGA   | 256  | COM   |
| LCMXO2280C-3FT324C | 2280   | 1.8V/2.5V/3.3V | 271  | -3    | ftBGA   | 324  | COM   |
| LCMXO2280C-4FT324C | 2280   | 1.8V/2.5V/3.3V | 271  | -4    | ftBGA   | 324  | COM   |
| LCMXO2280C-5FT324C | 2280   | 1.8V/2.5V/3.3V | 271  | -5    | ftBGA   | 324  | COM   |
| Part Number        | LUTs   | Supply Voltage | I/Os | Grade | Package | Pins | Temp. |
| LCMXO256E-3T100C   | 256    | 1.2V           | 78   | -3    | TQFP    | 100  | СОМ   |
| LCMXO256E-4T100C   | 256    | 1.2V           | 78   | -4    | TQFP    | 100  | СОМ   |
| LCMXO256E-5T100C   | 256    | 1.2V           | 78   | -5    | TQFP    | 100  | COM   |
| LCMXO256E-3M100C   | 256    | 1.2V           | 78   | -3    | csBGA   | 100  | COM   |
| LCMXO256E-4M100C   | 256    | 1.2V           | 78   | -4    | csBGA   | 100  | COM   |
| LCMXO256E-5M100C   | 256    | 1.2V           | 78   | -5    | csBGA   | 100  | COM   |
| Part Number        | l IITe | Supply Voltage | I/Os | Grade | Package | Pins | Temn  |
| LCMXO640F-3T100C   | 640    | 1.2V           | 74   | -3    | TQFP    | 100  | СОМ   |
| LCMXO640E-4T100C   | 640    | 1.2V           | 74   | -4    | TQFP    | 100  | СОМ   |
| LCMXO640E-5T100C   | 640    | 1.2V           | 74   | -5    | TQFP    | 100  | СОМ   |
| LCMXO640E-3M100C   | 640    | 1.2V           | 74   | -3    | csBGA   | 100  | СОМ   |
| LCMXO640E-4M100C   | 640    | 1.2V           | 74   | -4    | csBGA   | 100  | СОМ   |
| LCMXO640E-5M100C   | 640    | 1.2V           | 74   | -5    | csBGA   | 100  | СОМ   |
| LCMXO640E-3T144C   | 640    | 1.2V           | 113  | -3    | TQFP    | 144  | СОМ   |
| LCMXO640E-4T144C   | 640    | 1.2V           | 113  | -4    | TQFP    | 144  | СОМ   |
| LCMXO640E-5T144C   | 640    | 1.2V           | 113  | -5    | TQFP    | 144  | СОМ   |
| LCMXO640E-3M132C   | 640    | 1.2V           | 101  | -3    | csBGA   | 132  | СОМ   |
| LCMXO640E-4M132C   | 640    | 1.2V           | 101  | -4    | csBGA   | 132  | СОМ   |
| LCMXO640E-5M132C   | 640    | 1.2V           | 101  | -5    | csBGA   | 132  | СОМ   |
| LCMXO640E-3B256C   | 640    | 1.2V           | 159  | -3    | caBGA   | 256  | СОМ   |
| LCMXO640E-4B256C   | 640    | 1.2V           | 159  | -4    | caBGA   | 256  | СОМ   |
| LCMXO640E-5B256C   | 640    | 1.2V           | 159  | -5    | caBGA   | 256  | COM   |
| LCMXO640E-3FT256C  | 640    | 1.2V           | 159  | -3    | ftBGA   | 256  | COM   |
| LCMXO640E-4FT256C  | 640    | 1.2V           | 159  | -4    | ftBGA   | 256  | COM   |
| LCMXO640E-5FT256C  | 640    | 1.2V           | 159  | -5    | ftBGA   | 256  | COM   |



| Date                  | Version         | Section                             | Change Summary                                                                                            |
|-----------------------|-----------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------|
| April 2006<br>(cont.) | 02.0<br>(cont.) | Architecture<br>(cont.)             | "Top View of the MachXO1200 Device" figure updated.                                                       |
|                       |                 |                                     | "Top View of the MachXO640 Device" figure updated.                                                        |
|                       |                 |                                     | "Top View of the MachXO256 Device" figure updated.                                                        |
|                       |                 |                                     | "Slice Diagram" figure updated.                                                                           |
|                       |                 |                                     | Slice Signal Descriptions table updated.                                                                  |
|                       |                 |                                     | Routing section updated.                                                                                  |
|                       |                 |                                     | sysCLOCK Phase Lockecd Loops (PLLs) section updated.                                                      |
|                       |                 |                                     | PLL Diagram updated.                                                                                      |
|                       |                 |                                     | PLL Signal Descriptions table updated.                                                                    |
|                       |                 |                                     | sysMEM Memory section has been updated.                                                                   |
|                       |                 |                                     | PIO Groups section has been updated.                                                                      |
|                       |                 |                                     | PIO section has been updated.                                                                             |
|                       |                 |                                     | MachXO PIO Block Diagram updated.                                                                         |
|                       |                 |                                     | Supported Input Standards table updated.                                                                  |
|                       |                 |                                     | MachXO Configuration and Programming diagram updated.                                                     |
|                       |                 | DC and Switching<br>Characteristics | Recommended Operating Conditions table - footnotes updated.                                               |
|                       |                 |                                     | MachXO256 and MachXO640 Hot Socketing Specifications - footnotes updated.                                 |
|                       |                 |                                     | Added MachXO1200 and MachXO2280 Hot Socketing Specifications table.                                       |
|                       |                 |                                     | DC Electrical Characteristics, footnotes have been updated.                                               |
|                       |                 |                                     | Supply Current (Sleep Mode) table has been updated, removed "4W" references. Footnotes have been updated. |
|                       |                 |                                     | Supply Current (Standby) table and associated footnotes updated.                                          |
|                       |                 |                                     | Intialization Supply Current table and footnotes updated.                                                 |
|                       |                 |                                     | Programming and Erase Flash Supply Current table and associated footnotes have been updatd.               |
|                       |                 |                                     | Register-to-Register Performance table updated (rev. A 0.19).                                             |
|                       |                 |                                     | MachXO External Switching Characteristics updated (rev. A 0.19).                                          |
|                       |                 |                                     | MachXO Internal Timing Parameters updated (rev. A 0.19).                                                  |
|                       |                 |                                     | MachXO Family Timing Adders updated (rev. A 0.19).                                                        |
|                       |                 |                                     | sysCLOCK Timing updated (rev. A 0.19).                                                                    |
|                       |                 |                                     | MachXO "C" Sleep Mode Timing updated (A 0.19).                                                            |
|                       |                 |                                     | JTAG Port Timing Specification updated (rev. A 0.19).                                                     |
|                       |                 |                                     | Test Fixture Required Components table updated.                                                           |
|                       |                 | Pinout Information                  | Signal Descriptions have been updated.                                                                    |
|                       |                 |                                     | Pin Information Summary has been updated. Footnote has been added.                                        |
|                       |                 |                                     | Power Supply and NC Connection table has been updated.                                                    |
|                       |                 |                                     | Logic Signal Connections have been updated (PCLKTx_x> PCLKx_x)                                            |
|                       |                 | Ordering Information                | Removed "4W" references.                                                                                  |
|                       |                 |                                     | Added 256-ftBGA Ordering Part Numbers for MachXO640.                                                      |
| May 2006              | 02.1            | Pinout Information                  | Removed [LOC][0]_PLL_RST from Signal Description table.                                                   |
|                       |                 |                                     | PCLK footnote has been added to all appropriate pins.                                                     |
| August 2006           | 02.2            | Multiple                            | Removed 256 fpBGA information for MachXO640.                                                              |