Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |---------------------------|------------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | dsPIC | | Core Size | 16-Bit | | ipeed | 40 MIPs | | onnectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | eripherals | AC'97, Brown-out Detect/Reset, DMA, I2S, POR, PWM, WDT | | lumber of I/O | 53 | | rogram Memory Size | 128KB (128K x 8) | | rogram Memory Type | FLASH | | EPROM Size | - | | AM Size | 16K x 8 | | oltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | ata Converters | A/D 18x10b/12b | | Scillator Type | Internal | | perating Temperature | -40°C ~ 85°C (TA) | | Nounting Type | Surface Mount | | ackage / Case | 64-TQFP | | Supplier Device Package | 64-TQFP (10x10) | | urchase URL | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj128gp306at-i-pt | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **Table of Contents** | dsPl | C33F Product Families | 2 | |-------|--------------------------------------------------------------------------------------------------|-----| | 1.0 | Device Overview | 19 | | 2.0 | Guidelines for Getting Started with 16-Bit Digital Signal Controllers | 23 | | 3.0 | CPU | 27 | | 4.0 | Memory Organization | 39 | | 5.0 | Flash Program Memory | 77 | | 6.0 | Reset | 83 | | 7.0 | Interrupt Controller | 89 | | 8.0 | Direct Memory Access (DMA) | 135 | | 9.0 | Oscillator Configuration | 145 | | 10.0 | Power-Saving Features | 155 | | 11.0 | I/O Ports | 163 | | 12.0 | Timer1 | 167 | | 13.0 | Timer2/3, Timer4/5, Timer6/7 and Timer8/9 | 169 | | 14.0 | Input Capture | 175 | | | Output Compare | | | 16.0 | Serial Peripheral Interface (SPI) | | | 17.0 | Inter-Integrated Circuit™ (I <sup>2</sup> C™) | | | 18.0 | Universal Asynchronous Receiver Transmitter (UART) | 195 | | 19.0 | Enhanced CAN (ECAN™) Module | | | 20.0 | Data Converter Interface (DCI) Module | 229 | | | 10-Bit/12-Bit Analog-to-Digital Converter (ADC) | | | 22.0 | Special Features | 251 | | 23.0 | Instruction Set Summary | 259 | | 24.0 | Development Support | 267 | | 25.0 | Electrical Characteristics | 271 | | 26.0 | High Temperature Electrical Characteristics | 321 | | | DC and AC Device Characteristics Graphs | | | | Packaging Information | | | Appe | ndix A: Migrating from dsPIC33FJXXXGPX06/X08/X10 Devices to dsPIC33FJXXXGPX06A/X08A/X10A Devices | 347 | | Appe | ndix B: Revision History | 348 | | Index | ( | 353 | | The I | Vicrochip Web Site | 357 | | | omer Change Notification Service | | | Custo | omer Support | 357 | | | er Response | 358 | | Drad | ust Identification Custom | 250 | ## FIGURE 2-1: RECOMMENDED MINIMUM CONNECTION Note 1: As an option, instead of a hard-wired connection, an inductor (L1) can be substituted between VDD and AVDD to improve ADC noise rejection. The inductor impedance should be less than $1\Omega$ and the inductor capacity greater than 10 mA. Whoro. $$f= rac{FCNV}{2}$$ (i.e., ADC conversion rate/2) $$f= rac{1}{(2\pi\sqrt{LC})}$$ $L=\left( rac{1}{(2\pi f\sqrt{C})} ight)^2$ #### 2.2.1 TANK CAPACITORS On boards with power traces running longer than six inches in length, it is suggested to use a tank capacitor for integrated circuits including DSCs to supply a local power source. The value of the tank capacitor should be determined based on the trace resistance that connects the power supply source to the device, and the maximum current drawn by the device in the application. In other words, select the tank capacitor so that it meets the acceptable voltage sag at the device. Typical values range from 4.7 $\mu F$ to 47 $\mu F$ . # 2.3 CPU Logic Filter Capacitor Connection (VCAP) A low-ESR (< 5 Ohms) capacitor is required on the VCAP pin, which is used to stabilize the voltage regulator output voltage. The VCAP pin must not be connected to VDD, and must have a capacitor between 4.7 $\mu$ F and 10 $\mu$ F, 16V connected to ground. The type can be ceramic or tantalum. Refer to **Section 25.0** "Electrical Characteristics" for additional information. The placement of this capacitor should be close to the VCAP. It is recommended that the trace length not exceed one-quarter inch (6 mm). Refer to **Section 22.2** "On-Chip Voltage Regulator" for details. #### 2.4 Master Clear (MCLR) Pin The $\overline{\text{MCLR}}$ pin provides for two specific device functions: - · Device Reset - · Device programming and debugging During device programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the $\overline{\text{MCLR}}$ pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R and C will need to be adjusted based on the application and PCB requirements. For example, as shown in Figure 2-2, it is recommended that the capacitor C, be isolated from the $\overline{\text{MCLR}}$ pin during programming and debugging operations. Place the components shown in Figure 2-2 within one-quarter inch (6 mm) from the $\overline{\text{MCLR}}$ pin. # FIGURE 2-2: EXAMPLE OF MCLR PIN CONNECTIONS - Note 1: $R \le 10 \text{ k}\Omega$ is recommended. A suggested starting value is $10 \text{ k}\Omega$ . Ensure that the MCLR pin VIH and VIL specifications are met. - 2: $R1 \le 470\Omega$ will limit any current flowing into $\overline{MCLR}$ from the external capacitor C, in the event of $\overline{MCLR}$ pin breakdown, due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). Ensure that the $\overline{MCLR}$ pin VIH and VIL specifications are met. **TABLE 4-6:** TIMER REGISTER MAP | Timer1 Register Timer1 Register Period Register Timer1 Register Timer2 Register Timer3 Timer4 Timer5 Timer6 Reg | THE REGIOTER WA | | | | | | | | | | | | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------|----------|-------|-------|--------|-------|---------------|----------------|-------------|-------------|----------|----------------------------------------------|---------|--------|--------|--------|------|---------| | Period Register 1 | 0 All Resets | Bit 0 | Bit 1 | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | Bit 7 | Bit 8 | Bit 9 | Bit 10 | Bit 11 | Bit 12 | Bit 13 | Bit 14 | Bit 15 | | | | TICON 0104 TON - TSIDL - - - - - TGATE TCKPS<1:0> TSYNC TCS TIME? | 0000 | <u> </u> | <u> </u> | | | | | | Register | Timer1 | | <u>:</u> | <u>: </u> | | | | | 0100 | TMR1 | | Timer2 | FFFF | | | | | | | | Register 1 | Period F | | | | | | | | 0102 | PR1 | | TMR3HLD 0108 Timer3 Holding Register (for 32-bit timer operations only) TMR3 010A Timer3 Register PR2 010C Period Register 2 PR3 010E Period Register 3 T2CON 0110 TON TSIDL — — — TCS — — TCS — — TCS — — — TCS — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | 0000 | _ | TCS | TSYNC | _ | S<1:0> | TCKPS | TGATE | _ | _ | _ | _ | _ | _ | TSIDL | _ | TON | 0104 | T1CON | | Timer3 | 0000 | Timer2 Register 00 | | | | | | | | | | | 0106 | TMR2 | | | | | | | PR2 010C Period Register 2 PR3 010E Period Register 3 T2CON 0110 TON — TSIDL — — — — TGATE TCKPS<1:0> — — TCS — T3CON 0112 TON — TSIDL — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | xxxx | Timer3 Holding Register (for 32-bit timer operations only) xx | | | | | | | | | | | 0108 | TMR3HLD | | | | | | | Period Register 3 TCON 0110 TON — TSIDL — — — — — — TGATE TCKPS<1.0> T32 — TCS — TGON 0112 TON — TSIDL — — — — — — TGATE TCKPS<1.0> — TCS — TCS — TGON TIME TOKE | 0000 | | | | | | | | Register | Timer3 | | | | | | | | 010A | TMR3 | | T2CON | FFFF | | | | | | | | Register 2 | Period F | | | | | | | | 010C | PR2 | | Tacon 1112 Ton | FFFF | | | | | | | | Register 3 | Period F | | | | | | | | 010E | PR3 | | Timer4 | 0000 | _ | TCS | _ | T32 | S<1:0> | TCKPS | TGATE | _ | I | _ | _ | _ | _ | TSIDL | _ | TON | 0110 | T2CON | | TMR5HLD 0116 | 0000 | _ | TCS | _ | - | S<1:0> | TCKPS | TGATE | _ | I | _ | _ | _ | _ | TSIDL | _ | TON | 0112 | T3CON | | TIMR5 0118 | 0000 | | | | | | | | Register | Timer4 | | | | | | | | 0114 | TMR4 | | PR4 011A | xxxx | | | | | | /) | erations only | (for 32-bit op | ng Register | Timer5 Hold | | | | | | | 0116 | TMR5HLD | | PR5 011C Period Register 5 T4CON 011E TON — TSIDL — — — — — TGATE TCKPS<1:0> — — TCS — T5CON 0120 TON — TSIDL — — — — — TCS — — — TCS — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | 0000 | | | | | | | | Register | Timer5 | | | | | | | | 0118 | TMR5 | | T4CON 011E TON — TSIDL — — — — — TGATE TCKPS<1:0> T32 — TCS — T5CON 0120 TON — TSIDL — — — — TCS — — — TCS — — — TCS — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — <t< td=""><td>FFFF</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>Register 4</td><td>Period F</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td>011A</td><td>PR4</td></t<> | FFFF | | | | | | | | Register 4 | Period F | | | | | | | | 011A | PR4 | | T5CON 0120 TON — TSIDL — — — — TCS — — — — TCS — — — TCS — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — | FFFF | | | | | | | | Register 5 | Period F | | | | | | | | 011C | PR5 | | TMR6 0122 Timer6 Register TMR7HLD 0124 Timer7 Holding Register (for 32-bit operations only) TMR7 0126 Timer7 Register PR6 0128 Period Register 6 PR7 012A Period Register 7 T6CON 012C TON — TSIDL — — — — TGATE TCKPS<1:0> — — TCS — T7CON 012E TON — TSIDL — — — — TGATE TCKPS<1:0> — — TCS — | 0000 | _ | TCS | _ | T32 | S<1:0> | TCKPS | TGATE | _ | | _ | _ | _ | _ | TSIDL | _ | TON | 011E | T4CON | | TMR7HLD 0124 Timer7 Holding Register (for 32-bit operations only) TMR7 0126 Timer7 Register PR6 0128 Period Register 6 PR7 012A Period Register 7 T6CON 012C TON TSIDL — — — TGATE TCKPS<1:0> — TCS — T7CON 012E TON — TSIDL — — — — TGATE TCKPS<1:0> — — TCS — | 0000 | _ | TCS | _ | | S<1:0> | TCKPS | TGATE | _ | | _ | _ | _ | _ | TSIDL | _ | TON | 0120 | T5CON | | TMR7 0126 Timer7 Register PR6 0128 Period Register 6 PR7 012A Period Register 7 T6CON 012C TON — TSIDL — — — — TGATE TCKPS<1:0> — TCS — T7CON 012E TON — TSIDL — — — — TGATE TCKPS<1:0> — — TCS — | 0000 | | | | | | | | Register | Timer6 | | | | | | | | 0122 | TMR6 | | PR6 0128 Period Register 6 PR7 012A Period Register 7 T6CON 012C TON — TSIDL — — — — TGATE TCKPS<1:0> — TCS — T7CON 012E TON — TSIDL — — — — TGATE TCKPS<1:0> — — TCS — | xxxx | | | | | | /) | erations only | (for 32-bit op | ng Register | Timer7 Hold | | | | | | | 0124 | TMR7HLD | | PR7 012A Period Register 7 T6CON 012C TON — TSIDL — — — — TGATE TCKPS<1:0> T32 — TCS — T7CON 012E TON — TSIDL — — — — TGATE TCKPS<1:0> — — TCS — | 0000 | | | | | | | | Register | Timer7 | | | | | | | | 0126 | TMR7 | | T6CON 012C TON — TSIDL — — — — — TGATE TCKPS<1:0> T32 — TCS — T7CON 012E TON — TSIDL — — — — TGATE TCKPS<1:0> — — TCS — | FFFF | | | | | | | | Register 6 | Period F | | | | | | | | 0128 | PR6 | | T7CON 012E TON — TSIDL — — — — — TGATE TCKPS<1:0> — — TCS - | FFFF | | | | | | | | Register 7 | Period F | | | | | | | | 012A | PR7 | | | 0000 | _ | TCS | _ | T32 | S<1:0> | TCKPS | TGATE | _ | _ | _ | _ | _ | _ | TSIDL | _ | TON | 012C | T6CON | | TMR8 0130 Timer8 Register | 0000 | _ | TCS | _ | _ | S<1:0> | TCKPS | TGATE | _ | _ | _ | _ | _ | _ | TSIDL | _ | TON | 012E | T7CON | | Title 1000 | 0000 | | | | | | | | Register | Timer8 | | | | | | | | 0130 | TMR8 | | TMR9HLD 0132 Timer9 Holding Register (for 32-bit operations only) | xxxx | | | | | | | | | | | 0132 | TMR9HLD | | | | | | | | TMR9 0134 Timer9 Register | | | | | | | | | | | 0134 | TMR9 | | | | | | | | | PR8 0136 Period Register 8 | FFFF | | | | | | | | | | | | 0136 | PR8 | | | | | | | PR9 0138 Period Register 9 | FFFF | | | | | | | | | | | 0138 | PR9 | | | | | | | | T8CON 013A TON — TSIDL — — — — — TGATE TCKPS<1:0> T32 — TCS - | ON — TSIDL — — — — — TGATE TCKPS<1:0> T32 — TCS — 0000 | | | | | | | | | TON | 013A | T8CON | | | | | | | | | T9CON 013C TON — TSIDL — — — — — TGATE TCKPS<1:0> — — TCS - | 0000 | _ | TCS | _ | _ | S<1:0> | TCKPS | TGATE | _ | _ | _ | _ | _ | _ | TSIDL | _ | TON | 013C | T9CON | x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. | TABLE 4-8: | OUTPUT | COMPARE | <b>REGISTER MAP</b> | |------------|--------|---------|---------------------| | | | | | | SFR Name | SFR<br>Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |----------|-------------|--------|-------------------------------------|--------------------------------|--------|--------|--------|-------|------------|-------------|--------------|-------|-------|--------|-------|----------|-------|---------------| | OC1RS | 0180 | | | | | | | Out | put Compar | e 1 Seconda | ary Register | | | | | | | xxxx | | OC1R | 0182 | | | | | | | | Output Co | mpare 1 Re | egister | | | | | | | xxxx | | OC1CON | 0184 | _ | _ | OCSIDL | _ | _ | _ | _ | _ | _ | _ | _ | OCFLT | OCTSEL | | OCM<2:0> | | 0000 | | OC2RS | 0186 | | Output Compare 2 Secondary Register | | | | | | | | | xxxx | | | | | | | | OC2R | 0188 | | | | | | | | Output Co | mpare 2 Re | egister | | | | | | | xxxx | | OC2CON | 018A | _ | _ | _ OCSIDL OCFLT OCTSEL OCM<2:0> | | | | | | | | | 0000 | | | | | | | OC3RS | 018C | | Output Compare 3 Secondary Register | | | | | | | | xxxx | | | | | | | | | OC3R | 018E | | Output Compare 3 Register | | | | | | | xxxx | | | | | | | | | | OC3CON | 0190 | _ | _ | OCSIDL | - | _ | _ | _ | | ı | - | 1 | OCFLT | OCTSEL | | OCM<2:0> | | 0000 | | OC4RS | 0192 | | Output Compare 4 Secondary Register | | | | | | | | xxxx | | | | | | | | | OC4R | 0194 | | | | | | | | Output Co | mpare 4 Re | egister | | | | | | | xxxx | | OC4CON | 0196 | _ | _ | OCSIDL | - | _ | _ | _ | | ı | - | 1 | OCFLT | OCTSEL | | OCM<2:0> | | 0000 | | OC5RS | 0198 | | | | | | | Out | put Compar | e 5 Seconda | ary Register | | | | | | | xxxx | | OC5R | 019A | | | | | | | | Output Co | mpare 5 Re | egister | | | | | | | xxxx | | OC5CON | 019C | _ | _ | OCSIDL | _ | _ | _ | _ | _ | _ | _ | _ | OCFLT | OCTSEL | | OCM<2:0> | | 0000 | | OC6RS | 019E | | | | | | | Out | put Compar | e 6 Seconda | ary Register | | | | | | | xxxx | | OC6R | 01A0 | | | | | | | | Output Co | mpare 6 Re | egister | | | | | | | xxxx | | OC6CON | 01A2 | _ | _ | OCSIDL | _ | _ | _ | _ | _ | _ | _ | _ | OCFLT | OCTSEL | | OCM<2:0> | | 0000 | | OC7RS | 01A4 | | | | | | | Out | put Compar | e 7 Seconda | ary Register | | | | | | | xxxx | | OC7R | 01A6 | | | | | | | | Output Co | mpare 7 Re | egister | | | | | | | xxxx | | OC7CON | 01A8 | _ | OCSIDL OCFLT OCTSEL OCM<2:0> | | | | | | | | 0000 | | | | | | | | | OC8RS | 01AA | | Output Compare 8 Secondary Register | | | | | | | | | | xxxx | | | | | | | OC8R | 01AC | | Output Compare 8 Register | | | | | | | | | xxxx | | | | | | | | OC8CON | 01AE | _ | _ | OCSIDL | _ | _ | _ | _ | _ | - | - | - | OCFLT | OCTSEL | | OCM<2:0> | | 0000 | Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. # 4.6.3 READING DATA FROM PROGRAM MEMORY USING PROGRAM SPACE VISIBILITY The upper 32 Kbytes of data space may optionally be mapped into any 16K word page of the program space. This option provides transparent access of stored constant data from the data space without the need to use special instructions (i.e., TBLRDL/H). Program space access through the data space occurs if the Most Significant bit of the data space EA is '1' and program space visibility is enabled by setting the PSV bit in the Core Control register (CORCON<2>). The location of the program memory space to be mapped into the data space is determined by the Program Space Visibility Page register (PSVPAG). This 8-bit register defines any one of 256 possible pages of 16K words in program space. In effect, PSVPAG functions as the upper 8 bits of the program memory address, with the 15 bits of the EA functioning as the lower bits. Note that by incrementing the PC by 2 for each program memory word, the lower 15 bits of data space addresses directly map to the lower 15 bits in the corresponding program space addresses. Data reads to this area add an additional cycle to the instruction being executed, since two program memory fetches are required. Although each data space address, 8000h and higher, maps directly into a corresponding program memory address (see Figure 4-11), only the lower 16 bits of the 24-bit program word are used to contain the data. The upper 8 bits of any program space location used as data should be programmed with '1111 1111' or '0000 0000' to force a NOP. This prevents possible issues should the area of code ever be accidentally executed. **Note:** PSV access is temporarily disabled during table reads/writes. For operations that use PSV and are executed outside a REPEAT loop, the MOV and MOV.D instructions require one instruction cycle in addition to the specified execution time. All other instructions require two instruction cycles in addition to the specified execution time For operations that use PSV, which are executed inside a REPEAT loop, there will be some instances that require two instruction cycles in addition to the specified execution time of the instruction: - · Execution in the first iteration - · Execution in the last iteration - Execution prior to exiting the loop due to an interrupt - Execution upon re-entering the loop after an interrupt is serviced Any other iteration of the REPEAT loop will allow the instruction accessing data, using PSV, to execute in a single cycle. FIGURE 4-11: PROGRAM SPACE VISIBILITY OPERATION #### REGISTER 7-17: IPC2: INTERRUPT PRIORITY CONTROL REGISTER 2 | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |--------|-------|-------------|-------|-----|-------|-------------|-------| | _ | | U1RXIP<2:0> | | _ | | SPI1IP<2:0> | | | bit 15 | | | | | | | bit 8 | | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |-------|-------|--------------|-------|-----|-------|-----------|-------| | _ | | SPI1EIP<2:0> | | _ | | T3IP<2:0> | | | bit 7 | • | | | • | • | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 **Unimplemented:** Read as '0' bit 14-12 U1RXIP<2:0>: UART1 Receiver Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 11 **Unimplemented:** Read as '0' bit 10-8 SPI1IP<2:0>: SPI1 Event Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 7 **Unimplemented:** Read as '0' bit 6-4 SPI1EIP<2:0>: SPI1 Error Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 3 **Unimplemented:** Read as '0' bit 2-0 T3IP<2:0>: Timer3 Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • . 001 = Interrupt is priority 1 000 = Interrupt source is disabled #### REGISTER 7-19: IPC4: INTERRUPT PRIORITY CONTROL REGISTER 4 | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | |--------|-------|-----------|-------|-----|-----|-----|-------| | _ | | CNIP<2:0> | | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |-------|-------|--------------|-------|-----|-------|--------------|-------| | _ | | MI2C1IP<2:0> | | _ | | SI2C1IP<2:0> | | | bit 7 | | | | • | • | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 Unimplemented: Read as '0' bit 14-12 CNIP<2:0>: Change Notification Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 11-7 Unimplemented: Read as '0' bit 6-4 MI2C1IP<2:0>: I2C1 Master Events Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 3 Unimplemented: Read as '0' bit 2-0 SI2C1IP<2:0>: I2C1 Slave Events Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) 001 = Interrupt is priority 1 000 = Interrupt source is disabled #### REGISTER 7-20: IPC5: INTERRUPT PRIORITY CONTROL REGISTER 5 | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |--------|-------|------------|-------|-----|-------|------------|-------| | _ | | IC8IP<2:0> | | _ | | IC7IP<2:0> | | | bit 15 | | | | | | | bit 8 | | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | R/W-1 | R/W-0 | R/W-0 | |-------|-------|------------|-------|-----|-------|-------------|-------| | _ | | AD2IP<2:0> | | _ | | INT1IP<2:0> | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 **Unimplemented:** Read as '0' bit 14-12 IC8IP<2:0>: Input Capture Channel 8 Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 11 **Unimplemented:** Read as '0' bit 10-8 IC7IP<2:0>: Input Capture Channel 7 Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) . . 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 7 **Unimplemented:** Read as '0' bit 6-4 AD2IP<2:0>: ADC2 Conversion Complete Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled bit 3 **Unimplemented:** Read as '0' bit 2-0 **INT1IP<2:0>:** External Interrupt 1 Priority bits 111 = Interrupt is priority 7 (highest priority interrupt) • • • 001 = Interrupt is priority 1 000 = Interrupt source is disabled #### 11.2 Open-Drain Configuration In addition to the PORT, LAT and TRIS registers for data control, some port pins can also be individually configured for either digital or open-drain output. This is controlled by the Open-Drain Control register, ODCx, associated with each port. Setting any of the bits configures the corresponding pin to act as an open-drain output. The open-drain feature allows the generation of outputs higher than VDD (e.g., 5V) on any desired 5V tolerant pins by using external pull-up resistors. The maximum open-drain voltage allowed is the same as the maximum VIH specification. See the "Pin Diagrams" section for the available pins and their functionality. #### 11.3 Configuring Analog Port Pins The use of the ADxPCFGH, ADxPCFGL and TRIS registers control the operation of the ADC port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bit set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) is converted. Clearing any bit in the ADxPCFGH or ADxPCFGL register configures the corresponding bit to be an analog pin. This is also the Reset state of any I/O pin that has an analog (ANx) function associated with it. Note: In devices with two ADC modules, if the corresponding PCFG bit in either AD1PCFGH(L) and AD2PCFGH(L) is cleared, the pin is configured as an analog input. When reading the PORT register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs will not convert an analog input. Analog levels on any pin that is defined as a digital input (including the ANx pins) can cause the input buffer to consume current that exceeds the device specifications. Note: The voltage on an analog input pin can be between -0.3V to (VDD + 0.3 V). #### 11.4 I/O Port Write/Read Timing One instruction cycle is required between a port direction change or port write operation and a read operation of the same port. Typically, this instruction would be a NOP. #### 11.5 Input Change Notification The input change notification function of the I/O ports allows the dsPIC33FJXXXGPX06A/X08A/X10A devices to generate interrupt requests to the processor in response to a change-of-state on selected input pins. This feature is capable of detecting input change-of-states even in Sleep mode, when the clocks are disabled. Depending on the device pin count, there are up to 24 external signals (CN0 through CN23) that can be selected (enabled) for generating an interrupt request on a change-of-state. There are four control registers associated with the CN module. The CNEN1 and CNEN2 registers contain the CN interrupt enable (CNxIE) control bits for each of the CN input pins. Setting any of these bits enables a CN interrupt for the corresponding pins. Each CN pin also has a weak pull-up connected to it. The pull-ups act as a current source that is connected to the pin and eliminate the need for external resistors when push button or keypad devices are connected. The pull-ups are enabled separately using the CNPU1 and CNPU2 registers, which contain the weak pull-up enable (CNxPUE) bits for each of the CN pins. Setting any of the control bits enables the weak pull-ups for the corresponding pins. **Note:** Pull-ups on change notification pins should always be disabled whenever the port pin is configured as a digital output. #### EXAMPLE 11-1: PORT WRITE/READ EXAMPLE MOV 0xFF00, W0 ; Configure PORTB<15:8> as inputs MOV W0, TRISBB ; and PORTB<7:0> as outputs NOP ; Delay 1 cycle btss PORTB, #13 ; Next Instruction #### REGISTER 16-2: SPIXCON1: SPIX CONTROL REGISTER 1 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|-----|--------|--------|--------|-------|--------------------| | _ | _ | _ | DISSCK | DISSDO | MODE16 | SMP | CKE <sup>(1)</sup> | | bit 15 | | | | | | | bit 8 | | R/W-0 |---------------------|-------|-------|--------------------------|-------|-------|-------|----------------------| | SSEN <sup>(3)</sup> | CKP | MSTEN | SPRE<2:0> <sup>(2)</sup> | | | PPRE< | <1:0> <sup>(2)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-13 Unimplemented: Read as '0' bit 12 **DISSCK:** Disable SCKx pin bit (SPI Master modes only) 1 = Internal SPI clock is disabled, pin functions as I/O 0 = Internal SPI clock is enabled bit 11 DISSDO: Disable SDOx pin bit 1 = SDOx pin is not used by module; pin functions as I/O 0 = SDOx pin is controlled by the module bit 10 MODE16: Word/Byte Communication Select bit 1 = Communication is word-wide (16 bits) 0 = Communication is byte-wide (8 bits) bit 9 SMP: SPIx Data Input Sample Phase bit Master mode: 1 = Input data sampled at end of data output time 0 = Input data sampled at middle of data output time Slave mode: SMP must be cleared when SPIx is used in Slave mode. bit 8 **CKE:** SPIx Clock Edge Select bit<sup>(1)</sup> 1 = Serial output data changes on transition from active clock state to Idle clock state (see bit 6) 0 = Serial output data changes on transition from Idle clock state to active clock state (see bit 6) bit 7 SSEN: Slave Select Enable bit (Slave mode)<sup>(3)</sup> $1 = \overline{SSx}$ pin used for Slave mode $0 = \overline{SSx}$ pin not used by module. Pin controlled by port function bit 6 **CKP:** Clock Polarity Select bit 1 = Idle state for clock is a high level; active state is a low level 0 = Idle state for clock is a low level; active state is a high level bit 5 MSTEN: Master Mode Enable bit 1 = Master mode 0 = Slave mode **Note 1:** The CKE bit is not used in the Framed SPI modes. The user should program this bit to '0' for the Framed SPI modes (FRMEN = 1). - 2: Do not set both Primary and Secondary prescalers to a value of 1:1. - 3: This bit must be cleared when FRMEN = 1. #### REGISTER 19-20: CIRXMnSID: ECAN™ ACCEPTANCE FILTER MASK n STANDARD IDENTIFIER | R/W-x | | |--------|-----------|-------|-------|-------|-------|-------|-------|--|--| | | SID<10:3> | | | | | | | | | | bit 15 | | | | | | | bit 8 | | | | R/W-x | R/W-x | R/W-x | U-0 | R/W-x | U-0 | R/W-x | R/W-x | |-------|----------|-------|-----|-------|-----|-------|--------| | | SID<2:0> | | _ | MIDE | _ | EID<1 | 17:16> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-5 SID<10:0>: Standard Identifier bits 1 = Include bit SIDx in filter comparison 0 = Bit SIDx is don't care in filter comparison bit 4 Unimplemented: Read as '0' bit 3 MIDE: Identifier Receive Mode bit 1 = Match only message types (standard or extended address) that correspond to EXIDE bit in filter 0 = Match either standard or extended address message if filters match (i.e., if (Filter SID) = (Message SID) or if (Filter SID/EID) = (Message SID/EID)) bit 2 Unimplemented: Read as '0' bit 1-0 EID<17:16>: Extended Identifier bits 1 = Include bit EIDx in filter comparison 0 = Bit EIDx is don't care in filter comparison #### REGISTER 19-21: CIRXMnEID: ECAN™ ACCEPTANCE FILTER MASK n EXTENDED IDENTIFIER | R/W-x |--------|-------|-------|-------|-------|-------|-------|-------| | | | | EID< | 15:8> | | | | | bit 15 | | | | | | | bit 8 | | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | | | | EID< | ÷7:0> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 **EID<15:0>:** Extended Identifier bits 1 = Include bit EIDx in filter comparison 0 = Bit EIDx is don't care in filter comparison #### 23.0 INSTRUCTION SET SUMMARY Note: This data sheet summarizes the features of the dsPIC33FJXXXGPX06A/X08A/X10A family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the latest family reference sections of the "dsPIC33F/PIC24H Family Reference Manual", which are available from the Microchip web site (www.microchip.com). The dsPIC33F instruction set is identical to that of the dsPIC30F. Most instructions are a single program memory word (24 bits). Only three instructions require two program memory locations. Each single-word instruction is a 24-bit word, divided into an 8-bit opcode, which specifies the instruction type and one or more operands, which further specify the operation of the instruction. The instruction set is highly orthogonal and is grouped into five basic categories: - · Word or byte-oriented operations - · Bit-oriented operations - · Literal operations - · DSP operations - Control operations Table 23-1 illustrates the general symbols used in describing the instructions. The dsPIC33F instruction set summary in Table 23-2 provides all the instructions, along with the status flags affected by each instruction. Most word or byte-oriented W register instructions (including barrel shift instructions) have three operands: - The first source operand which is typically a register 'Wb' without any address modifier - The second source operand which is typically a register 'Ws' with or without an address modifier - The destination of the result which is typically a register 'Wd' with or without an address modifier However, word or byte-oriented file register instructions have two operands: - · The file register specified by the value 'f' - The destination, which could either be the file register 'f' or the W0 register, which is denoted as 'WREG' Most bit-oriented instructions (including simple rotate/shift instructions) have two operands: - The W register (with or without an address modifier) or file register (specified by the value of 'Ws' or 'f') - The bit in the W register or file register (specified by a literal value or indirectly by the contents of register 'Wb') The literal instructions that involve data movement may use some of the following operands: - A literal value to be loaded into a W register or file register (specified by the value of 'k') - The W register or file register where the literal value is to be loaded (specified by 'Wb' or 'f') However, literal instructions that involve arithmetic or logical operations use some of the following operands: - The first source operand which is a register 'Wb' without any address modifier - The second source operand which is a literal value - The destination of the result (only if not the same as the first source operand) which is typically a register 'Wd' with or without an address modifier The MAC class of DSP instructions may use some of the following operands: - The accumulator (A or B) to be used (required operand) - The W registers to be used as the two operands - The X and Y address space prefetch operations - The X and Y address space prefetch destinations - · The accumulator write back destination The other DSP instructions do not involve any multiplication and may include: - · The accumulator to be used (required) - The source or destination operand (designated as Wso or Wdo, respectively) with or without an address modifier - The amount of shift specified by a W register 'Wn' or a literal value The control instructions may use some of the following operands: - · A program memory address - The mode of the table read and table write instructions #### TABLE 23-1: SYMBOLS USED IN OPCODE DESCRIPTIONS (CONTINUED) | Field | Description | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Wm*Wm | Multiplicand and Multiplier working register pair for Square instructions ∈ {W4 * W4,W5 * W5,W6 * W6,W7 * W7} | | Wm*Wn | Multiplicand and Multiplier working register pair for DSP instructions ∈ {W4 * W5,W4 * W6,W4 * W7,W5 * W6,W5 * W7,W6 * W7} | | Wn | One of 16 working registers ∈ {W0W15} | | Wnd | One of 16 destination working registers ∈ {W0W15} | | Wns | One of 16 source working registers ∈ {W0W15} | | WREG | W0 (working register used in file register instructions) | | Ws | Source W register ∈ { Ws, [Ws], [Ws++], [Ws], [++Ws], [Ws] } | | Wso | Source W register ∈ { Wns, [Wns++], [Wns], [++Wns], [Wns], [Wns+Wb] } | | Wx | X data space prefetch address register for DSP instructions ∈ {[W8]+ = 6, [W8]+ = 4, [W8]+ = 2, [W8], [W8]- = 6, [W8]- = 4, [W8]- = 2, [W9]+ = 6, [W9]+ = 4, [W9]+ = 2, [W9], [W9]- = 6, [W9]- = 4, [W9]- = 2, [W9 + W12], none} | | Wxd | X data space prefetch destination register for DSP instructions ∈ {W4W7} | | Wy | Y data space prefetch address register for DSP instructions ∈ {[W10]+ = 6, [W10]+ = 4, [W10]+ = 2, [W10], [W10]- = 6, [W10]- = 4, [W10]- = 2, [W11]+ = 6, [W11]+ = 4, [W11]+ = 2, [W11], [W11]- = 6, [W11]- = 4, [W11]- = 2, [W11 + W12], none} | | Wyd | Y data space prefetch destination register for DSP instructions ∈ {W4W7} | # TABLE 25-23: TIMER2, TIMER4, TIMER6 AND TIMER8 EXTERNAL CLOCK TIMING REQUIREMENTS AC CHARACTERISTICS Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | Param<br>No. | Symbol | Charac | cteristic <sup>(1)</sup> | Min | Тур | Max | Units | Conditions | |--------------|-----------|----------------------------------------------------------------|--------------------------|----------------------------------------|-----|---------------|-------|------------------------------------------------------------------------------| | TB10 | TtxH | TxCK High<br>Time | Synchronous mode | Greater of<br>20 or<br>(Tcy + 20)/N | _ | _ | ns | Must also meet<br>parameter TB15<br>N = prescale<br>value<br>(1, 8, 64, 256) | | TB11 | TtxL | TxCK Low<br>Time | Synchronous mode | Greater of:<br>20 or<br>(Tcy + 20)/N | | _ | ns | Must also meet<br>parameter TB15<br>N = prescale<br>value<br>(1, 8, 64, 256) | | TB15 | TtxP | TxCK Input<br>Period | Synchronous mode | Greater of:<br>40 or<br>(2 Tcy + 40)/N | _ | _ | ns | N = prescale<br>value<br>(1, 8, 64, 256) | | TB20 | TCKEXTMRL | Delay from External TxCK<br>Clock Edge to Timer Incre-<br>ment | | 0.75 Tcy + 40 | _ | 1.75 Tcy + 40 | ns | _ | Note 1: These parameters are characterized, but are not tested in manufacturing. # TABLE 25-24: TIMER3, TIMER5, TIMER7 AND TIMER9 EXTERNAL CLOCK TIMING REQUIREMENTS | AC CHARACTERISTICS | | | | unles | ard Operating C<br>s otherwise sta<br>ting temperature | i <b>ted)</b><br>e -40°0 | ns: 3.0V to 3.6V<br>C \le TA \le +85°C 1<br>C \le TA \le +125°C | or Indus | | |--------------------|-----------|----------------------------------------------------------------|-------------------------|---------------|--------------------------------------------------------|--------------------------|-----------------------------------------------------------------|----------|------------------------------------------| | Param<br>No. | Symbol | Charac | teristic <sup>(1)</sup> | | Min | Тур | Max | Units | Conditions | | TC10 | TtxH | TxCK High<br>Time | Synchronous | | Tcy + 20 | _ | _ | ns | Must also meet parameter TC15 | | TC11 | TtxL | TxCK Low<br>Time | Synchron | nous | Tcy + 20 | _ | _ | ns | Must also meet parameter TC15 | | TC15 | TtxP | TxCK Input<br>Period | Synchron with preso | | 2Tcy + 40 | _ | _ | ns | N = prescale<br>value<br>(1, 8, 64, 256) | | TC20 | TCKEXTMRL | Delay from External TxCK<br>Clock Edge to Timer Incre-<br>ment | | 0.75 TcY + 40 | _ | 1.75 Tcy + 40 | ns | _ | | Note 1: These parameters are characterized, but are not tested in manufacturing. TABLE 25-39: DCI MODULE (AC-LINK MODE) TIMING REQUIREMENTS | AC CHA | RACTERIS | STICS | (unless | rd Opera<br>otherwing tempe | se state | <b>d)</b><br>-40°C ≤ | : <b>3.0V to 3.6V</b> TA ≤ +85°C TA ≤ +125°C for Extended | |--------------|----------|------------------------------------------------|---------|-----------------------------|----------|----------------------|------------------------------------------------------------| | Param<br>No. | Symbol | Characteristic <sup>(1,2)</sup> | Min | Typ <sup>(3)</sup> | Max | Units | Conditions | | CS60 | TBCLKL | BIT_CLK Low Time | 36 | 40.7 | 45 | ns | _ | | CS61 | TBCLKH | BIT_CLK High Time | 36 | 40.7 | 45 | ns | _ | | CS62 | TBCLK | BIT_CLK Period | _ | 81.4 | _ | ns | Bit clock is input | | CS65 | TSACL | Input Setup Time to Falling Edge of BIT_CLK | _ | _ | 10 | ns | _ | | CS66 | THACL | Input Hold Time from Falling Edge of BIT_CLK | _ | _ | 10 | ns | _ | | CS70 | TSYNCLO | SYNC Data Output Low Time | _ | 19.5 | _ | μS | Note 1 | | CS71 | TSYNCHI | SYNC Data Output High Time | _ | 1.3 | _ | μS | Note 1 | | CS72 | TSYNC | SYNC Data Output Period | _ | 20.8 | _ | μS | Note 1 | | CS75 | TRACL | Rise Time, SYNC, SDATA_OUT | _ | 10 | 25 | ns | CLOAD = 50 pF, VDD = 5V | | CS76 | TFACL | Fall Time, SYNC, SDATA_OUT | _ | 10 | 25 | ns | CLOAD = 50 pF, VDD = 5V | | CS77 | TRACL | Rise Time, SYNC, SDATA_OUT | _ | _ | 30 | ns | CLOAD = 50 pF, VDD = 3V | | CS78 | TFACL | Fall Time, SYNC, SDATA_OUT | _ | _ | 30 | ns | CLOAD = 50 pF, VDD = 3V | | CS80 | TOVDACL | Output Valid Delay from Rising Edge of BIT_CLK | _ | _ | 15 | ns | _ | - **Note 1:** These parameters are characterized but not tested in manufacturing. - 2: These values assume BIT\_CLK frequency is 12.288 MHz. - **3:** Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. FIGURE 25-26: ADC CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS (CHPS<1:0> = 01, SIMSAM = 0, ASAM = 1, SSRC<2:0> = 111, SAMC<4:0> = 00001) #### 27.0 DC AND AC DEVICE CHARACTERISTICS GRAPHS **Note:** The graphs provided following this note are a statistical summary based on a limited number of samples and are provided for design guidance purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range. | DMAxPAD | 136 | Instruction Set | | |------------------------------------------------------|----------|----------------------------------------------------|-----| | DMAxREQ | | Overview | 262 | | DMAxSTA | | Summary | | | DMAxSTB | | Instruction-Based Power-Saving Modes | | | DSP Engine | | ldle | | | Multiplier | | Sleep | | | _ | | Internal RC Oscillator | | | E | | Use with WDT | 257 | | ECAN Module | | Internet Address | | | CiFMSKSEL2 register | 221 | Interrupt Control and Status Registers | | | ECAN1 Register Map (C1CTRL1.WIN = 0 | | IECx | | | ECAN1 Register Map (C1CTRL1.WIN = 0) | 58 | IFSx | | | ECAN1 Register Map (C1CTRL1.WIN = 1) | 59 | INTCON1 | 93 | | ECAN2 Register Map (C2CTRL1.WIN = 0 c | or 1)61 | INTCON2 | 93 | | ECAN2 Register Map (C2CTRL1.WIN = 0) | 61, 62 | IPCx | 93 | | Frame Types | 201 | Interrupt Setup Procedures | 133 | | Modes of Operation | 203 | Initialization | 133 | | Overview | 201 | Interrupt Disable | 133 | | ECAN Registers | | Interrupt Service Routine | 133 | | Filter 15-8 Mask Selection Register | | Trap Service Routine | 133 | | (CiFMSKSEL2) | | Interrupt Vector Table (IVT) | 89 | | Electrical Characteristics | | Interrupts Coincident with Power Save Instructions | 156 | | AC | , | J | | | Enhanced CAN Module | 201 | • | | | Equations | | JTAG Boundary Scan Interface | 251 | | Device Operating Frequency | | M | | | Errata | 16 | | 0.0 | | F | | Memory Organization | | | • | 77 | Microchip Internet Web Site | 357 | | Flash Program Memory | | Modes of Operation | 202 | | Control Registers | | Disable | | | Operations | | Initialization | | | Programming Algorithm RTSP Operation | | Listen All Messages | | | Table Instructions | | Listen Only | | | Flexible Configuration | | Loopback<br>Normal Operation | | | FSCM | 201 | Modulo Addressing | | | Delay for Crystal and PLL Clock Sources | 97 | Applicability | | | Device Resets | | Operation Example | | | Device resolution | | Start and End Address | | | Н | | W Address Register Selection | | | High Temperature Electrical Characteristics | 321 | MPLAB ASM30 Assembler, Linker, Librarian | | | | | MPLAB Integrated Development | | | 1 | | Environment Software | 267 | | I/O Ports | 163 | MPLAB PM3 Device Programmer | | | Parallel I/O (PIO) | 163 | MPLAB REAL ICE In-Circuit Emulator System | | | Write/Read Timing | 164 | MPLINK Object Linker/MPLIB Object Librarian | | | l <sup>2</sup> C | | | | | Operating Modes | 187 | N | | | Registers | 187 | NVM Module | | | I <sup>2</sup> C Module | | Register Map | 66 | | I2C1 Register Map | | 0 | | | I2C2 Register Map | 53 | 0 | | | In-Circuit Debugger | | Open-Drain Configuration | | | In-Circuit Emulation | | Output Compare | 177 | | In-Circuit Serial Programming (ICSP) | 251, 258 | Р | | | Input Capture | 4=== | | 005 | | Registers | | Packaging | | | Input Change Notification Module | | Details | | | Instruction Addressing Modes | | Marking | | | File Register Instructions | | Peripheral Module Disable (PMD) | | | Fundamental Modes Supported | | Pinout I/O Descriptions (table) | 21 | | MAC Instructions | | PMD Module Register Map | 66 | | MCU Instructions | | POR and Long Oscillator Start-up Times | | | Move and Accumulator Instructions Other Instructions | | Tork and Long Osomator Start-up Times | 01 | | | | | |