

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XE

| Product Status             | Active                                                                            |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                             |
| Core Size                  | 16-Bit                                                                            |
| Speed                      | 40 MIPs                                                                           |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                           |
| Peripherals                | AC'97, Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT               |
| Number of I/O              | 85                                                                                |
| Program Memory Size        | 128KB (128K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | -                                                                                 |
| RAM Size                   | 16К х 8                                                                           |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                         |
| Data Converters            | A/D 32x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 100-TQFP                                                                          |
| Supplier Device Package    | 100-TQFP (12x12)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj128gp710a-e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Pin Diagrams (Continued)**



# 3.0 CPU

- Note 1: This data sheet summarizes the features of the dsPIC33FJXXXGPX06A/X08A/X10A family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section
   2. "CPU" (DS70204) in the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33FJXXXGPX06A/X08A/X10A CPU module has a 16-bit (data) modified Harvard architecture with an enhanced instruction set, including significant support for DSP. The CPU has a 24-bit instruction word with a variable length opcode field. The Program Counter (PC) is 23 bits wide and addresses up to 4M x 24 bits of user program memory space. The actual amount of program memory implemented varies by device. A single-cycle instruction prefetch mechanism is used to help maintain throughput and provides predictable execution. All instructions execute in a single cycle, with the exception of instructions that change the program flow, the double word move (MOV.D) instruction and the table instructions. Overhead-free program loop constructs are supported using the DO and REPEAT instructions, both of which are interruptible at any point.

The dsPIC33FJXXXGPX06A/X08A/X10A devices have sixteen, 16-bit working registers in the programmer's model. Each of the working registers can serve as a data, address or address offset register. The 16th working register (W15) operates as a software Stack Pointer (SP) for interrupts and calls.

The dsPIC33FJXXXGPX06A/X08A/X10A instruction set has two classes of instructions: MCU and DSP. These two instruction classes are seamlessly integrated into a single CPU. The instruction set includes many addressing modes and is designed for optimum C compiler efficiency. For most instructions, the dsPIC33FJXXXGPX06A/X08A/X10A is capable of executing a data (or program data) memory read, a working register (data) read, a data memory write and a program (instruction) memory read per instruction cycle. As a result, three parameter instructions can be supported, allowing A + B = C operations to be executed in a single cycle.

A block diagram of the CPU is shown in Figure 3-1. The programmer's model for the dsPIC33FJXXXGPX06A/ X08A/X10A is shown in Figure 3-2.

## 3.1 Data Addressing Overview

The data space can be addressed as 32K words or 64 Kbytes and is split into two blocks, referred to as X and Y data memory. Each memory block has its own indepen-

dent Address Generation Unit (AGU). The MCU class of instructions operates solely through the X memory AGU, which accesses the entire memory map as one linear data space. Certain DSP instructions operate through the X and Y AGUs to support dual operand reads, which splits the data address space into two parts. The X and Y data space boundary is device-specific.

Overhead-free circular buffers (Modulo Addressing mode) are supported in both X and Y address spaces. The Modulo Addressing removes the software boundary checking overhead for DSP algorithms. Furthermore, the X AGU circular addressing can be used with any of the MCU class of instructions. The X AGU also supports Bit-Reversed Addressing to greatly simplify input or output data reordering for radix-2 FFT algorithms.

The upper 32 Kbytes of the data space memory map can optionally be mapped into program space at any 16K program word boundary defined by the 8-bit Program Space Visibility Page (PSVPAG) register. The program to data space mapping feature lets any instruction access program space as if it were data space. The data space also includes 2 Kbytes of DMA RAM, which is primarily used for DMA data transfers, but may be used as general purpose RAM.

# 3.2 DSP Engine Overview

The DSP engine features a high-speed, 17-bit by 17-bit multiplier, a 40-bit ALU, two 40-bit saturating accumulators and a 40-bit bidirectional barrel shifter. The barrel shifter is capable of shifting a 40-bit value, up to 16 bits right or left, in a single cycle. The DSP instructions operate seamlessly with all other instructions and have been designed for optimal real-time performance. The MAC instruction and other associated instructions can concurrently fetch two data operands from memory while multiplying two W registers and accumulating and optionally saturating the result in the same cycle. This instruction functionality requires that the RAM memory data space be split for these instructions and linear for all others. Data space partitioning is achieved in a transparent and flexible manner through dedicating certain working registers to each address space.

# 3.3 Special MCU Features

The dsPIC33FJXXXGPX06A/X08A/X10A features a 17-bit by 17-bit, single-cycle multiplier that is shared by both the MCU ALU and DSP engine. The multiplier can perform signed, unsigned and mixed-sign multiplication. Using a 17-bit by 17-bit multiplier for 16-bit by 16-bit multiplication not only allows you to perform mixed-sign multiplication, it also achieves accurate results for special operations, such as (-1.0) x (-1.0).

The dsPIC33FJXXXGPX06A/X08A/X10A supports 16/16 and 32/16 divide operations, both fractional and integer. All divide instructions are iterative operations. They must be executed within a REPEAT loop, resulting in a total execution time of 19 instruction cycles. The divide operation can be interrupted during any of those 19 cycles without loss of data.

A 40-bit barrel shifter is used to perform up to a 16-bit, left or right shift in a single cycle. The barrel shifter can be used by both MCU and DSP instructions.

|          | ·. v        |             |                                                                                       |        |        |        | 1      |         | 1             |              |       | 1        | 1               |              |             | 1       |       | т —           |
|----------|-------------|-------------|---------------------------------------------------------------------------------------|--------|--------|--------|--------|---------|---------------|--------------|-------|----------|-----------------|--------------|-------------|---------|-------|---------------|
| SFR Name | SFR<br>Addr | Bit 15      | Bit 14                                                                                | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9   | Bit 8         | Bit 7        | Bit 6 | Bit 5    | Bit 4           | Bit 3        | Bit 2       | Bit 1   | Bit 0 | All<br>Resets |
| WREG0    | 0000        |             | Working Register 0 xxx                                                                |        |        |        |        |         |               |              |       | xxxx     |                 |              |             |         |       |               |
| WREG1    | 0002        |             | Working Register 1 xx                                                                 |        |        |        |        |         |               |              |       | xxxx     |                 |              |             |         |       |               |
| WREG2    | 0004        |             |                                                                                       |        |        |        |        |         | Working Re    | egister 2    |       |          |                 |              |             |         |       | xxxx          |
| WREG3    | 0006        |             |                                                                                       |        |        |        |        |         | Working Re    | egister 3    |       |          |                 |              |             |         |       | xxxx          |
| WREG4    | 8000        |             |                                                                                       |        |        |        |        |         | Working Re    | egister 4    |       |          |                 |              |             |         |       | xxxx          |
| WREG5    | 000A        |             | Working Register 5                                                                    |        |        |        |        |         |               |              | xxxx  |          |                 |              |             |         |       |               |
| WREG6    | 000C        |             |                                                                                       |        |        |        |        |         | Working Re    | egister 6    |       |          |                 |              |             |         |       | xxxx          |
| WREG7    | 000E        |             |                                                                                       |        |        |        |        |         | Working Re    | egister 7    |       |          |                 |              |             |         |       | xxxx          |
| WREG8    | 0010        |             |                                                                                       |        |        |        |        |         | Working Re    | egister 8    |       |          |                 |              |             |         |       | xxxx          |
| WREG9    | 0012        |             |                                                                                       |        |        |        |        |         | Working Re    | egister 9    |       |          |                 |              |             |         |       | xxxx          |
| WREG10   | 0014        |             |                                                                                       |        |        |        |        |         | Working Re    | gister 10    |       |          |                 |              |             |         |       | xxxx          |
| WREG11   | 0016        |             |                                                                                       |        |        |        |        |         | Working Re    | gister 11    |       |          |                 |              |             |         |       | xxxx          |
| WREG12   | 0018        |             |                                                                                       |        |        |        |        |         | Working Re    | gister 12    |       |          |                 |              |             |         |       | xxxx          |
| WREG13   | 001A        |             |                                                                                       |        |        |        |        |         | Working Re    | gister 13    |       |          |                 |              |             |         |       | xxxx          |
| WREG14   | 001C        |             | Working Register 14 xxxx                                                              |        |        |        |        |         |               |              |       |          |                 |              |             |         |       |               |
| WREG15   | 001E        |             | Working Register 15 0800                                                              |        |        |        |        |         |               |              |       |          |                 |              |             |         |       |               |
| SPLIM    | 0020        |             | Stack Pointer Limit Register xxxx                                                     |        |        |        |        |         |               | xxxx         |       |          |                 |              |             |         |       |               |
| ACCAL    | 0022        |             | Accumulator A Low Word Register 0000                                                  |        |        |        |        |         |               |              | 0000  |          |                 |              |             |         |       |               |
| ACCAH    | 0024        |             | Accumulator A High Word Register                                                      |        |        |        |        |         |               |              | 0000  |          |                 |              |             |         |       |               |
| ACCAU    | 0026        |             | Accumulator A Upper Word Register 00                                                  |        |        |        |        |         |               |              | 0000  |          |                 |              |             |         |       |               |
| ACCBL    | 0028        |             | Accumulator B Low Word Register                                                       |        |        |        |        |         |               |              | 0000  |          |                 |              |             |         |       |               |
| ACCBH    | 002A        |             |                                                                                       |        |        |        |        | Accum   | ulator B High | n Word Reg   | ister |          |                 |              |             |         |       | 0000          |
| ACCBU    | 002C        |             | Accumulator B Upper Word Register                                                     |        |        |        |        |         |               | 0000         |       |          |                 |              |             |         |       |               |
| PCL      | 002E        |             | Program Counter Low Word Register 0000                                                |        |        |        |        |         |               | 0000         |       |          |                 |              |             |         |       |               |
| PCH      | 0030        | _           | Program Counter High Byte Register                                                    |        |        |        |        |         | 0000          |              |       |          |                 |              |             |         |       |               |
| TBLPAG   | 0032        | _           | -                                                                                     | -      | _      | _      | -      | -       |               |              |       | Table    | Page Addres     | ss Pointer F | Register    |         |       | 0000          |
| PSVPAG   | 0034        | _           | -                                                                                     | -      | _      | _      | -      | -       |               |              | Progr | am Memor | y Visibility Pa | age Addres   | s Pointer R | egister |       | 0000          |
| RCOUNT   | 0036        |             |                                                                                       |        |        |        |        | Repe    | eat Loop Cou  | unter Regist | er    |          |                 |              |             |         |       | xxxx          |
| DCOUNT   | 0038        |             |                                                                                       |        |        |        |        |         | DCOUNT        | <15:0>       |       |          |                 |              |             |         |       | xxxx          |
| DOSTARTL | 003A        |             |                                                                                       |        |        |        |        | DOS     | TARTL<15:     | 1>           |       |          |                 |              |             |         | 0     | xxxx          |
| DOSTARTH | 003C        | —           | _                                                                                     | —      | _      | _      | —      | _       | _             | —            | _     |          |                 | DOSTAF       | RTH<5:0>    |         |       | 00xx          |
| DOENDL   | 003E        |             |                                                                                       |        |        |        |        | DO      | ENDL<15:1     | >            |       |          |                 |              |             |         | 0     | xxxx          |
| DOENDH   | 0040        | _           | _                                                                                     | _      | _      | _      | _      | _       | _             | _            | _     |          |                 | DOE          | INDH        |         |       | 00xx          |
| SR       | 0042        | OA          | OB                                                                                    | SA     | SB     | OAB    | SAB    | DA      | DC            | IPL2         | IPL1  | IPL0     | RA              | Ν            | OV          | Z       | С     | 0000          |
| CORCON   | 0044        | _           | _                                                                                     | _      | US     | EDT    |        | DL<2:0> |               | SATA         | SATB  | SATDW    | ACCSAT          | IPL3         | PSV         | RND     | IF    | 0020          |
| MODCON   | 0046        | XMODEN      | YMODEN                                                                                | _      | _      |        | BWN    | /<3:0>  |               |              | YWN   | <3:0>    |                 |              | XWN         | 1<3:0>  |       | 0000          |
| XMODSRT  | 0048        |             | •                                                                                     |        |        |        |        |         | XS<15:1>      |              |       |          |                 |              |             |         | 0     | xxxx          |
| XMODEND  | 004A        |             |                                                                                       |        |        |        |        |         | XE<15:1>      |              |       |          |                 |              |             |         | 1     | xxxx          |
| YMODSRT  | 004C        |             |                                                                                       |        |        |        |        |         | YS<15:1>      |              |       |          |                 |              |             |         | 0     | xxxx          |
| YMODEND  | 004E        |             |                                                                                       |        |        |        |        |         | YE<15:1>      |              |       |          |                 |              |             |         | 1     | xxxx          |
| Legend:  | x = unkno   | wn value on | alue on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. |        |        |        |        |         |               |              |       |          |                 |              |             |         |       |               |

#### TABLE 4-1. CPU CORE REGISTERS MAP

dsPIC33FJXXXGPX06A/X08A/X10A

# 4.2.7 SOFTWARE STACK

In addition to its use as a working register, the W15 register in the dsPIC33FJXXXGPX06A/X08A/X10A devices is also used as a software Stack Pointer. The Stack Pointer always points to the first available free word and grows from lower to higher addresses. It pre-decrements for stack pops and post-increments for stack pushes, as shown in Figure 4-6. For a PC push during any CALL instruction, the MSb of the PC is zero-extended before the push, ensuring that the MSb is always clear.

**Note:** A PC push during exception processing concatenates the SRL register to the MSb of the PC prior to the push.

The Stack Pointer Limit register (SPLIM) associated with the Stack Pointer sets an upper address boundary for the stack. SPLIM is uninitialized at Reset. As is the case for the Stack Pointer, SPLIM<0> is forced to '0' because all stack operations must be word-aligned. Whenever an EA is generated using W15 as a source or destination pointer, the resulting address is compared with the value in SPLIM. If the contents of the Stack Pointer (W15) and the SPLIM register are equal and a push operation is performed, a stack error trap will not occur. The stack error trap will occur on a subsequent push operation. Thus, for example, if it is desirable to cause a stack error trap when the stack grows beyond address 0x2000 in RAM, initialize the SPLIM with the value 0x1FFE.

Similarly, a Stack Pointer underflow (stack error) trap is generated when the Stack Pointer address is found to be less than 0x0800. This prevents the stack from interfering with the Special Function Register (SFR) space.

A write to the SPLIM register should not be immediately followed by an indirect read operation using W15.

#### 4.2.8 DATA RAM PROTECTION FEATURE

The dsPIC33F product family supports Data RAM protection features which enable segments of RAM to be protected when used in conjunction with Boot and Secure Code Segment Security. BSRAM (Secure RAM segment for BS) is accessible only from the Boot Segment Flash code when enabled. SSRAM (Secure RAM segment for RAM) is accessible only from the Secure Segment Flash code when enabled. See Table 4-1 for an overview of the BSRAM and SSRAM SFRs.





#### 4.3 Instruction Addressing Modes

The addressing modes in Table 4-35 form the basis of the addressing modes optimized to support the specific features of individual instructions. The addressing modes provided in the MAC class of instructions are somewhat different from those in the other instruction types.

### 4.3.1 FILE REGISTER INSTRUCTIONS

Most file register instructions use a 13-bit address field (f) to directly address data present in the first 8192 bytes of data memory (Near Data Space). Most file register instructions employ a working register, W0, which is denoted as WREG in these instructions. The destination is typically either the same file reg-



### TABLE 4-36: BIT-REVERSED ADDRESS SEQUENCE (16-ENTRY)

| Normal Address |    |    |    |         |    |    | Bit-Rev | ersed Ad | dress   |
|----------------|----|----|----|---------|----|----|---------|----------|---------|
| A3             | A2 | A1 | A0 | Decimal | A3 | A2 | A1      | A0       | Decimal |
| 0              | 0  | 0  | 0  | 0       | 0  | 0  | 0       | 0        | 0       |
| 0              | 0  | 0  | 1  | 1       | 1  | 0  | 0       | 0        | 8       |
| 0              | 0  | 1  | 0  | 2       | 0  | 1  | 0       | 0        | 4       |
| 0              | 0  | 1  | 1  | 3       | 1  | 1  | 0       | 0        | 12      |
| 0              | 1  | 0  | 0  | 4       | 0  | 0  | 1       | 0        | 2       |
| 0              | 1  | 0  | 1  | 5       | 1  | 0  | 1       | 0        | 10      |
| 0              | 1  | 1  | 0  | 6       | 0  | 1  | 1       | 0        | 6       |
| 0              | 1  | 1  | 1  | 7       | 1  | 1  | 1       | 0        | 14      |
| 1              | 0  | 0  | 0  | 8       | 0  | 0  | 0       | 1        | 1       |
| 1              | 0  | 0  | 1  | 9       | 1  | 0  | 0       | 1        | 9       |
| 1              | 0  | 1  | 0  | 10      | 0  | 1  | 0       | 1        | 5       |
| 1              | 0  | 1  | 1  | 11      | 1  | 1  | 0       | 1        | 13      |
| 1              | 1  | 0  | 0  | 12      | 0  | 0  | 1       | 1        | 3       |
| 1              | 1  | 0  | 1  | 13      | 1  | 0  | 1       | 1        | 11      |
| 1              | 1  | 1  | 0  | 14      | 0  | 1  | 1       | 1        | 7       |
| 1              | 1  | 1  | 1  | 15      | 1  | 1  | 1       | 1        | 15      |

# 5.0 FLASH PROGRAM MEMORY

- **Note 1:** This data sheet summarizes the features of the dsPIC33FJXXXGPX06A/X08A/ X10A family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 5. "Flash Programming" (DS70191) in the "dsPIC33F/PIC24H Familv Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33FJXXXGPX06A/X08A/X10A devices contain internal Flash program memory for storing and executing application code. The memory is readable, writable and erasable during normal operation over the entire VDD range.

Flash memory can be programmed in two ways:

- In-Circuit Serial Programming™ (ICSP™) programming capability
- Run-Time Self-Programming (RTSP)

ICSP allows a dsPIC33FJXXXGPX06A/X08A/X10A device to be serially programmed while in the end application circuit. This is simply done with two lines for programming clock and programming data (one of the alternate programming pin pairs: PGECx/PGEDx), and three other lines for power (VDD), ground (VSS) and

Master Clear (MCLR). This allows customers to manufacture boards with unprogrammed devices and then program the digital signal controller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

RTSP is accomplished using TBLRD (table read) and TBLWT (table write) instructions. With RTSP, the user can write program memory data either in blocks or 'rows' of 64 instructions (192 bytes) at a time or a single program memory word, and erase program memory in blocks or 'pages' of 512 instructions (1536 bytes) at a time.

# 5.1 Table Instructions and Flash Programming

Regardless of the method used, all programming of Flash memory is done with the table read and table write instructions. These allow direct read and write access to the program memory space from the data memory while the device is in normal operating mode. The 24-bit target address in the program memory is formed using bits<7:0> of the TBLPAG register and the Effective Address (EA) from a W register specified in the table instruction, as shown in Figure 5-1.

The TBLRDL and the TBLWTL instructions are used to read or write to bits<15:0> of program memory. TBLRDL and TBLWTL can access program memory in both Word and Byte modes.

The TBLRDH and TBLWTH instructions are used to read or write to bits<23:16> of program memory. TBLRDH and TBLWTH can also access program memory in Word or Byte mode.

#### FIGURE 5-1: ADDRESSING FOR TABLE REGISTERS



# **REGISTER 6-1: RCON: RESET CONTROL REGISTER<sup>(1)</sup> (CONTINUED)**

- bit 0 **POR:** Power-on Reset Flag bit
  - 1 = A Power-on Reset has occurred
  - 0 = A Power-on Reset has not occurred
- **Note 1:** All of the Reset status bits may be set or cleared in software. Setting one of these bits in software does not cause a device Reset.
  - 2: If the FWDTEN Configuration bit is '1' (unprogrammed), the WDT is always enabled, regardless of the SWDTEN bit setting.
  - **3:** For dsPIC33FJ256GPX06A/X08A/X10A devices, this bit is unimplemented and reads back programmed value.

SR: CPU STATUS REGISTER<sup>(1)</sup>

| R-0                  | R-0                  | R/C-0                | R/C-0 | R-0                                | R/C-0 | R -0  | R/W-0 |  |
|----------------------|----------------------|----------------------|-------|------------------------------------|-------|-------|-------|--|
| OA                   | OB                   | SA                   | SB    | OAB                                | SAB   | DA    | DC    |  |
| bit 15               |                      | -<br>                |       |                                    |       |       | bit 8 |  |
|                      |                      |                      |       |                                    |       |       |       |  |
| R/W-0 <sup>(3)</sup> | R/W-0 <sup>(3)</sup> | R/W-0 <sup>(3)</sup> | R-0   | R/W-0                              | R/W-0 | R/W-0 | R/W-0 |  |
| IPL2 <sup>(2)</sup>  | IPL1 <sup>(2)</sup>  | IPL0 <sup>(2)</sup>  | RA    | N                                  | OV    | Z     | С     |  |
| bit 7                |                      |                      |       |                                    |       |       | bit 0 |  |
|                      |                      |                      |       |                                    |       |       |       |  |
| Legend:              |                      |                      |       |                                    |       |       |       |  |
| C = Clear only bit   |                      | R = Readable         | bit   | U = Unimplemented bit, read as '0' |       |       |       |  |
| S = Set only bit     |                      | W = Writable I       | bit   | -n = Value at POR                  |       |       |       |  |

x = Bit is unknown

bit 7-5

1' = Bit is set

**REGISTER 7-1:** 

#### IPL<2:0>: CPU Interrupt Priority Level Status bits<sup>(2)</sup>

'0' = Bit is cleared

- 111 = CPU Interrupt Priority Level is 7 (15), user interrupts disabled
- 110 = CPU Interrupt Priority Level is 6 (14)
- 101 = CPU Interrupt Priority Level is 5 (13)
- 100 = CPU Interrupt Priority Level is 4 (12)
- 011 = CPU Interrupt Priority Level is 3 (11)
- 010 = CPU Interrupt Priority Level is 2 (10)
- 001 = CPU Interrupt Priority Level is 1 (9) 000 = CPU Interrupt Priority Level is 0 (8)
- **Note 1:** For complete register details, see Register 3-1.
  - 2: The IPL<2:0> bits are concatenated with the IPL<3> bit (CORCON<3>) to form the CPU Interrupt Priority Level. The value in parentheses indicates the IPL if IPL<3> = 1. User interrupts are disabled when IPL<3> = 1.
  - 3: The IPL<2:0> Status bits are read-only when NSTDIS (INTCON1<15>) = 1.

# REGISTER 7-2: CORCON: CORE CONTROL REGISTER<sup>(1)</sup>

| U-0                                  | U-0           | U-0               | R/W-0           | R/W-0                            | R-0    | R-0     | R-0   |
|--------------------------------------|---------------|-------------------|-----------------|----------------------------------|--------|---------|-------|
| _                                    | —             | —                 | US              | EDT                              |        | DL<2:0> |       |
| bit 15                               |               |                   |                 |                                  |        |         | bit 8 |
|                                      |               |                   |                 |                                  |        |         |       |
| R/W-0                                | R/W-0         | R/W-1             | R/W-0           | R/C-0                            | R/W-0  | R/W-0   | R/W-0 |
| SATA                                 | SATB          | SATDW             | ACCSAT          | IPL3 <sup>(2)</sup>              | PSV    | RND     | IF    |
| bit 7                                |               |                   |                 |                                  |        |         | bit 0 |
|                                      |               |                   |                 |                                  |        |         |       |
| Legend:                              |               | C = Clear only    | / bit           |                                  |        |         |       |
| R = Readable b                       | oit           | W = Writable      | bit             | -n = Value at POR '1' = Bit is s |        |         |       |
| 0' = Bit is cleared 'x = Bit is unkr |               | nown              | U = Unimpler    | mented bit, read                 | as '0' |         |       |
|                                      |               |                   |                 | (2)                              |        |         |       |
| bit 3                                | IPL3: CPU Inf | terrupt Priority  | Level Status b  | bit 3 <sup>(2)</sup>             |        |         |       |
|                                      | 1 = CPU inter | rupt priority lev | el is greater t | han 7                            |        |         |       |

0 = CPU interrupt priority level is 7 or less

**Note 1:** For complete register details, see Register 3-2.

2: The IPL3 bit is concatenated with the IPL<2:0> bits (SR<7:5>) to form the CPU Interrupt Priority Level.

# REGISTER 7-3: INTCON1: INTERRUPT CONTROL REGISTER 1 (CONTINUED)

| bit 3 | ADDRERR: Address Error Trap Status bit             |
|-------|----------------------------------------------------|
|       | 1 = Address error trap has occurred                |
|       | 0 = Address error trap has not occurred            |
| bit 2 | STKERR: Stack Error Trap Status bit                |
|       | <ol> <li>Stack error trap has occurred</li> </ol>  |
|       | 0 = Stack error trap has not occurred              |
| bit 1 | <b>OSCFAIL:</b> Oscillator Failure Trap Status bit |
|       | 1 = Oscillator failure trap has occurred           |
|       | 0 = Oscillator failure trap has not occurred       |
| bit 0 | Unimplemented: Read as '0'                         |

| REGISTER 1      | 2-1: T1CO                            | N: TIMER1 CO                    | ONTROL R                        | EGISTER                 |                 |                 |         |  |  |  |  |
|-----------------|--------------------------------------|---------------------------------|---------------------------------|-------------------------|-----------------|-----------------|---------|--|--|--|--|
| R/W-0           | U-0                                  | R/W-0                           | U-0                             | U-0                     | U-0             | U-0             | U-0     |  |  |  |  |
| TON             | —                                    | TSIDL                           | _                               |                         | —               | —               | _       |  |  |  |  |
| bit 15          |                                      |                                 |                                 |                         |                 |                 | bit 8   |  |  |  |  |
|                 |                                      |                                 |                                 |                         |                 |                 |         |  |  |  |  |
| U-0             | R/W-0                                | R/W-0                           | R/W-0                           | <u>U-0</u>              | R/W-0           | R/W-0           | U-0     |  |  |  |  |
|                 | IGAIE                                | ТСКР                            | 5<1:0>                          |                         | ISYNC           | TCS             | — hit 0 |  |  |  |  |
| DIT 7           |                                      |                                 |                                 |                         |                 |                 | DIT U   |  |  |  |  |
| l egend:        |                                      |                                 |                                 |                         |                 |                 |         |  |  |  |  |
| R = Readable    | bit                                  | W = Writable                    | bit                             | U = Unimple             | mented bit read | as '0'          |         |  |  |  |  |
| -n = Value at F | POR                                  | '1' = Bit is set                | bit                             | 0' = Bit is cle         | ared            | x = Bit is unkn | own     |  |  |  |  |
|                 |                                      |                                 |                                 | o Bitio die             |                 |                 |         |  |  |  |  |
| bit 15          | TON: Timer1                          | On bit                          |                                 |                         |                 |                 |         |  |  |  |  |
|                 | 1 = Starts 16-                       | -bit Timer1                     |                                 |                         |                 |                 |         |  |  |  |  |
|                 | 0 = Stops 16-                        | bit Timer1                      |                                 |                         |                 |                 |         |  |  |  |  |
| bit 14          | Unimplemer                           | ted: Read as '                  | כ'                              |                         |                 |                 |         |  |  |  |  |
| bit 13          | TSIDL: Stop                          | in Idle Mode bit                |                                 |                         |                 |                 |         |  |  |  |  |
|                 | 1 = Discontin<br>0 = Continue        | ue module ope<br>module operati | ration when o<br>ion in Idle mo | device enters lo<br>ode | dle mode        |                 |         |  |  |  |  |
| bit 12-7        | Unimplemer                           | Unimplemented: Read as '0'      |                                 |                         |                 |                 |         |  |  |  |  |
| bit 6           | TGATE: Time                          | er1 Gated Time                  | Accumulatio                     | n Enable bit            |                 |                 |         |  |  |  |  |
|                 | When TCS =                           | 1:                              |                                 |                         |                 |                 |         |  |  |  |  |
|                 | This bit is ign                      | This bit is ignored.            |                                 |                         |                 |                 |         |  |  |  |  |
|                 | When TCS = 0:                        |                                 |                                 |                         |                 |                 |         |  |  |  |  |
|                 | 0 = Gated time accumulation disabled |                                 |                                 |                         |                 |                 |         |  |  |  |  |
| bit 5-4         | TCKPS<1:0>                           | : Timer1 Input                  | Clock Presca                    | ale Select bits         |                 |                 |         |  |  |  |  |
|                 | 11 <b>= 1:256</b>                    | ·                               |                                 |                         |                 |                 |         |  |  |  |  |
|                 | 10 = 1:64                            |                                 |                                 |                         |                 |                 |         |  |  |  |  |
|                 | 01 = 1:8                             |                                 |                                 |                         |                 |                 |         |  |  |  |  |
| bit 3           | Unimplemen                           | ted: Read as '                  | ר,                              |                         |                 |                 |         |  |  |  |  |
| bit 2           | TSYNC: Time                          | er1 External Clo                | ock Input Svr                   | hchronization S         | elect bit       |                 |         |  |  |  |  |
| 2.1 -           | When TCS =                           | 1:                              |                                 |                         |                 |                 |         |  |  |  |  |
|                 | 1 = Synchron                         | nize external clo               | ck input                        |                         |                 |                 |         |  |  |  |  |
|                 | 0 = Do not sy                        | nchronize exte                  | rnal clock inp                  | but                     |                 |                 |         |  |  |  |  |
|                 | When TCS =                           | <u>0:</u><br>ored               |                                 |                         |                 |                 |         |  |  |  |  |
| bit 1           | TCS: Timer1                          | Clock Source S                  | Select bit                      |                         |                 |                 |         |  |  |  |  |
|                 | 1 = External                         | clock from pin T                | 1CK (on the                     | risina edae)            |                 |                 |         |  |  |  |  |
|                 | 0 = Internal c                       | lock (FCY)                      |                                 |                         |                 |                 |         |  |  |  |  |
| bit 0           | Unimplemer                           | nimplemented: Read as '0'       |                                 |                         |                 |                 |         |  |  |  |  |

# 17.2 <sup>2</sup>C Resources

Many useful resources related to  $I^2C$  are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en546064              |

### 17.2.1 KEY RESOURCES

- Section 11. "Inter-Integrated Circuit™ (I<sup>2</sup>C™)" (DS70195)
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All related dsPIC33F/PIC24H Family Reference Manuals Sections
- Development Tools

# 17.3 I<sup>2</sup>C Control Registers

I2CxCON and I2CxSTAT are control and status registers, respectively. The I2CxCON register is readable and writable. The lower six bits of I2CxSTAT are read-only. The remaining bits of the I2CSTAT are read/write.

I2CxRSR is the shift register used for shifting data, whereas I2CxRCV is the buffer register to which data bytes are written, or from which data bytes are read. I2CxRCV is the receive buffer. I2CxTRN is the transmit register to which bytes are written during a transmit operation.

The I2CxADD register holds the slave address. A status bit, ADD10, indicates 10-bit Address mode. The I2CxBRG acts as the Baud Rate Generator (BRG) reload value.

In receive operations, I2CxRSR and I2CxRCV together form a double-buffered receiver. When I2CxRSR receives a complete byte, it is transferred to I2CxRCV and an interrupt pulse is generated.

### REGISTER 17-2: I2CxSTAT: I2Cx STATUS REGISTER (CONTINUED)

| bit 3 | S: Start bit                                                                                                                                                                                                                         |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = Indicates that a Start (or Repeated Start) bit has been detected last</li> <li>0 = Start bit was not detected last</li> </ul>                                                                                           |
|       | Hardware set or clear when Start, Repeated Start or Stop detected.                                                                                                                                                                   |
| bit 2 | <b>R_W:</b> Read/Write Information bit (when operating as I <sup>2</sup> C slave)                                                                                                                                                    |
|       | <ul> <li>1 = Read - indicates data transfer is output from slave</li> <li>0 = Write - indicates data transfer is input to slave</li> <li>Hardware set or clear after reception of I<sup>2</sup>C device address byte.</li> </ul>     |
| bit 1 | RBF: Receive Buffer Full Status bit                                                                                                                                                                                                  |
|       | <ul> <li>1 = Receive complete, I2CxRCV is full</li> <li>0 = Receive not complete, I2CxRCV is empty</li> <li>Hardware set when I2CxRCV is written with received byte. Hardware clear when software</li> <li>reads I2CxRCV.</li> </ul> |
| bit 0 | TBF: Transmit Buffer Full Status bit                                                                                                                                                                                                 |
|       | <ul> <li>1 = Transmit in progress, I2CxTRN is full</li> <li>0 = Transmit complete, I2CxTRN is empty</li> <li>Hardware set when software writes I2CxTRN. Hardware clear at completion of data transmission.</li> </ul>                |

### 18.1 UART Helpful Tips

- 1. In multi-node direct-connect UART networks, UART receive inputs react to the complementary logic level defined by the URXINV bit (UxMODE<4>), which defines the idle state, the default of which is logic high, (i.e., URXINV = 0). Because remote devices do not initialize at the same time, it is likely that one of the devices, because the RX line is floating, will trigger a start bit detection and will cause the first byte received after the device has been initialized to be invalid. To avoid this situation, the user should use a pull-up or pull-down resistor on the RX pin depending on the value of the URXINV bit.
  - a) If URXINV = 0, use a pull-up resistor on the RX pin.
  - b) If URXINV = 1, use a pull-down resistor on the RX pin.
- 2. The first character received on a wake-up from Sleep mode caused by activity on the UxRX pin of the UART module will be invalid. In Sleep mode, peripheral clocks are disabled. By the time the oscillator system has restarted and stabilized from Sleep mode, the baud rate bit sampling clock relative to the incoming UxRX bit timing is no longer synchronized, resulting in the first character being invalid. This is to be expected.

### 18.2 UART Resources

Many useful resources related to UART are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the product page using the link above, enter this UDL in your brought |
|-------|---------------------------------------------------------------------------------------------------------------|
|       | this URL in your prowser:                                                                                     |
|       | http://www.microchip.com/wwwproducts/                                                                         |
|       | Devices.aspx?dDocName=en546064                                                                                |

#### 18.2.1 KEY RESOURCES

- Section 17. "UART" (DS70188)
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All related dsPIC33F/PIC24H Family Reference Manuals Sections
- Development Tools

### REGISTER 18-1: UXMODE: UARTX MODE REGISTER (CONTINUED)

| bit 4   | URXINV: Receive Polarity Inversion bit<br>1 = UxRX Idle state is '0'<br>0 = UxRX Idle state is '1'                                                                                 |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 3   | BRGH: High Baud Rate Enable bit                                                                                                                                                    |
|         | <ul> <li>1 = BRG generates 4 clocks per bit period (4x baud clock, High-Speed mode)</li> <li>0 = BRG generates 16 clocks per bit period (16x baud clock, Standard mode)</li> </ul> |
| bit 2-1 | PDSEL<1:0>: Parity and Data Selection bits                                                                                                                                         |
|         | <ul> <li>11 = 9-bit data, no parity</li> <li>10 = 8-bit data, odd parity</li> <li>01 = 8-bit data, even parity</li> <li>00 = 8-bit data, no parity</li> </ul>                      |
| bit 0   | STSEL: Stop Bit Selection bit<br>1 = Two Stop bits<br>0 = One Stop bit                                                                                                             |

- **Note 1:** Refer to **Section 17. "UART**" (DS70188) in the *"dsPIC33F/PIC24H Family Reference Manual"* for information on enabling the UART module for receive or transmit operation.
  - 2: This feature is only available for the 16x BRG mode (BRGH = 0).

## REGISTER 18-2: UxSTA: UARTx STATUS AND CONTROL REGISTER (CONTINUED)

| bit 5 | <b>ADDEN:</b> Address Character Detect bit (bit 8 of received data = 1)                                                                                                                                                         |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = Address Detect mode enabled. If 9-bit mode is not selected, this does not take effect</li> <li>0 = Address Detect mode disabled</li> </ul>                                                                         |
| bit 4 | RIDLE: Receiver Idle bit (read-only)                                                                                                                                                                                            |
|       | <ul><li>1 = Receiver is Idle</li><li>0 = Receiver is active</li></ul>                                                                                                                                                           |
| bit 3 | PERR: Parity Error Status bit (read-only)                                                                                                                                                                                       |
|       | <ul><li>1 = Parity error has been detected for the current character (character at the top of the receive FIFO)</li><li>0 = Parity error has not been detected</li></ul>                                                        |
| bit 2 | FERR: Framing Error Status bit (read-only)                                                                                                                                                                                      |
|       | 1 = Framing error has been detected for the current character (character at the top of the receive FIFO)                                                                                                                        |
|       | 0 = Framing error has not been detected                                                                                                                                                                                         |
| bit 1 | OERR: Receive Buffer Overrun Error Status bit (read/clear only)                                                                                                                                                                 |
|       | <ul> <li>1 = Receive buffer has overflowed</li> <li>0 = Receive buffer has not overflowed. Clearing a previously set OERR bit (1 → 0 transition) will reset<br/>the receiver buffer and the UxRSR to the empty state</li> </ul> |
| bit 0 | URXDA: Receive Buffer Data Available bit (read-only)                                                                                                                                                                            |
|       | <ul> <li>1 = Receive buffer has data, at least one more character can be read</li> <li>0 = Receive buffer is empty</li> </ul>                                                                                                   |

**Note 1:** Refer to **Section 17. "UART**" (DS70188) in the *"dsPIC33F/PIC24H Family Reference Manual"* for information on enabling the UART module for transmit operation.

#### REGISTER 19-29: CiTRBnDLC: ECAN™ BUFFER n DATA LENGTH CONTROL (n = 0, 1, ..., 31)

| R/W-x                             | R/W-x                                                                                        | R/W-x                              | R/W-x | R/W-x                | R/W-x           | R/W-x           | R/W-x |  |  |
|-----------------------------------|----------------------------------------------------------------------------------------------|------------------------------------|-------|----------------------|-----------------|-----------------|-------|--|--|
|                                   |                                                                                              | EID<                               | 5:0>  |                      |                 | RTR             | RB1   |  |  |
| bit 15                            |                                                                                              |                                    |       |                      |                 | •               | bit 8 |  |  |
|                                   |                                                                                              |                                    |       |                      |                 |                 |       |  |  |
| U-0                               | U-0                                                                                          | U-0                                | R/W-x | R/W-x                | R/W-x           | R/W-x           | R/W-x |  |  |
| _                                 | — — RB0                                                                                      |                                    |       | DLC<3:0>             |                 |                 |       |  |  |
| bit 7                             |                                                                                              |                                    |       |                      |                 |                 | bit 0 |  |  |
|                                   |                                                                                              |                                    |       |                      |                 |                 |       |  |  |
| Legend:                           |                                                                                              |                                    |       |                      |                 |                 |       |  |  |
| R = Readable bit W = Writable bit |                                                                                              |                                    | bit   | U = Unimplen         | nented bit, rea | d as '0'        |       |  |  |
| -n = Value at POR '1'             |                                                                                              | '1' = Bit is set                   |       | '0' = Bit is cleared |                 | x = Bit is unkr | nown  |  |  |
|                                   |                                                                                              |                                    |       |                      |                 |                 |       |  |  |
| bit 15-10                         | EID<5:0>: EX                                                                                 | EID<5:0>: Extended Identifier bits |       |                      |                 |                 |       |  |  |
| bit 9                             | RTR: Remote Transmission Request bit                                                         |                                    |       |                      |                 |                 |       |  |  |
|                                   | <ul> <li>1 = Message will request remote transmission</li> <li>0 = Normal message</li> </ul> |                                    |       |                      |                 |                 |       |  |  |
| bit 8                             | RB1: Reserved Bit 1                                                                          |                                    |       |                      |                 |                 |       |  |  |
|                                   |                                                                                              |                                    |       |                      |                 |                 |       |  |  |

|         | User must set this bit to '0' per CAN protocol. |
|---------|-------------------------------------------------|
| bit 7-5 | Unimplemented: Read as '0'                      |
| bit 4   | RB0: Reserved Bit 0                             |
|         | User must set this bit to '0' per CAN protocol. |
| bit 3-0 | DLC<3:0>: Data Length Code bits                 |

# REGISTER 19-30: CITRBnDm: ECAN™ BUFFER n DATA FIELD BYTE m

 $(n = 0, 1, ..., 31; m = 0, 1, ..., 7)^{(1)}$ 

| R/W-x   | R/W-x | R/W-x | R/W-x | R/W-x  | R/W-x | R/W-x | R/W-x |
|---------|-------|-------|-------|--------|-------|-------|-------|
|         |       |       | TRBnD | m<7:0> |       |       |       |
| bit 7   |       |       |       |        |       |       | bit 0 |
|         |       |       |       |        |       |       |       |
| Legend: |       |       |       |        |       |       |       |

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
|-------------------|------------------|-----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-0 **TRBnDm<7:0>:** Data Field Buffer 'n' Byte 'm' bits

**Note 1:** The Most Significant Byte contains byte (m + 1) of the buffer.

| DC CHARACTERISTICS              |                                                                     |     | $\begin{array}{ll} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |        |       |           |  |  |
|---------------------------------|---------------------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-----------|--|--|
| Parameter<br>No. <sup>(3)</sup> | Typical <sup>(2)</sup>                                              | Мах | Units Conditions                                                                                                                                                                                                                                                                         |        |       |           |  |  |
| Idle Current (II                | Idle Current (IIDLE): Core OFF Clock ON Base Current <sup>(1)</sup> |     |                                                                                                                                                                                                                                                                                          |        |       |           |  |  |
| DC40d                           | 3                                                                   | 25  | mA                                                                                                                                                                                                                                                                                       | -40°C  |       |           |  |  |
| DC40a                           | 3                                                                   | 25  | mA                                                                                                                                                                                                                                                                                       | +25°C  |       |           |  |  |
| DC40b                           | 3                                                                   | 25  | mA                                                                                                                                                                                                                                                                                       | +85°C  | 3.3V  |           |  |  |
| DC40c                           | 3                                                                   | 25  | mA                                                                                                                                                                                                                                                                                       | +125°C |       |           |  |  |
| DC41d                           | 4                                                                   | 25  | mA                                                                                                                                                                                                                                                                                       | -40°C  |       | 16 MIPS   |  |  |
| DC41a                           | 5                                                                   | 25  | mA                                                                                                                                                                                                                                                                                       | +25°C  | 2 2\/ |           |  |  |
| DC41b                           | 6                                                                   | 25  | mA                                                                                                                                                                                                                                                                                       | +85°C  | 3.3 V |           |  |  |
| DC41c                           | 6                                                                   | 25  | mA                                                                                                                                                                                                                                                                                       | +125°C |       |           |  |  |
| DC42d                           | 8                                                                   | 25  | mA                                                                                                                                                                                                                                                                                       | -40°C  |       | 20 MIPS   |  |  |
| DC42a                           | 9                                                                   | 25  | mA                                                                                                                                                                                                                                                                                       | +25°C  | 2 2)/ |           |  |  |
| DC42b                           | 10                                                                  | 25  | mA                                                                                                                                                                                                                                                                                       | +85°C  | 3.3V  |           |  |  |
| DC42c                           | 10                                                                  | 25  | mA                                                                                                                                                                                                                                                                                       | +125°C |       |           |  |  |
| DC43a                           | 15                                                                  | 25  | mA                                                                                                                                                                                                                                                                                       | +25°C  |       |           |  |  |
| DC43d                           | 15                                                                  | 25  | mA                                                                                                                                                                                                                                                                                       | -40°C  | 2 2)/ |           |  |  |
| DC43b                           | 15                                                                  | 25  | mA                                                                                                                                                                                                                                                                                       | +85°C  | 5.50  | 30 MIF 3  |  |  |
| DC43c                           | 15                                                                  | 25  | mA                                                                                                                                                                                                                                                                                       | +125°C |       |           |  |  |
| DC44d                           | 16                                                                  | 25  | mA                                                                                                                                                                                                                                                                                       | -40°C  |       |           |  |  |
| DC44a                           | 16                                                                  | 25  | mA                                                                                                                                                                                                                                                                                       | +25°C  | 2 2\/ |           |  |  |
| DC44b                           | 16                                                                  | 25  | mA                                                                                                                                                                                                                                                                                       | +85°C  | 3.3 V | 40 IVIIES |  |  |
| DC44c                           | 16                                                                  | 25  | mA                                                                                                                                                                                                                                                                                       | +125°C | ]     |           |  |  |

#### TABLE 25-6: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

Note 1: Base IIDLE current is measured as follows:

 CPU core is off, oscillator is configured in EC mode and external clock active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)</li>

- · CLKO is configured as an I/O input pin in the Configuration word
- All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD, WDT and FSCM are disabled

• No peripheral modules are operating; however, every peripheral is being clocked (defined PMDx bits are set to zero and unimplemented PMDx bits are set to one)

- JTAG is disabled
- 2: Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.
- 3: These parameters are characterized but not tested in manufacturing.

| DC CHARACTERISTICS |                        |     | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |       |        |            |         |
|--------------------|------------------------|-----|-------------------------------------------------------|-------|--------|------------|---------|
| Parameter<br>No.   | Typical <sup>(2)</sup> | Max | Doze Ratio                                            | Units |        | Conditions |         |
| Doze Current       | (IDOZE) <sup>(1)</sup> |     |                                                       |       |        |            |         |
| DC73a              | 11                     | 35  | 1:2                                                   | mA    |        |            |         |
| DC73f              | 11                     | 30  | 1:64                                                  | mA    | -40°C  | 3.3V       | 40 MIPS |
| DC73g              | 11                     | 30  | 1:128                                                 | mA    |        |            |         |
| DC70a              | 42                     | 50  | 1:2                                                   | mA    |        |            |         |
| DC70f              | 26                     | 30  | 1:64                                                  | mA    | +25°C  | 3.3V       | 40 MIPS |
| DC70g              | 25                     | 30  | 1:128                                                 | mA    |        |            |         |
| DC71a              | 41                     | 50  | 1:2                                                   | mA    |        |            |         |
| DC71f              | 25                     | 30  | 1:64                                                  | mA    | +85°C  | 3.3V       | 40 MIPS |
| DC71g              | 24                     | 30  | 1:128                                                 | mA    | 7      |            |         |
| DC72a              | 42                     | 50  | 1:2                                                   | mA    |        |            |         |
| DC72f              | 26                     | 30  | 1:64                                                  | mA    | +125°C | 3.3V       | 40 MIPS |
| DC72g              | 25                     | 30  | 1:128                                                 | mA    | 7      |            |         |

#### TABLE 25-8: DC CHARACTERISTICS: DOZE CURRENT (IDOZE)

**Note 1:** IDOZE is primarily a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDOZE measurements are as follows:

- Oscillator is configured in EC mode and external clock active, OSC1 is driven with external square wave from rail-to-rail with overshoot/undershoot < 250 mV</li>
- CLKO is configured as an I/O input pin in the Configuration word
- All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD, WDT and FSCM are disabled
- CPU, SRAM, program memory and data memory are operational
- No peripheral modules are operating; however, every peripheral is being clocked (defined PMDx bits are set to zero and unimplemented PMDx bits are set to one)
- CPU executing while(1) statement
- JTAG is disabled
- **2:** Data in the "Typ" column is at 3.3V, +25°C unless otherwise stated.



# FIGURE 25-15: SPIX SLAVE MODE (FULL-DUPLEX CKE = 0, CKP = 1, SMP = 0) TIMING CHARACTERISTICS

# Revision C (March 2011)

This revision includes typographical and formatting changes throughout the data sheet text. In addition, all instances of VDDCORE have been removed.

All other major changes are referenced by their respective section in the following table.

| TABLE B-2: | MAJOR | SECTION  | UPDATES   |
|------------|-------|----------|-----------|
|            |       | 02011011 | 0. 5/1150 |

| Section Name                                                                        | Update Description                                                                                                                                                                                |
|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 2.0 "Guidelines for Getting Started with 16-Bit Digital Signal Controllers" | Updated the title of Section 2.3 "CPU Logic Filter Capacitor Connection (VCAP)".                                                                                                                  |
|                                                                                     | The frequency limitation for device PLL start-up conditions was updated in Section 2.7 "Oscillator Value Conditions on Device Start-up".                                                          |
|                                                                                     | The second paragraph in Section 2.9 "Unused I/Os" was updated.                                                                                                                                    |
| Section 4.0 "Memory Organization"                                                   | The All Resets values for the following SFRs in the Timer Register<br>Map were changed (see Table 4-6):<br>• TMR1<br>• TMR2<br>• TMR3<br>• TMR4<br>• TMR5<br>• TMR6<br>• TMR7<br>• TMR8<br>• TMR9 |
| Section 9.0 "Oscillator Configuration"                                              | Added Note 3 to the OSCCON: Oscillator Control Register (see Register 9-1).                                                                                                                       |
|                                                                                     | Added Note 2 to the CLKDIV: Clock Divisor Register (see Register 9-2).                                                                                                                            |
|                                                                                     | Added Note 1 to the PLLFBD: PLL Feedback Divisor Register (see Register 9-3).                                                                                                                     |
|                                                                                     | Added Note 2 to the OSCTUN: FRC Oscillator Tuning Register (see Register 9-4).                                                                                                                    |
| Section 21.0 "10-Bit/12-Bit<br>Analog-to-Digital Converter (ADC)"                   | Updated the VREFL references in the ADC1 module block diagram (see Figure 21-1).                                                                                                                  |
| Section 22.0 "Special Features"                                                     | Added a new paragraph and removed the third paragraph in <b>Section 22.1 "Configuration Bits"</b> .                                                                                               |
|                                                                                     | Added the column "RTSP Effects" to the Configuration Bits Descriptions (see Table 22-2).                                                                                                          |