

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

 $= K \in$ 

| Details                    |                                                                                   |
|----------------------------|-----------------------------------------------------------------------------------|
| Product Status             | Active                                                                            |
| Core Processor             | dsPIC                                                                             |
| Core Size                  | 16-Bit                                                                            |
| Speed                      | 40 MIPs                                                                           |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                                   |
| Peripherals                | AC'97, Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT               |
| Number of I/O              | 53                                                                                |
| Program Memory Size        | 64KB (64K x 8)                                                                    |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | -                                                                                 |
| RAM Size                   | 8K x 8                                                                            |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                         |
| Data Converters            | A/D 18x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                 |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 64-VFQFN Exposed Pad                                                              |
| Supplier Device Package    | 64-VQFN (9x9)                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33fj64gp206at-i-mr |
|                            |                                                                                   |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Pin Name                                           | Pin<br>Type                      | Buffer<br>Type                   | Description                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------------------------|----------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AN0-AN31                                           |                                  | Analog                           | Analog input channels.                                                                                                                                                                                                                                                                                                                                                                                                  |
| AVDD                                               | Р                                | Р                                | Positive supply for analog modules. This pin must be connected at all times.                                                                                                                                                                                                                                                                                                                                            |
| AVss                                               | Р                                | Р                                | Ground reference for analog modules.                                                                                                                                                                                                                                                                                                                                                                                    |
| CLKI<br>CLKO                                       | I<br>O                           | ST/CMOS                          | External clock source input. Always associated with OSC1 pin function.<br>Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator<br>mode. Optionally functions as CLKO in RC and EC modes. Always associated<br>with OSC2 pin function.                                                                                                                                                      |
| CN0-CN23                                           | 1                                | ST                               | Input change notification inputs.<br>Can be software programmed for internal weak pull-ups on all inputs.                                                                                                                                                                                                                                                                                                               |
| COFS<br>CSCK<br>CSDI<br>CSDO                       | I/O<br>I/O<br>I<br>O             | ST<br>ST<br>ST<br>—              | Data Converter Interface frame synchronization pin.<br>Data Converter Interface serial clock input/output pin.<br>Data Converter Interface serial data input pin.<br>Data Converter Interface serial data output pin.                                                                                                                                                                                                   |
| C1RX<br>C1TX<br>C2RX<br>C2TX                       | <br>0<br> <br>0                  | ST<br>—<br>ST<br>—               | ECAN1 bus receive pin.<br>ECAN1 bus transmit pin.<br>ECAN2 bus receive pin.<br>ECAN2 bus transmit pin.                                                                                                                                                                                                                                                                                                                  |
| PGED1<br>PGEC1<br>PGED2<br>PGEC2<br>PGED3<br>PGEC3 | I/O<br>I<br>I/O<br>I<br>I/O<br>I | ST<br>ST<br>ST<br>ST<br>ST<br>ST | Data I/O pin for programming/debugging communication channel 1.<br>Clock input pin for programming/debugging communication channel 1.<br>Data I/O pin for programming/debugging communication channel 2.<br>Clock input pin for programming/debugging communication channel 2.<br>Data I/O pin for programming/debugging communication channel 3.<br>Clock input pin for programming/debugging communication channel 3. |
| IC1-IC8                                            | I                                | ST                               | Capture inputs 1 through 8.                                                                                                                                                                                                                                                                                                                                                                                             |
| INTO<br>INT1<br>INT2<br>INT3<br>INT4               |                                  | ST<br>ST<br>ST<br>ST<br>ST       | External interrupt 0.<br>External interrupt 1.<br>External interrupt 2.<br>External interrupt 3.<br>External interrupt 4.                                                                                                                                                                                                                                                                                               |
| MCLR                                               | I/P                              | ST                               | Master Clear (Reset) input. This pin is an active-low Reset to the device.                                                                                                                                                                                                                                                                                                                                              |
| OCFA<br>OCFB<br>OC1-OC8                            | <br> <br> <br>0                  | ST<br>ST<br>—                    | Compare Fault A input (for Compare Channels 1, 2, 3 and 4).<br>Compare Fault B input (for Compare Channels 5, 6, 7 and 8).<br>Compare outputs 1 through 8.                                                                                                                                                                                                                                                              |
| OSC1<br>OSC2                                       | I<br>I/O                         | ST/CMOS                          | Oscillator crystal input. ST buffer when configured in RC mode;<br>CMOS otherwise.<br>Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator<br>mode. Optionally functions as CLKO in RC and EC modes.                                                                                                                                                                                       |
| RA0-RA7<br>RA9-RA10<br>RA12-RA15                   | I/O<br>I/O<br>I/O                | ST<br>ST<br>ST                   | PORTA is a bidirectional I/O port.                                                                                                                                                                                                                                                                                                                                                                                      |
| RB0-RB15                                           | I/O                              | ST                               | PORTB is a bidirectional I/O port.                                                                                                                                                                                                                                                                                                                                                                                      |
| RC1-RC4<br>RC12-RC15                               | I/O<br>I/O                       | ST<br>ST                         | PORTC is a bidirectional I/O port.                                                                                                                                                                                                                                                                                                                                                                                      |
| RD0-RD15                                           | I/O                              | ST                               | PORTD is a bidirectional I/O port.                                                                                                                                                                                                                                                                                                                                                                                      |
| RE0-RE7                                            | I/O                              | ST                               | PORTE is a bidirectional I/O port.                                                                                                                                                                                                                                                                                                                                                                                      |
| RF0-RF8<br>RF12-RF13                               | I/O<br>I/O                       | ST<br>ST                         | PORTF is a bidirectional I/O port.                                                                                                                                                                                                                                                                                                                                                                                      |

### TABLE 1-1: PINOUT I/O DESCRIPTIONS

Legend: CMOS = CMOS compatible input or output; ST = Schmitt Trigger input with CMOS levels; Analog = Analog input; P = Pow O = Output; I = Input

| <b>TABLE 1-1:</b> | ABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) |                |                                                                |  |  |  |  |
|-------------------|-----------------------------------------------|----------------|----------------------------------------------------------------|--|--|--|--|
| Pin Name          | Pin<br>Type                                   | Buffer<br>Type | Description                                                    |  |  |  |  |
| RG0-RG3           | I/O                                           | ST             | PORTG is a bidirectional I/O port.                             |  |  |  |  |
| RG6-RG9           | I/O                                           | ST             |                                                                |  |  |  |  |
| RG12-RG15         | I/O                                           | ST             |                                                                |  |  |  |  |
| SCK1              | I/O                                           | ST             | Synchronous serial clock input/output for SPI1.                |  |  |  |  |
| SDI1              | 1                                             | ST             | SPI1 data in.                                                  |  |  |  |  |
| SDO1              | 0                                             | _              | SPI1 data out.                                                 |  |  |  |  |
| SS1               | I/O                                           | ST             | SPI1 slave synchronization or frame pulse I/O.                 |  |  |  |  |
| SCK2              | I/O                                           | ST             | Synchronous serial clock input/output for SPI2.                |  |  |  |  |
| SDI2              | 1                                             | ST             | SPI2 data in.                                                  |  |  |  |  |
| SDO2              | 0                                             |                | SPI2 data out.                                                 |  |  |  |  |
| SS2               | I/O                                           | ST             | SPI2 slave synchronization or frame pulse I/O.                 |  |  |  |  |
| SCL1              | I/O                                           | ST             | Synchronous serial clock input/output for I2C1.                |  |  |  |  |
| SDA1              | I/O                                           | ST             | Synchronous serial data input/output for I2C1.                 |  |  |  |  |
| SCL2              | I/O                                           | ST             | Synchronous serial clock input/output for I2C2.                |  |  |  |  |
| SDA2              | I/O                                           | ST             | Synchronous serial data input/output for I2C2.                 |  |  |  |  |
| SOSCI             |                                               | ST/CMOS        | 32.768 kHz low-power oscillator crystal input; CMOS otherwise. |  |  |  |  |
| SOSCO             | 0                                             | _              | 32.768 kHz low-power oscillator crystal output.                |  |  |  |  |
| TMS               | 1                                             | ST             | JTAG Test mode select pin.                                     |  |  |  |  |
| тск               | 1                                             | ST             | JTAG test clock input pin.                                     |  |  |  |  |
| TDI               | 1                                             | ST             | JTAG test data input pin.                                      |  |  |  |  |
| TDO               | 0                                             | _              | JTAG test data output pin.                                     |  |  |  |  |
| T1CK              |                                               | ST             | Timer1 external clock input.                                   |  |  |  |  |
| T2CK              | I                                             | ST             | Timer2 external clock input.                                   |  |  |  |  |
| T3CK              | I                                             | ST             | Timer3 external clock input.                                   |  |  |  |  |
| T4CK              | I                                             | ST             | Timer4 external clock input.                                   |  |  |  |  |
| T5CK              | I                                             | ST             | Timer5 external clock input.                                   |  |  |  |  |
| T6CK              | I                                             | ST             | Timer6 external clock input.                                   |  |  |  |  |
| T7CK              | I                                             | ST             | Timer7 external clock input.                                   |  |  |  |  |
| T8CK              | I                                             | ST             | Timer8 external clock input.                                   |  |  |  |  |
| T9CK              |                                               | ST             | Timer9 external clock input.                                   |  |  |  |  |
| U1CTS             | I                                             | ST             | UART1 clear to send.                                           |  |  |  |  |
| U1RTS             | 0                                             | —              | UART1 ready to send.                                           |  |  |  |  |
| U1RX              | 1                                             | ST             | UART1 receive.                                                 |  |  |  |  |
| U1TX              | 0                                             |                | UART1 transmit.                                                |  |  |  |  |
| U2CTS             |                                               | ST             | UART2 clear to send.                                           |  |  |  |  |
| U2RTS             | 0                                             |                | UART2 ready to send.                                           |  |  |  |  |
| U2RX              |                                               | ST             | UART2 receive.                                                 |  |  |  |  |
| U2TX              | 0                                             | _              | UART2 transmit.                                                |  |  |  |  |
| VDD               | P                                             | —              | Positive supply for peripheral logic and I/O pins.             |  |  |  |  |
| VCAP              | P                                             | —              | CPU logic fiter capacitor connection.                          |  |  |  |  |
| Vss               | P                                             | <u> </u>       | Ground reference for logic and I/O pins.                       |  |  |  |  |
| VREF+             |                                               | Analog         | Analog voltage reference (high) input.                         |  |  |  |  |
| VREF-             |                                               | Analog         | Analog voltage reference (low) input.                          |  |  |  |  |
| Legend: CN        | IOS = CMO                                     | S compatible   | e input or output; Analog = Analog input; P = Power            |  |  |  |  |

## TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

Legend: CMOS = CMOS compatible input or output; ST = Schmitt Trigger input with CMOS levels;

Analog = Analog input; O = Output; P = Power I = Input

## 3.4 CPU Control Registers

CPU control registers include:

- SR: CPU Status Register
- CORCON: Core Control Register

### REGISTER 3-1: SR: CPU STATUS REGISTER

| R-0                  | R-0                     | R/C-0                                  | R/C-0             | R-0              | R/C-0              | R -0            | R/W-0      |
|----------------------|-------------------------|----------------------------------------|-------------------|------------------|--------------------|-----------------|------------|
| OA                   | OB                      | SA <sup>(1)</sup>                      | SB <sup>(1)</sup> | OAB              | SAB                | DA              | DC         |
| bit 15               |                         |                                        |                   |                  |                    |                 | bit 8      |
| R/W-0 <sup>(2)</sup> | R/W-0 <sup>(3)</sup>    | R/W-0 <sup>(3)</sup>                   |                   |                  |                    |                 |            |
| R/W-0-/              | IPL<2:0> <sup>(2)</sup> | R/W-0(**                               | R-0<br>RA         | R/W-0            | R/W-0<br>OV        | R/W-0<br>Z      | R/W-0<br>C |
| bit 7                | IFL~2.0× 7              |                                        | Γ.A               | IN               | 00                 | 2               | bit (      |
|                      |                         |                                        |                   |                  |                    |                 | Dit        |
| Legend:              |                         |                                        |                   |                  |                    |                 |            |
| C = Clear only       | bit                     | R = Readable                           | bit               | U = Unimpler     | mented bit, read   | as '0'          |            |
| S = Set only bi      | t                       | W = Writable                           | bit               | -n = Value at    | POR                |                 |            |
| '1' = Bit is set     |                         | '0' = Bit is clea                      | ared              | x = Bit is unk   | nown               |                 |            |
|                      |                         |                                        |                   |                  |                    |                 |            |
| bit 15               |                         | ator A Overflov                        |                   |                  |                    |                 |            |
|                      |                         | ator A overflowe<br>ator A has not o   |                   |                  |                    |                 |            |
| bit 14               |                         | ator B Overflov                        |                   |                  |                    |                 |            |
|                      | 1 = Accumula            | ator B overflowe                       | ed                |                  |                    |                 |            |
|                      |                         | ator B has not c                       |                   |                  |                    |                 |            |
| bit 13               |                         | ator A Saturatio                       |                   |                  |                    |                 |            |
|                      |                         | ator A is saturat<br>ator A is not sat |                   | en saturated at  | some time          |                 |            |
| bit 12               |                         | ator B Saturatio                       |                   | tus bit(1)       |                    |                 |            |
| Sit 12               |                         | ator B is saturat                      | -                 |                  | some time          |                 |            |
|                      | 0 = Accumula            | ator B is not sat                      | urated            |                  |                    |                 |            |
| bit 11               | <b>OAB:</b> OA    C     | B Combined A                           | ccumulator C      | verflow Status   | bit                |                 |            |
|                      |                         | ators A or B have                      |                   |                  |                    |                 |            |
| bit 10               |                         | ccumulators A<br>B Combined Ac         |                   |                  |                    |                 |            |
|                      |                         |                                        |                   | -                | urated at some     | time in the pas | t          |
|                      |                         | ccumulator A o                         |                   |                  |                    |                 | •          |
|                      | Note: T                 | his bit may be r                       | ead or cleare     | d (not set). Cle | aring this bit wil | I clear SA and  | SB.        |
| bit 9                | DA: DO Loop             | Active bit                             |                   |                  |                    |                 |            |
|                      | 1 = DO <b>loop</b> ir   | n progress<br>ot in progress           |                   |                  |                    |                 |            |
|                      |                         |                                        |                   |                  |                    |                 |            |

- 2: The IPL<2:0> bits are concatenated with the IPL<3> bit (CORCON<3>) to form the CPU Interrupt Priority Level. The value in parentheses indicates the IPL if IPL<3> = 1. User interrupts are disabled when IPL<3> = 1.
- 3: The IPL<2:0> Status bits are read only when NSTDIS = 1 (INTCON1<15>).

| U-0             | U-0                                                      | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W-0          | R/W-0                | R-0             | R-0              | R-0   |
|-----------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|-----------------|------------------|-------|
| —               | —                                                        | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | US             | EDT <sup>(1)</sup>   |                 | DL<2:0>          |       |
| bit 15          |                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |                      |                 |                  | bit   |
| R/W-0           | R/W-0                                                    | R/W-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W-0          | R/C-0                | R/W-0           | R/W-0            | R/W-0 |
| SATA            | SATB                                                     | SATDW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ACCSAT         | IPL3(2)              | PSV             | RND              | IF    |
| bit 7           | ·                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                | ·                    |                 | ·                | bit   |
| Legend:         |                                                          | C = Clear onl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | y bit          |                      |                 |                  |       |
| R = Readable    | e bit                                                    | W = Writable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | bit            | -n = Value at        | POR             | '1' = Bit is set |       |
| 0' = Bit is cle | ared                                                     | 'x = Bit is unk                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | nown           | U = Unimpler         | mented bit, rea | d as '0'         |       |
| bit 15-13       | Unimplemen                                               | ted: Read as '                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0'             |                      |                 |                  |       |
| bit 12          | US: DSP Mul                                              | tiply Unsigned                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Signed Contr   | ol bit               |                 |                  |       |
|                 | Ų                                                        | ne multiplies a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | U U            |                      |                 |                  |       |
|                 | •                                                        | ne multiplies a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | •              | (1)                  |                 |                  |       |
| bit 11          | -                                                        | D Loop Termina                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                |                      |                 |                  |       |
|                 | <ul> <li>⊥ = Terminate</li> <li>0 = No effect</li> </ul> | e executing DO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | loop at end o  | f current loop it    | eration         |                  |       |
| bit 10-8        | DL<2:0>: DO                                              | Loop Nesting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Level Status b | oits                 |                 |                  |       |
|                 | 111 <b>= 7</b> DO <b>lo</b>                              | ops active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                      |                 |                  |       |
|                 | •                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |                      |                 |                  |       |
|                 | 001 = 1 DO lo                                            | op active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                |                      |                 |                  |       |
|                 | 000 <b>= 0</b> DO <b>lo</b>                              | ops active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |                      |                 |                  |       |
| bit 7           |                                                          | Saturation Ena                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                |                      |                 |                  |       |
|                 |                                                          | ator A saturatio<br>ator A saturatio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                |                      |                 |                  |       |
| bit 6           |                                                          | Saturation Ena                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                |                      |                 |                  |       |
| bit o           |                                                          | ator B saturatio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |                      |                 |                  |       |
|                 | 0 = Accumula                                             | ator B saturatio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | n disabled     |                      |                 |                  |       |
| bit 5           |                                                          | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -              | gine Saturation      | Enable bit      |                  |       |
|                 | •                                                        | ce write saturatice write saturatice write saturatice write saturatice saturatice write w |                |                      |                 |                  |       |
| bit 4           | -                                                        | cumulator Satu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                | Select hit           |                 |                  |       |
|                 |                                                          | ration (super s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |                      |                 |                  |       |
|                 |                                                          | ration (normal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                |                      |                 |                  |       |
| bit 3           | IPL3: CPU In                                             | terrupt Priority                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Level Status   | bit 3 <sup>(2)</sup> |                 |                  |       |
|                 |                                                          | rupt priority lev<br>rupt priority lev                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |                      |                 |                  |       |
| bit 2           |                                                          | n Space Visibil                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |                      |                 |                  |       |
|                 |                                                          | space visible ir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |                      |                 |                  |       |
|                 | 0 = Program                                              | space not visib                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | le in data spa | се                   |                 |                  |       |
| bit 1           |                                                          | ng Mode Seleo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                |                      |                 |                  |       |
|                 | ,                                                        | onventional) ro<br>(convergent) r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0              |                      |                 |                  |       |
| bit 0           |                                                          | Fractional Mul                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -              |                      |                 |                  |       |
|                 |                                                          | ode enabled fo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                |                      |                 |                  |       |
|                 | ∩ = Fractiona                                            | I mode enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | d for DSP mul  | Itinly ons           |                 |                  |       |

### REGISTER 3-2: CORCON: CORE CONTROL REGISTER

Note 1: This bit will always read as '0'.

2: The IPL3 bit is concatenated with the IPL<2:0> bits (SR<7:5>) to form the CPU interrupt priority level.

## 7.0 INTERRUPT CONTROLLER

- **Note 1:** This data sheet summarizes the features of the dsPIC33FJXXXGPX06A/X08A/ X10A family of devices. However, it is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 6. "Interrupts" (DS70184) in the "dsPIC33F/PIC24H Familv Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.

The dsPIC33FJXXXGPX06A/X08A/X10A interrupt controller reduces the numerous peripheral interrupt request signals to a single interrupt request signal to the dsPIC33FJXXXGPX06A/X08A/X10A CPU. It has the following features:

- Up to eight processor exceptions and software traps
- Seven user-selectable priority levels
- Interrupt Vector Table (IVT) with up to 118 vectors
- A unique vector for each interrupt or exception source
- · Fixed priority within a specified user priority level
- Alternate Interrupt Vector Table (AIVT) for debug support
- · Fixed interrupt entry and return latencies

## 7.1 Interrupt Vector Table

The Interrupt Vector Table is shown in Figure 7-1. The IVT resides in program memory, starting at location 000004h. The IVT contains 126 vectors consisting of eight non-maskable trap vectors plus up to 118 sources of interrupt. In general, each interrupt source has its own vector. Each interrupt vector contains a 24-bit wide address. The value programmed into each interrupt vector location is the starting address of the associated Interrupt Service Routine (ISR).

Interrupt vectors are prioritized in terms of their natural priority; this priority is linked to their position in the vector table. All other things being equal, lower addresses have a higher natural priority. For example, the interrupt associated with vector 0 will take priority over interrupts at any other vector address.

dsPIC33FJXXXGPX06A/X08A/X10A devices implement up to 67 unique interrupts and five non-maskable traps. These are summarized in Table 7-1 and Table 7-2.

## 7.1.1 ALTERNATE VECTOR TABLE

The Alternate Interrupt Vector Table (AIVT) is located after the IVT, as shown in Figure 7-1. Access to the AIVT is provided by the ALTIVT control bit (INTCON2<15>). If the ALTIVT bit is set, all interrupt and exception processes use the alternate vectors instead of the default vectors. The alternate vectors are organized in the same manner as the default vectors.

The AIVT supports debugging by providing a means to switch between an application and a support environment without requiring the interrupt vectors to be reprogrammed. This feature also enables switching between applications for evaluation of different software algorithms at run time. If the AIVT is not needed, the AIVT should be programmed with the same addresses used in the IVT.

## 7.2 Reset Sequence

A device Reset is not a true exception because the interrupt controller is not involved in the Reset process. The dsPIC33FJXXXGPX06A/X08A/X10A device clears its registers in response to a Reset, which forces the PC to zero. The digital signal controller then begins program execution at location 0x000000. The user programs a GOTO instruction at the Reset address which redirects program execution to the appropriate start-up routine.

**Note:** Any unimplemented or unused vector locations in the IVT and AIVT should be programmed with the address of a default interrupt handler routine that contains a RESET instruction.

| R/W-0         | R/W-0                                                                                                  | U-0                             | R/W-0            | R/W-0            | R/W-0            | R/W-0           | R/W-0   |
|---------------|--------------------------------------------------------------------------------------------------------|---------------------------------|------------------|------------------|------------------|-----------------|---------|
| T6IF          | DMA4IF                                                                                                 |                                 | OC8IF            | OC7IF            | OC6IF            | OC5IF           | IC6IF   |
| bit 15        |                                                                                                        |                                 |                  |                  | •                |                 | bit     |
|               |                                                                                                        |                                 |                  |                  |                  |                 |         |
| R/W-0         | R/W-0                                                                                                  | R/W-0                           | R/W-0            | R/W-0            | R/W-0            | R/W-0           | R/W-0   |
| IC5IF         | IC4IF                                                                                                  | IC3IF                           | DMA3IF           | C1IF             | C1RXIF           | SPI2IF          | SPI2EIF |
| bit 7         |                                                                                                        |                                 |                  |                  |                  |                 | bit     |
| Legend:       |                                                                                                        |                                 |                  |                  |                  |                 |         |
| R = Readable  | e bit                                                                                                  | W = Writable                    | bit              | U = Unimplei     | mented bit, read | as '0'          |         |
| -n = Value at | POR                                                                                                    | '1' = Bit is set                |                  | '0' = Bit is cle | ared             | x = Bit is unkr | nown    |
|               |                                                                                                        |                                 |                  |                  |                  |                 |         |
| bit 15        |                                                                                                        | Interrupt Flag                  |                  |                  |                  |                 |         |
|               |                                                                                                        | equest has oc                   |                  |                  |                  |                 |         |
| bit 11        | •                                                                                                      | equest has no                   |                  | amplata Intorr   | unt Flog Status  | h:t             |         |
| bit 14        |                                                                                                        | equest has oc                   |                  |                  | upt Flag Status  | DIL             |         |
|               |                                                                                                        | equest has no                   |                  |                  |                  |                 |         |
| bit 13        | Unimplemen                                                                                             | ted: Read as '                  | 0'               |                  |                  |                 |         |
| bit 12        | OC8IF: Outpu                                                                                           | ut Compare Ch                   | annel 8 Interr   | upt Flag Status  | s bit            |                 |         |
|               |                                                                                                        | equest has oc                   |                  |                  |                  |                 |         |
| L:1 11        | 0 = Interrupt request has not occurred                                                                 |                                 |                  |                  |                  |                 |         |
| bit 11        | <b>OC7IF:</b> Output Compare Channel 7 Interrupt Flag Status bit<br>1 = Interrupt request has occurred |                                 |                  |                  |                  |                 |         |
|               | •                                                                                                      | equest has no                   |                  |                  |                  |                 |         |
| bit 10        | OC6IF: Outpu                                                                                           | ut Compare Ch                   | annel 6 Interr   | upt Flag Status  | s bit            |                 |         |
|               | •                                                                                                      | equest has oc<br>equest has no  |                  |                  |                  |                 |         |
| bit 9         | •                                                                                                      | •                               |                  | upt Flag Status  | s bit            |                 |         |
|               | -                                                                                                      | equest has oc                   |                  | apt i lag olalat |                  |                 |         |
|               |                                                                                                        | equest has no                   |                  |                  |                  |                 |         |
| bit 8         | -                                                                                                      | Capture Chann                   | -                | -lag Status bit  |                  |                 |         |
|               |                                                                                                        | equest has oc                   |                  |                  |                  |                 |         |
| bit 7         | •                                                                                                      | equest has no<br>Capture Chann  |                  | -lag Status hit  |                  |                 |         |
|               |                                                                                                        | equest has oc                   |                  | lay Status bit   |                  |                 |         |
|               |                                                                                                        | equest has no                   |                  |                  |                  |                 |         |
| bit 6         | IC4IF: Input C                                                                                         | Capture Chann                   | el 4 Interrupt F | Flag Status bit  |                  |                 |         |
|               | •                                                                                                      | equest has oc                   |                  |                  |                  |                 |         |
| L:1 F         | -                                                                                                      | equest has no                   |                  | The Otative hit  |                  |                 |         |
| bit 5         |                                                                                                        | Capture Chann<br>request has oc | -                | -lag Status bit  |                  |                 |         |
|               | •                                                                                                      | equest has no                   |                  |                  |                  |                 |         |
| bit 4         | DMA3IF: DM                                                                                             | A Channel 3 D                   | ata Transfer C   | Complete Interr  | upt Flag Status  | bit             |         |
|               |                                                                                                        | equest has oc                   |                  |                  |                  |                 |         |
| L:1 0         | -                                                                                                      | equest has no                   |                  | L :4             |                  |                 |         |
| bit 3         |                                                                                                        | Event Interrup                  | -                | JIC              |                  |                 |         |
|               |                                                                                                        | equest has oc<br>equest has no  |                  |                  |                  |                 |         |

| REGISTER 7      | '-8: IFS3: I    | INTERRUPT                                                                                              | FLAG STAT       | US REGIST        | ER 3             |                 |       |  |  |
|-----------------|-----------------|--------------------------------------------------------------------------------------------------------|-----------------|------------------|------------------|-----------------|-------|--|--|
| U-0             | U-0             | R/W-0                                                                                                  | R/W-0           | R/W-0            | U-0              | U-0             | R/W-0 |  |  |
| _               | _               | DMA5IF                                                                                                 | DCIIF           | DCIEIF           | _                | —               | C2IF  |  |  |
| bit 15          |                 |                                                                                                        |                 | •                |                  |                 | bit 8 |  |  |
| R/W-0           | R/W-0           | R/W-0                                                                                                  | R/W-0           | R/W-0            | R/W-0            | R/W-0           | R/W-0 |  |  |
| C2RXIF          | INT4IF          | INT3IF                                                                                                 | T9IF            | T8IF             | MI2C2IF          | SI2C2IF         | T7IF  |  |  |
| bit 7           |                 |                                                                                                        |                 |                  |                  |                 | bit 0 |  |  |
| Legend:         |                 |                                                                                                        |                 |                  |                  |                 |       |  |  |
| R = Readable    | bit             | W = Writable                                                                                           | bit             | U = Unimple      | mented bit, read | as '0'          |       |  |  |
| -n = Value at I |                 | '1' = Bit is set                                                                                       |                 | '0' = Bit is cle |                  | x = Bit is unkn | own   |  |  |
|                 |                 |                                                                                                        |                 |                  |                  |                 |       |  |  |
| bit 15-14       | Unimplemen      | ted: Read as '                                                                                         | 0'              |                  |                  |                 |       |  |  |
| bit 13          | DMA5IF: DM      | A Channel 5 D                                                                                          | ata Transfer (  | Complete Inter   | rupt Flag Status | bit             |       |  |  |
|                 |                 | request has oc<br>request has no                                                                       |                 |                  |                  |                 |       |  |  |
| bit 12          | DCIIF: DCI E    | vent Interrupt I                                                                                       | -lag Status bit |                  |                  |                 |       |  |  |
|                 | 1 = Interrupt   | request has oc                                                                                         | curred          |                  |                  |                 |       |  |  |
|                 | •               | request has no                                                                                         |                 |                  |                  |                 |       |  |  |
| bit 11          |                 | Error Interrupt                                                                                        | U               | it               |                  |                 |       |  |  |
|                 |                 | <ul> <li>1 = Interrupt request has occurred</li> <li>0 = Interrupt request has not occurred</li> </ul> |                 |                  |                  |                 |       |  |  |
| bit 10-9        | Unimplemen      | Unimplemented: Read as '0'                                                                             |                 |                  |                  |                 |       |  |  |
| bit 8           | C2IF: ECAN2     | C2IF: ECAN2 Event Interrupt Flag Status bit                                                            |                 |                  |                  |                 |       |  |  |
|                 | •               | request has oc<br>request has no                                                                       |                 |                  |                  |                 |       |  |  |
| bit 7           | C2RXIF: ECA     | AN2 Receive D                                                                                          | ata Ready Int   | errupt Flag Sta  | atus bit         |                 |       |  |  |
|                 |                 | request has oc<br>request has no                                                                       |                 |                  |                  |                 |       |  |  |
| bit 6           | •               | rnal Interrupt 4                                                                                       |                 | it               |                  |                 |       |  |  |
|                 | 1 = Interrupt i | request has oc<br>request has no                                                                       | curred          |                  |                  |                 |       |  |  |
| bit 5           | INT3IF: Exter   | rnal Interrupt 3                                                                                       | Flag Status b   | it               |                  |                 |       |  |  |
|                 | •               | request has oc<br>request has no                                                                       |                 |                  |                  |                 |       |  |  |
| bit 4           | -               | Interrupt Flag                                                                                         |                 |                  |                  |                 |       |  |  |
|                 | 1 = Interrupt i | request has oc                                                                                         | curred          |                  |                  |                 |       |  |  |
|                 | 0 = Interrupt   | request has no                                                                                         | t occurred      |                  |                  |                 |       |  |  |
| bit 3           |                 | Interrupt Flag                                                                                         |                 |                  |                  |                 |       |  |  |
|                 |                 | request has oc                                                                                         |                 |                  |                  |                 |       |  |  |
| bit 2           | -               | request has no<br>2 Master Even                                                                        |                 | ag Status bit    |                  |                 |       |  |  |
| SIL Z           |                 | request has oc                                                                                         | •               | ug oluluo bit    |                  |                 |       |  |  |
|                 |                 | request has no                                                                                         |                 |                  |                  |                 |       |  |  |
| bit 1           | SI2C2IF: 12C    | 2 Slave Events                                                                                         | Interrupt Flag  | g Status bit     |                  |                 |       |  |  |
|                 |                 | request has oc                                                                                         |                 |                  |                  |                 |       |  |  |
|                 | -               | request has no                                                                                         |                 |                  |                  |                 |       |  |  |
| bit 0           |                 | Interrupt Flag                                                                                         |                 |                  |                  |                 |       |  |  |
|                 |                 | request has oc<br>request has no                                                                       |                 |                  |                  |                 |       |  |  |
|                 |                 | iequest nas no                                                                                         |                 |                  |                  |                 |       |  |  |

## REGISTER 8-7: DMACS0: DMA CONTROLLER STATUS REGISTER 0 (CONTINUED)

| bit 3 | XWCOL3: Channel 3 DMA RAM Write Collision Flag bit |
|-------|----------------------------------------------------|
|       | 1 = Write collision detected                       |
|       | 0 = No write collision detected                    |
| bit 2 | XWCOL2: Channel 2 DMA RAM Write Collision Flag bit |
|       | 1 = Write collision detected                       |
|       | 0 = No write collision detected                    |
| bit 1 | XWCOL1: Channel 1 DMA RAM Write Collision Flag bit |
|       | 1 = Write collision detected                       |
|       | 0 = No write collision detected                    |
| bit 0 | XWCOL0: Channel 0 DMA RAM Write Collision Flag bit |
|       | 1 = Write collision detected                       |
|       | 0 = No write collision detected                    |

NOTES:

## 17.2 <sup>2</sup>C Resources

Many useful resources related to  $I^2C$  are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the product page using the link above, enter |
|-------|--------------------------------------------------------------------------------------|
|       | this URL in your browser:                                                            |
|       | http://www.microchip.com/wwwproducts/                                                |
|       | Devices.aspx?dDocName=en546064                                                       |

### 17.2.1 KEY RESOURCES

- Section 11. "Inter-Integrated Circuit™ (I<sup>2</sup>C™)" (DS70195)
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All related dsPIC33F/PIC24H Family Reference Manuals Sections
- Development Tools

## 17.3 I<sup>2</sup>C Control Registers

I2CxCON and I2CxSTAT are control and status registers, respectively. The I2CxCON register is readable and writable. The lower six bits of I2CxSTAT are read-only. The remaining bits of the I2CSTAT are read/write.

I2CxRSR is the shift register used for shifting data, whereas I2CxRCV is the buffer register to which data bytes are written, or from which data bytes are read. I2CxRCV is the receive buffer. I2CxTRN is the transmit register to which bytes are written during a transmit operation.

The I2CxADD register holds the slave address. A status bit, ADD10, indicates 10-bit Address mode. The I2CxBRG acts as the Baud Rate Generator (BRG) reload value.

In receive operations, I2CxRSR and I2CxRCV together form a double-buffered receiver. When I2CxRSR receives a complete byte, it is transferred to I2CxRCV and an interrupt pulse is generated.

### REGISTER 18-2: UxSTA: UARTx STATUS AND CONTROL REGISTER

| R/W-0    | R/W-0  | R/W-0    | U-0 | R/W-0 HC | R/W-0                | R-0   | R-1   |
|----------|--------|----------|-----|----------|----------------------|-------|-------|
| UTXISEL1 | UTXINV | UTXISEL0 | —   | UTXBRK   | UTXEN <sup>(1)</sup> | UTXBF | TRMT  |
| bit 15   |        |          |     |          |                      |       | bit 8 |

| R/W-0  | R/W-0   | R/W-0 | R-1   | R-0  | R-0  | R/C-0 | R-0   |
|--------|---------|-------|-------|------|------|-------|-------|
| URXISE | EL<1:0> | ADDEN | RIDLE | PERR | FERR | OERR  | URXDA |
| bit 7  |         |       |       |      |      |       | bit 0 |

| Legend: HC = Hardware cleared |                  | C = Clear only bit                 |                    |  |
|-------------------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit              | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR             | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 15.13 UTXISEL<1:0>: Transmission Interrupt Mode Selection bits 11 = Reserved; do not use 10 = Interrupt when a character is transferred to the Transmit Shift Register, and as a result, the transmit buffer becomes empty 01 = Interrupt when the last character is shifted out of the Transmit Shift Register; all transmit operations are completed 00 = Interrupt when a character is transferred to the Transmit Shift Register (this implies there is at least one character open in the transmit buffer) bit 14 UTXINV: Transmit Polarity Inversion bit If IREN = 0: 1 = UxTX Idle state is '0' 0 = UxTX Idle state is '1' If IREN = 1: 1 = IrDA<sup>®</sup> encoded UxTX Idle state is '1' 0 = IrDA<sup>®</sup> encoded UxTX Idle state is '0' bit 12 Unimplemented: Read as '0' bit 11 UTXBRK: Transmit Break bit 1 = Send Sync Break on next transmission - Start bit, followed by twelve '0' bits, followed by Stop bit; cleared by hardware upon completion 0 = Sync Break transmission disabled or completed UTXEN: Transmit Enable bit<sup>(1)</sup> bit 10 1 = Transmit enabled, UxTX pin controlled by UARTx 0 = Transmit disabled, any pending transmission is aborted and buffer is reset. UxTX pin controlled by port bit 9 UTXBF: Transmit Buffer Full Status bit (read-only) 1 = Transmit buffer is full 0 = Transmit buffer is not full, at least one more character can be written bit 8 **TRMT:** Transmit Shift Register Empty bit (read-only) 1 = Transmit Shift Register is empty and transmit buffer is empty (the last transmission has completed) 0 = Transmit Shift Register is not empty, a transmission is in progress or queued bit 7-6 URXISEL<1:0>: Receive Interrupt Mode Selection bits 11 = Interrupt is set on UxRSR transfer making the receive buffer full (i.e., has 4 data characters) 10 = Interrupt is set on UxRSR transfer making the receive buffer 3/4 full (i.e., has 3 data characters) 0x = Interrupt is set when any character is received and transferred from the UxRSR to the receive buffer. Receive buffer has one or more characters

**Note 1:** Refer to **Section 17. "UART"** (DS70188) in the *"dsPIC33F/PIC24H Family Reference Manual"* for information on enabling the UART module for transmit operation.

| Bit Field | Register | RTSP<br>Effect | Description                                                                                                                                                                                                                                               |
|-----------|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSS<2:0>  | FSS      | Immediate      | Secure Segment Program Flash Code Protection Size                                                                                                                                                                                                         |
|           |          |                | (FOR 128K and 256K DEVICES)<br>x11 = No Secure program Flash segment                                                                                                                                                                                      |
|           |          |                | Secure space is 8K IW less BS<br>110 = Standard security; secure program Flash segment starts at End of<br>BS, ends at 0x003FFE<br>010 = High security; secure program Flash segment starts at End of BS,<br>ends at 0x003FFE                             |
|           |          |                | Secure space is 16K IW less BS<br>101 = Standard security; secure program Flash segment starts at End of<br>BS, ends at 0x007FFE<br>001 = High security; secure program Flash segment starts at End of BS,                                                |
|           |          |                | ends at 0x007FFE                                                                                                                                                                                                                                          |
|           |          |                | Secure space is 32K IW less BS<br>100 = Standard security; secure program Flash segment starts at End of<br>BS, ends at 0x00FFFE<br>000 = High security; secure program Flash segment starts at End of BS,<br>ends at 0x00FFFE                            |
|           |          |                | (FOR 64K DEVICES)<br>x11 = No Secure program Flash segment                                                                                                                                                                                                |
|           |          |                | Secure space is 4K IW less BS<br>110 = Standard security; secure program Flash segment starts at End of<br>BS, ends at 0x001FFE<br>010 = High security; secure program Flash segment starts at End of BS,<br>ends at 0x001FFE                             |
|           |          |                | Secure space is 8K IW less BS<br>101 = Standard security; secure program Flash segment starts at End of<br>BS, ends at 0x003FFE<br>001 = High security; secure program Flash segment starts at End of BS,<br>ends at 0x003FFE                             |
|           |          |                | Secure space is 16K IW less BS<br>100 = Standard security; secure program Flash segment starts at End of<br>BS, ends at 007FFEh<br>000 = High security; secure program Flash segment starts at End of BS,<br>ends at 0x007FFE                             |
| RSS<1:0>  | FSS      | Immediate      | Secure Segment RAM Code Protection<br>11 = No Secure RAM defined<br>10 = Secure RAM is 256 Bytes less BS RAM<br>01 = Secure RAM is 2048 Bytes less BS RAM<br>00 = Secure RAM is 4096 Bytes less BS RAM                                                    |
| GSS<1:0>  | FGS      | Immediate      | General Segment Code-Protect bit<br>11 = User program memory is not code-protected<br>10 = Standard security; general program Flash segment starts at End of<br>SS, ends at EOM<br>0x = High security; general program Flash segment starts at End of SS, |
|           |          |                | ends at EOM                                                                                                                                                                                                                                               |

### TABLE 22-2: CONFIGURATION BITS DESCRIPTION (CONTINUED)

### TABLE 23-1: SYMBOLS USED IN OPCODE DESCRIPTIONS (CONTINUED)

| Field | Description                                                                                                                                                                                                                                              |  |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Wm*Wm | Multiplicand and Multiplier working register pair for Square instructions ∈ {W4 * W4,W5 * W5,W6 * W6,W7 * W7}                                                                                                                                            |  |  |
| Wm*Wn | Multiplicand and Multiplier working register pair for DSP instructions ∈<br>{W4 * W5,W4 * W6,W4 * W7,W5 * W6,W5 * W7,W6 * W7}                                                                                                                            |  |  |
| Wn    | One of 16 working registers ∈ {W0W15}                                                                                                                                                                                                                    |  |  |
| Wnd   | One of 16 destination working registers ∈ {W0W15}                                                                                                                                                                                                        |  |  |
| Wns   | One of 16 source working registers ∈ {W0W15}                                                                                                                                                                                                             |  |  |
| WREG  | W0 (working register used in file register instructions)                                                                                                                                                                                                 |  |  |
| Ws    | Source W register ∈ { Ws, [Ws], [Ws++], [Ws], [++Ws], [Ws] }                                                                                                                                                                                             |  |  |
| Wso   | Source W register ∈<br>{ Wns, [Wns], [Wns++], [Wns], [++Wns], [Wns], [Wns+Wb] }                                                                                                                                                                          |  |  |
| Wx    | X data space prefetch address register for DSP instructions<br>∈ {[W8]+ = 6, [W8]+ = 4, [W8]+ = 2, [W8], [W8]- = 6, [W8]- = 4, [W8]- = 2,<br>[W9]+ = 6, [W9]+ = 4, [W9]+ = 2, [W9], [W9]- = 6, [W9]- = 4, [W9]- = 2,<br>[W9 + W12], none}                |  |  |
| Wxd   | X data space prefetch destination register for DSP instructions ∈ {W4W7}                                                                                                                                                                                 |  |  |
| Wy    | Y data space prefetch address register for DSP instructions<br>∈ {[W10]+ = 6, [W10]+ = 4, [W10]+ = 2, [W10], [W10]- = 6, [W10]- = 4, [W10]- = 2,<br>[W11]+ = 6, [W11]+ = 4, [W11]+ = 2, [W11], [W11]- = 6, [W11]- = 4, [W11]- = 2,<br>[W11 + W12], none} |  |  |
| Wyd   | Y data space prefetch destination register for DSP instructions ∈ {W4W7}                                                                                                                                                                                 |  |  |

## 24.2 MPLAB C Compilers for Various Device Families

The MPLAB C Compiler code development systems are complete ANSI C compilers for Microchip's PIC18, PIC24 and PIC32 families of microcontrollers and the dsPIC30 and dsPIC33 families of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

## 24.3 HI-TECH C for Various Device Families

The HI-TECH C Compiler code development systems are complete ANSI C compilers for Microchip's PIC family of microcontrollers and the dsPIC family of digital signal controllers. These compilers provide powerful integration capabilities, omniscient code generation and ease of use.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

The compilers include a macro assembler, linker, preprocessor, and one-step driver, and can run on multiple platforms.

## 24.4 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- · Integration into MPLAB IDE projects
- User-defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

## 24.5 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

## 24.6 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC devices. MPLAB C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- Command line interface
- · Rich directive set
- Flexible macro language
- · MPLAB IDE compatibility

| DC CHARACTERISTICS              |                                                                    |     | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |            |      |         |  |
|---------------------------------|--------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|---------|--|
| Parameter<br>No. <sup>(3)</sup> | Typical <sup>(2)</sup>                                             | Max | Units                                                                                                                                                                                                                                                                                   | Conditions |      |         |  |
| Idle Current (I                 | Idle Current (IDLE): Core OFF Clock ON Base Current <sup>(1)</sup> |     |                                                                                                                                                                                                                                                                                         |            |      |         |  |
| DC40d                           | 3                                                                  | 25  | mA                                                                                                                                                                                                                                                                                      | -40°C      |      |         |  |
| DC40a                           | 3                                                                  | 25  | mA                                                                                                                                                                                                                                                                                      | +25°C      |      |         |  |
| DC40b                           | 3                                                                  | 25  | mA                                                                                                                                                                                                                                                                                      | +85°C      | 3.3V | 10 MIPS |  |
| DC40c                           | 3                                                                  | 25  | mA                                                                                                                                                                                                                                                                                      | +125°C     |      |         |  |
| DC41d                           | 4                                                                  | 25  | mA                                                                                                                                                                                                                                                                                      | -40°C      |      | 16 MIPS |  |
| DC41a                           | 5                                                                  | 25  | mA                                                                                                                                                                                                                                                                                      | +25°C      | 3.3V |         |  |
| DC41b                           | 6                                                                  | 25  | mA                                                                                                                                                                                                                                                                                      | +85°C      | 3.3V |         |  |
| DC41c                           | 6                                                                  | 25  | mA                                                                                                                                                                                                                                                                                      | +125°C     |      |         |  |
| DC42d                           | 8                                                                  | 25  | mA                                                                                                                                                                                                                                                                                      | -40°C      |      | 20 MIPS |  |
| DC42a                           | 9                                                                  | 25  | mA                                                                                                                                                                                                                                                                                      | +25°C      | 3.3V |         |  |
| DC42b                           | 10                                                                 | 25  | mA                                                                                                                                                                                                                                                                                      | +85°C      | 3.3V |         |  |
| DC42c                           | 10                                                                 | 25  | mA                                                                                                                                                                                                                                                                                      | +125°C     |      |         |  |
| DC43a                           | 15                                                                 | 25  | mA                                                                                                                                                                                                                                                                                      | +25°C      |      | 30 MIPS |  |
| DC43d                           | 15                                                                 | 25  | mA                                                                                                                                                                                                                                                                                      | -40°C      | 3.3V |         |  |
| DC43b                           | 15                                                                 | 25  | mA                                                                                                                                                                                                                                                                                      | +85°C      | 3.3V |         |  |
| DC43c                           | 15                                                                 | 25  | mA                                                                                                                                                                                                                                                                                      | +125°C     |      |         |  |
| DC44d                           | 16                                                                 | 25  | mA                                                                                                                                                                                                                                                                                      | -40°C      |      | 40 MIPS |  |
| DC44a                           | 16                                                                 | 25  | mA                                                                                                                                                                                                                                                                                      | +25°C      | 3.3V |         |  |
| DC44b                           | 16                                                                 | 25  | mA                                                                                                                                                                                                                                                                                      | +85°C      | 3.3V | 40 WIF5 |  |
| DC44c                           | 16                                                                 | 25  | mA                                                                                                                                                                                                                                                                                      | +125°C     |      |         |  |

### TABLE 25-6: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

Note 1: Base IIDLE current is measured as follows:

 CPU core is off, oscillator is configured in EC mode and external clock active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)</li>

- · CLKO is configured as an I/O input pin in the Configuration word
- All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD, WDT and FSCM are disabled

• No peripheral modules are operating; however, every peripheral is being clocked (defined PMDx bits are set to zero and unimplemented PMDx bits are set to one)

- JTAG is disabled
- 2: Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.
- 3: These parameters are characterized but not tested in manufacturing.



| AC CHARACTERISTICS |               |                                                                                    | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |                    |                |                   |                          |  |
|--------------------|---------------|------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------|----------------|-------------------|--------------------------|--|
| Param<br>No.       | Symbol        | Characteristic                                                                     | Min                                                   | Тур <sup>(1)</sup> | Max            | Units             | Conditions               |  |
| OS10               | Fin           | External CLKI Frequency<br>(External clocks allowed only<br>in EC and ECPLL modes) | DC                                                    | _                  | 40             | MHz               | EC                       |  |
|                    |               | Oscillator Crystal Frequency                                                       | 3.5<br>10<br>—                                        |                    | 10<br>40<br>33 | MHz<br>MHz<br>kHz | XT<br>HS<br>SOSC         |  |
| OS20               | Tosc          | Tosc = 1/Fosc                                                                      | 12.5                                                  | _                  | DC             | ns                | —                        |  |
| OS25               | Тсү           | Instruction Cycle Time <sup>(2)</sup>                                              | 25                                                    | _                  | DC             | ns                | —                        |  |
| OS30               | TosL,<br>TosH | External Clock in (OSC1)<br>High or Low Time                                       | 0.375 x Tosc                                          |                    | 0.625 x Tosc   | ns                | EC                       |  |
| OS31               | TosR,<br>TosF | External Clock in (OSC1)<br>Rise or Fall Time                                      | _                                                     |                    | 20             | ns                | EC                       |  |
| OS40               | TckR          | CLKO Rise Time <sup>(3)</sup>                                                      |                                                       | 5.2                |                | ns                | _                        |  |
| OS41               | TckF          | CLKO Fall Time <sup>(3)</sup>                                                      | —                                                     | 5.2                | _              | ns                | —                        |  |
| OS42               | Gм            | External Oscillator<br>Transconductance <sup>(4)</sup>                             | 14                                                    | 16                 | 18             | mA/V              | VDD = 3.3V<br>TA = +25°C |  |

#### TABLE 25-16: EXTERNAL CLOCK TIMING REQUIREMENTS

Note 1: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

- 2: Instruction cycle period (TCY) equals two times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKI pin. When an external clock input is used, the "max." cycle time limit is "DC" (no clock) for all devices.
- 3: Measurements are taken in EC mode. The CLKO signal is measured on the OSC2 pin.
- 4: Data for this parameter is Preliminary. This parameter is characterized, but not tested in manufacturing.

## TABLE 25-35:SPIX SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0) TIMING<br/>REQUIREMENTS

| AC CHARACTERISTICS |                       |                                                              | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |                    |     |       |                                      |
|--------------------|-----------------------|--------------------------------------------------------------|-------------------------------------------------------|--------------------|-----|-------|--------------------------------------|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>                                | Min                                                   | Тур <sup>(2)</sup> | Max | Units | Conditions                           |
| SP70               | TscP                  | Maximum SCK Input Frequency                                  | _                                                     | _                  | 11  | MHz   | See Note 3                           |
| SP72               | TscF                  | SCKx Input Fall Time                                         | —                                                     | _                  |     | ns    | See parameter DO32 and <b>Note 4</b> |
| SP73               | TscR                  | SCKx Input Rise Time                                         | —                                                     | _                  |     | ns    | See parameter DO31 and <b>Note 4</b> |
| SP30               | TdoF                  | SDOx Data Output Fall Time                                   | —                                                     | _                  |     | ns    | See parameter DO32 and <b>Note 4</b> |
| SP31               | TdoR                  | SDOx Data Output Rise Time                                   | —                                                     | _                  | _   | ns    | See parameter DO31 and <b>Note 4</b> |
| SP35               | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge                    | —                                                     | 6                  | 20  | ns    | —                                    |
| SP36               | TdoV2scH,<br>TdoV2scL | SDOx Data Output Setup to<br>First SCKx Edge                 | 30                                                    | _                  |     | ns    | —                                    |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge                   | 30                                                    | _                  | _   | ns    | —                                    |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge                    | 30                                                    | _                  | _   | ns    | —                                    |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SSx} \downarrow$ to SCKx $\uparrow$ or SCKx Input | 120                                                   | _                  | _   | ns    | _                                    |
| SP51               | TssH2doZ              | SSx ↑ to SDOx Output<br>High-Impedance <sup>(4)</sup>        | 10                                                    | —                  | 50  | ns    | -                                    |
| SP52               | TscH2ssH<br>TscL2ssH  | SSx after SCKx Edge                                          | 1.5 TCY + 40                                          | —                  | _   | ns    | See Note 4                           |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typ" column is at 3.3V, 25°C unless otherwise stated.

**3:** The minimum clock period for SCKx is 91 ns. Therefore, the SCK clock generated by the Master must not violate this specificiation.

4: Assumes 50 pF load on all SPIx pins.

#### FIGURE 25-17: I2Cx BUS START/STOP BITS TIMING CHARACTERISTICS (MASTER MODE) ))ī SCLx IM34 IM31\_ IM30 IM33 1 SDAx )) (( Start Stop Condition Condition Note: Refer to Figure 25-1 for load conditions.



#### FIGURE 25-18: **I2Cx BUS DATA TIMING CHARACTERISTICS (MASTER MODE)**

## APPENDIX B: REVISION HISTORY

## Revision A (April 2009)

This is the initial released version of the document.

### **Revision B (October 2009)**

The revision includes the following global update:

 Added Note 2 to the shaded table that appears at the beginning of each chapter. This new note provides information regarding the availability of registers and their associated bits

This revision also includes minor typographical and formatting changes throughout the data sheet text.

All other major changes are referenced by their respective section in the following table.

### TABLE B-1: MAJOR SECTION UPDATES

| Section Name                                                         | Update Description                                                                                                                                          |
|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "High-Performance, 16-Bit Digital Signal Controllers"                | Added information on high temperature operation (see " <b>Operating Range</b> ").                                                                           |
| Section 10.0 "Power-Saving Features"                                 | Updated the last paragraph to clarify the number of cycles that occur prior to the start of instruction execution (see <b>Section 10.2.2 "Idle Mode"</b> ). |
| Section 11.0 "I/O Ports"                                             | Changed the reference to digital-only pins to 5V tolerant pins in the second paragraph of <b>Section 11.2</b> " <b>Open-Drain Configuration</b> ".          |
| Section 18.0 "Universal Asynchronous<br>Receiver Transmitter (UART)" | Updated the two baud rate range features to: 10 Mbps to 38 bps at 40 MIPS.                                                                                  |
| Section 21.0 "10-Bit/12-Bit<br>Analog-to-Digital Converter (ADC)"    | Updated the ADCx block diagram (see Figure 21-1).                                                                                                           |
| Section 22.0 "Special Features"                                      | Updated the second paragraph and removed the fourth paragraph in <b>Section 22.1 "Configuration Bits"</b> .                                                 |
|                                                                      | Updated the Device Configuration Register Map (see Table 22-1).                                                                                             |
|                                                                      | Added the FPWRT<2:0> bit field for the FWDT register to the Configurative Bits Description table (see Table 22-1).                                          |
| Section 25.0 "Electrical Characteristics"                            | Updated the Absolute Maximum Ratings for high temperature and added Note 4.                                                                                 |
|                                                                      | Updated Power-Down Current parameters DC60d, DC60a, DC60b, and DC60d (see Table 25-7).                                                                      |
|                                                                      | Added I2Cx Bus Data Timing Requirements (Master Mode) parameter IM51 (see Table 25-36).                                                                     |
|                                                                      | Updated the SPIx Module Slave Mode (CKE = 1) Timing<br>Characteristics (see Figure 25-12).                                                                  |
|                                                                      | Updated the Internal LPRC Accuracy parameters (see Table 25-19).                                                                                            |
|                                                                      | Updated the ADC Module Specifications (12-bit Mode) parameters AD23a and AD24a (see Table 25-42).                                                           |
|                                                                      | Updated the ADC Module Specifications (10-bit Mode) parameters AD23b and AD24b (see Table 25-43).                                                           |
| Section 26.0 "High Temperature Electrical Characteristics"           | Added new chapter with high temperature specifications.                                                                                                     |
| "Product Identification System"                                      | Added the "H" definition for high temperature.                                                                                                              |

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2009-2012, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

#### ISBN: 978-1-62076-344-5

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.