### Intel - EP4CE15E22C8N Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                   |
|--------------------------------|----------------------------------------------------------|
| Number of LABs/CLBs            | 963                                                      |
| Number of Logic Elements/Cells | 15408                                                    |
| Total RAM Bits                 | 516096                                                   |
| Number of I/O                  | 81                                                       |
| Number of Gates                | -                                                        |
| Voltage - Supply               | 1.15V ~ 1.25V                                            |
| Mounting Type                  | Surface Mount                                            |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                          |
| Package / Case                 | 144-LQFP Exposed Pad                                     |
| Supplier Device Package        | 144-EQFP (20x20)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep4ce15e22c8n |
|                                |                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Reference and Ordering Information**

Figure 1–2 shows the ordering codes for Cyclone IV GX devices.

### Figure 1–2. Packaging Ordering Information for the Cyclone IV GX Device



Figure 1–3 shows the ordering codes for Cyclone IV E devices.





Table 3–1 lists the features supported by the M9K memory.

| Feature                                                         | M9K Blocks                                       |  |
|-----------------------------------------------------------------|--------------------------------------------------|--|
|                                                                 | 8192 × 1                                         |  |
|                                                                 | 4096 × 2                                         |  |
|                                                                 | 2048 × 4                                         |  |
|                                                                 | 1024 × 8                                         |  |
| Configurations (depth × width)                                  | 1024 × 9                                         |  |
|                                                                 | 512 × 16                                         |  |
|                                                                 | 512 × 18                                         |  |
|                                                                 | 256 × 32                                         |  |
|                                                                 | 256 × 36                                         |  |
| Parity bits                                                     | $\checkmark$                                     |  |
| Byte enable                                                     | $\checkmark$                                     |  |
| Packed mode                                                     | $\checkmark$                                     |  |
| Address clock enable                                            | $\checkmark$                                     |  |
| Single-port mode                                                | ✓                                                |  |
| Simple dual-port mode                                           | ✓                                                |  |
| True dual-port mode                                             | $\checkmark$                                     |  |
| Embedded shift register mode (1)                                | $\checkmark$                                     |  |
| ROM mode                                                        | $\checkmark$                                     |  |
| FIFO buffer (1)                                                 | $\checkmark$                                     |  |
| Simple dual-port mixed width support                            | $\checkmark$                                     |  |
| True dual-port mixed width support <sup>(2)</sup>               | $\checkmark$                                     |  |
| Memory initialization file (.mif)                               | $\checkmark$                                     |  |
| Mixed-clock mode                                                | $\checkmark$                                     |  |
| Power-up condition                                              | Outputs cleared                                  |  |
| Register asynchronous clears                                    | Read address registers and output registers only |  |
| Latch asynchronous clears                                       | Output latches only                              |  |
| Write or read operation triggering                              | Write and read: Rising clock edges               |  |
| Same-port read-during-write Outputs set to Old Data or New Data |                                                  |  |
| Mixed-port read-during-write                                    | Outputs set to Old Data or Don't Care            |  |

 Table 3–1.
 Summary of M9K Memory Features

#### Notes to Table 3-1:

- (1) FIFO buffers and embedded shift registers that require external logic elements (LEs) for implementing control logic.
- (2) Width modes of  $\times$ 32 and  $\times$ 36 are not available.
- For information about the number of M9K memory blocks for Cyclone IV devices, refer to the *Cyclone IV Device Family Overview* chapter in volume 1 of the *Cyclone IV Device Handbook*.

# **Clocking Modes**

Cyclone IV devices M9K memory blocks support the following clocking modes:

- Independent
- Input or output
- Read or write
- Single-clock

When using read or write clock mode, if you perform a simultaneous read or write to the same address location, the output read data is unknown. If you require the output data to be a known value, use either single-clock mode or I/O clock mode and choose the appropriate read-during-write behavior in the MegaWizard Plug-In Manager.

Violating the setup or hold time on the memory block input registers might corrupt the memory contents. This applies to both read and write operations.

Asynchronous clears are available on read address registers, output registers, and output latches only.

Table 3–5 lists the clocking mode versus memory mode support matrix.

| Clocking Mode   | True Dual-Port<br>Mode | Simple<br>Dual-Port<br>Mode | Single-Port<br>Mode | ROM Mode     | FIFO Mode    |
|-----------------|------------------------|-----------------------------|---------------------|--------------|--------------|
| Independent     | ~                      | _                           | —                   | $\checkmark$ | —            |
| Input or output | ~                      | $\checkmark$                | ~                   | $\checkmark$ | —            |
| Read or write   | _                      | $\checkmark$                | —                   | —            | $\checkmark$ |
| Single-clock    | $\checkmark$           | $\checkmark$                | $\checkmark$        | $\checkmark$ | $\checkmark$ |

Table 3–5. Cyclone IV Devices Memory Clock Modes

# **Independent Clock Mode**

Cyclone IV devices M9K memory blocks can implement independent clock mode for true dual-port memories. In this mode, a separate clock is available for each port (port A and port B). clock A controls all registers on the port A side, while clock B controls all registers on the port B side. Each port also supports independent clock enables for port A and B registers.

# **Input or Output Clock Mode**

Cyclone IV devices M9K memory blocks can implement input or output clock mode for FIFO, single-port, true, and simple dual-port memories. In this mode, an input clock controls all input registers to the memory block including data, address, byteena, wren, and rden registers. An output clock controls the data-output registers. Each memory block port also supports independent clock enables for input and output registers.

## **Read or Write Clock Mode**

Cyclone IV devices M9K memory blocks can implement read or write clock mode for FIFO and simple dual-port memories. In this mode, a write clock controls the data inputs, write address, and wren registers. Similarly, a read clock controls the data outputs, read address, and rden registers. M9K memory blocks support independent clock enables for both the read and write clocks.

When using read or write mode, if you perform a simultaneous read or write to the same address location, the output read data is unknown. If you require the output data to be a known value, use either single-clock mode, input clock mode, or output clock mode and choose the appropriate read-during-write behavior in the MegaWizard Plug-In Manager.

# **Single-Clock Mode**

Cyclone IV devices M9K memory blocks can implement single-clock mode for FIFO, ROM, true dual-port, simple dual-port, and single-port memories. In this mode, you can control all registers of the M9K memory block with a single clock together with clock enable.

# **Design Considerations**

This section describes designing with M9K memory blocks.

# **Read-During-Write Operations**

"Same-Port Read-During-Write Mode" on page 3–16 and "Mixed-Port Read-During-Write Mode" on page 3–16 describe the functionality of the various RAM configurations when reading from an address during a write operation at that same address.

There are two read-during-write data flows: same-port and mixed-port. Figure 3–13 shows the difference between these flows.







# Figure 5–3. Clock Networks and Clock Control Block Locations in EP4CGX30, EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 Devices <sup>(1), (2)</sup>

#### Notes to Figure 5-3:

- (1) The clock networks and clock control block locations in this figure apply to only the EP4CGX30 device in F484 package and all EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 devices.
- (2) PLL\_1, PLL\_2, PLL\_3, and PLL\_4 are general purpose PLLs while PLL\_5, PLL\_6, PLL\_7, and PLL\_8 are multipurpose PLLs.
- (3) There are 6 clock control blocks on the top, right and bottom sides of the device and 12 clock control blocks on the left side of the device.
- (4) REFCLK[0,1]p/n and REFCLK[4,5]p/n can only drive the general purpose PLLs and multipurpose PLLs on the left side of the device. These clock pins do not have access to the clock control blocks and GCLK networks. The REFCLK[4,5]p/n pins are not available in devices in F484 package.
- (5) Not available for EP4CGX30, EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 devices in F484 package.
- (6) Dedicated clock pins can feed into this PLL. However, these paths are not fully compensated.

The CLKIN/REFCLK pins are powered by dedicated V<sub>CC\_CLKIN3A</sub>, V<sub>CC\_CLKIN3B</sub>, V<sub>CC\_CLKIN3B</sub>, v<sub>CC\_CLKIN8A</sub>, and V<sub>CC\_CLKIN8B</sub> power supplies separately in their respective I/O banks to avoid the different power level requirements in the same bank for GPIO.

| I/O Standard HSSI Protocol |               |                                                                                     |          |        |                  | VCC_C      | LKIN Level             |                | l/O Pin | Туре |
|----------------------------|---------------|-------------------------------------------------------------------------------------|----------|--------|------------------|------------|------------------------|----------------|---------|------|
|                            | Coupling Term | Termination                                                                         | Input    | Output | Column<br>I/O    | Row<br>I/O | Supported I/O<br>Banks |                |         |      |
| LVDS                       | All           |                                                                                     | Off chip | 2.5V   | Not<br>supported | Yes        | No                     | 3A, 3B, 8A, 8B |         |      |
| LVPECL                     | All           | Differential<br>AC (Need<br>off chip<br>resistor to<br>restore<br>V <sub>CM</sub> ) | Off chip | 2.5V   | Not<br>supported | Yes        | No                     | 3A, 3B, 8A, 8B |         |      |
|                            | All           |                                                                                     | Off chip | 2.5V   | Not<br>supported | Yes        | No                     | 3A, 3B, 8A, 8B |         |      |
| 1.2V, 1.5V,<br>3.3V PCML   | All           |                                                                                     | Off chip | 2.5V   | Not<br>supported | Yes        | No                     | 3A, 3B, 8A, 8B |         |      |
|                            | All           |                                                                                     | Off chip | 2.5V   | Not<br>supported | Yes        | No                     | 3A, 3B, 8A, 8B |         |      |
| HCSL                       | PCIe          | Differential<br>DC                                                                  | Off chip | 2.5V   | Not<br>supported | Yes        | No                     | 3A, 3B, 8A, 8B |         |      |

Table 6–10. Cyclone IV GX HSSI REFCLK I/O Standard Support Using GPIO CLKIN Pins (1), (2)

Notes to Table 6-10:

(1) The EP4CGX15, EP4CGX22, and EP4CGX30 devices have two pairs of dedicated clock input pins in banks 3A and 8A for HSSI input reference clock. I/O banks 3B and 8B are not available in EP4CGX15, EP4CGX22, and EP4CGX30 devices.

(2) The EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 devices have four pairs of dedicated clock input pins in banks 3A, 3B, 8A, and 8B for HSSI input or single-ended clock input.

**To** For more information about the AC-coupled termination scheme for the HSSI reference clock, refer to the *Cyclone IV Transceivers Architecture* chapter.

# LVDS I/O Standard Support in Cyclone IV Devices

The LVDS I/O standard is a high-speed, low-voltage swing, low power, and GPIO interface standard. Cyclone IV devices meet the ANSI/TIA/EIA-644 standard with the following exceptions:

- The maximum differential output voltage (V<sub>OD</sub>) is increased to 600 mV. The maximum V<sub>OD</sub> for ANSI specification is 450 mV.
- The input voltage range is reduced to the range of 1.0 V to 1.6 V, 0.5 V to 1.85 V, or 0 V to 1.8 V based on different frequency ranges. The ANSI/TIA/EIA-644 specification supports an input voltage range of 0 V to 2.4 V.
- For LVDS I/O standard electrical specifications in Cyclone IV devices, refer to the *Cyclone IV Device Datasheet* chapter.

Table 8–8 provides the configuration time for AS configuration.

| Symbol          | Parameter            | Cyclone IV E | Cyclone IV GX | Unit |
|-----------------|----------------------|--------------|---------------|------|
| t <sub>SU</sub> | Setup time           | 10           | 8             | ns   |
| t <sub>H</sub>  | Hold time            | 0            | 0             | ns   |
| t <sub>co</sub> | Clock-to-output time | 4            | 4             | ns   |

Table 8–8. AS Configuration Time for Cyclone IV Devices <sup>(1)</sup>

Note to Table 8–8:

(1) For the AS configuration timing diagram, refer to the Serial Configuration (EPCS) Devices Datasheet.

Enabling compression reduces the amount of configuration data that is sent to the Cyclone IV device, which also reduces configuration time. On average, compression reduces configuration time by 50%.

### **Programming Serial Configuration Devices**

Serial configuration devices are non-volatile, flash memory-based devices. You can program these devices in-system with the USB-Blaster<sup>™</sup> or ByteBlaster<sup>™</sup> II download cables. Alternatively, you can program them with the Altera Programming Unit (APU), supported third-party programmers, or a microprocessor with the SRunner software driver.

You can perform in-system programming of serial configuration devices through the AS programming interface. During in-system programming, the download cable disables device access to the AS interface by driving the nCE pin high. Cyclone IV devices are also held in reset by a low level on nCONFIG. After programming is complete, the download cable releases nCE and nCONFIG, allowing the pull-down and pull-up resistors to drive  $V_{CC}$  and GND, respectively.

To perform in-system programming of a serial configuration device through the AS programming interface, you must place the diodes and capacitors as close as possible to the Cyclone IV device. You must ensure that the diodes and capacitors maintain a maximum AC voltage of 4.1 V (Figure 8–6).

IF you want to use the setup shown in Figure 8–6 to perform in-system programming of a serial configuration device and single- or multi-device AS configuration, you do not require a series resistor on the DATA line at the near end of the serial configuration device. The existing diodes and capacitors are sufficient.

Altera has developed the Serial FlashLoader (SFL), a JTAG-based in-system programming solution for Altera serial configuration devices. The SFL is a bridge design for the Cyclone IV device that uses its JTAG interface to access the EPCS JIC (JTAG Indirect Configuration Device Programming) file and then uses the AS interface to program the EPCS device. Both the JTAG interface and AS interface are bridged together inside the SFL design.

**To** For more information about implementing the SFL with Cyclone IV devices, refer to *AN 370: Using the Serial FlashLoader with the Quartus II Software.* 

To ensure that DCLK and DATA[0] are not left floating at the end of the configuration, the MAX II device must drive them either high or low, whichever is convenient on your board. The DATA[0] pin is available as a user I/O pin after configuration. When you choose the FPP scheme in the Quartus II software, the DATA[0] pin is tri-stated by default in user mode and must be driven by the external host device. To change this default option in the Quartus II software, select the **Dual-Purpose Pins** tab of the **Device and Pin Options** dialog box.

The DCLK speed must be below the specified system frequency to ensure correct configuration. No maximum DCLK period exists, which means you can pause configuration by halting DCLK for an indefinite amount of time.

The external host device can also monitor the CONF\_DONE and INIT\_DONE pins to ensure successful configuration. The CONF\_DONE pin must be monitored by the external device to detect errors and to determine when programming is complete. If all configuration data is sent, but CONF\_DONE or INIT\_DONE has not gone high, the external device must reconfigure the target device.

Figure 8–20 shows how to configure multiple devices with a MAX II device. This circuit is similar to the FPP configuration circuit for a single device, except the Cyclone IV devices are cascaded for multi-device configuration.



Figure 8–20. Multi-Device FPP Configuration Using an External Host

#### Notes to Figure 8-20:

- (1) The pull-up resistor must be connected to a supply that provides an acceptable input signal for all devices in the chain.  $V_{CC}$  must be high enough to meet the  $V_{IH}$  specification of the I/O on the device and the external host.
- (2) Connect the pull-up resistor to the  $V_{CCI0}$  supply voltage of the I/O bank in which the nCE pin resides.
- (3) The nCEO pin is left unconnected or used as a user I/O pin when it does not feed the nCE pin of another device.
- (4) The MSEL pin settings vary for different configuration voltage standards and POR time. To connect the MSEL pins, refer to Table 8–4 on page 8–8 and Table 8–5 on page 8–9. Connect the MSEL pins directly to V<sub>CCA</sub> or GND.
- (5) All I/O inputs must maintain a maximum AC voltage of 4.1 V. DATA [7..0] and DCLK must fit the maximum overshoot outlined in Equation 8–1 on page 8–5.

After the first device completes configuration in a multi-device configuration chain, its nCEO pin drives low to activate the nCE pin of the second device, which prompts the second device to begin configuration. The second device in the chain begins configuration in one clock cycle; therefore, the transfer of data destinations is transparent to the MAX II device. All other configuration pins (nCONFIG, nSTATUS,

| Signal Detect at Receiver                            | 1–56   |
|------------------------------------------------------|--------|
| Lane Synchronization                                 | 1–56   |
| Clock Rate Compensation                              | 1–56   |
| Low-Latency Synchronous PCIe                         | 1–57   |
| Fast Recovery from P0s State                         | 1–57   |
| Electrical Idle Inference                            | 1–57   |
| Compliance Pattern Transmission                      | 1–58   |
| Reset Requirement                                    | 1–58   |
| GIGE Mode                                            | 1–59   |
| Running Disparity Preservation with Idle Ordered Set | 1-62   |
| Lane Synchronization                                 | 1–62   |
| Clock Frequency Compensation                         | 1–63   |
| Serial RapidIO Mode                                  | 1–64   |
| Lane Synchronization                                 | 1–66   |
| Clock Frequency Compensation                         | 1–67   |
| XAUI Mode                                            | 1–67   |
| XGMII and PCS Code Conversions                       | 1 - 70 |
| Channel Deskewing                                    | 1 - 71 |
| Lane Synchronization                                 | 1–72   |
| Clock Rate Compensation                              | 1–73   |
| Deterministic Latency Mode                           | 1–73   |
| Registered Mode Phase Compensation FIFO              | 1 - 75 |
| Receive Bit-Slip Indication                          | 1–76   |
| Transmit Bit-Slip Control                            | 1–76   |
| PLL PFD feedback                                     | 1–76   |
| SDI Mode                                             | 1–76   |
| Loopback                                             | 1 - 78 |
| Reverse Parallel Loopback                            | 1–79   |
| Serial Loopback                                      | 1–79   |
| Reverse Serial Loopback                              | 1–80   |
| Self Test Modes                                      | 1 - 81 |
| BIST                                                 | 1–82   |
| PRBS                                                 | 1–83   |
| Transceiver Top-Level Port Lists                     | 1 - 85 |
| Document Revision History                            | 1–93   |

# Chapter 2. Cyclone IV Reset Control and Power Down

| User Reset and Power-Down Signals                              |  |
|----------------------------------------------------------------|--|
| Blocks Affected by the Reset and Power-Down Signals            |  |
| Transceiver Reset Sequences                                    |  |
| All Supported Functional Modes Except the PCIe Functional Mode |  |
| Bonded Channel Configuration                                   |  |
| Non-Bonded Channel Configuration                               |  |
| Reset Sequence in Loss of Link Conditions                      |  |
| PCIe Functional Mode                                           |  |
| PCIe Reset Sequence                                            |  |
| PCIe Initialization/Compliance Phase                           |  |
| PCIe Normal Phase                                              |  |
| Dynamic Reconfiguration Reset Sequences                        |  |
| Reset Sequence in PLL Reconfiguration Mode                     |  |
| Reset Sequence in Channel Reconfiguration Mode                 |  |
| Power Down                                                     |  |
| Simulation Requirements                                        |  |
| Reference Information                                          |  |

# **Word Aligner**

Figure 1–16 shows the word aligner block diagram. The word aligner receives parallel data from the deserializer and restores the word boundary based on a pre-defined alignment pattern that must be received during link synchronization. The word aligner supports three operational modes as listed in Table 1–3.





### Table 1-3. Word Aligner Modes

| Modes                                      | PMA-PCS Interface Widths | Allowed Word Alignment<br>Pattern Lengths |
|--------------------------------------------|--------------------------|-------------------------------------------|
| Manual Alignment                           | 8-bit                    | 16 bits                                   |
| Manual Algument                            | 10-bit                   | 7 or 10 bits                              |
| Rit Clin                                   | 8-bit                    | 16 bits                                   |
| Bit-Silp                                   | 10-bit                   | 7 or 10 bits                              |
| Automatic Synchronization State<br>Machine | 10-bit                   | 7 or 10 bits                              |

#### **Manual Alignment Mode**

In manual alignment mode, the rx\_enapatternalign port controls the word aligner with either an 8- or 10-bit data width setting.

The 8-bit word aligner is edge-sensitive to the rx\_enapatternalign signal. A rising edge on rx\_enapatternalign signal after deassertion of the rx\_digitalreset signal triggers the word aligner to look for the word alignment pattern in the received data stream. It updates the word boundary if it finds the word alignment pattern in a new word boundary. Any word alignment pattern received thereafter in a different word boundary causes the word aligner to re-align to the new word boundary only if there is a rising edge in the rx enapatternalign signal.

The 10-bit word aligner is level-sensitive to the rx\_enapatternalign signal. The word aligner looks for the programmed 7-bit or 10-bit word alignment pattern or its complement in the received data stream, if the rx\_enapatternalign signal is held high. It updates the word boundary if it finds the word alignment pattern in a new word boundary. If the rx\_enapatternalign signal is deasserted, the word alignment pattern maintains the current word boundary even when it receives the word alignment pattern in a new word boundary.

In any configuration, a receiver channel cannot source CDR clocks from other PLLs beyond the two multipurpose PLLs directly adjacent to transceiver block where the channel resides.

The Cyclone IV GX transceivers support non-bonded (×1) and bonded (×2 and ×4) channel configurations. The two configurations differ in regards to clocking and phase compensation FIFO control. Bonded configuration provides a relatively lower channel-to-channel skew between the bonded channels than in non-bonded configuration. Table 1–8 lists the supported conditions in non-bonded and bonded channel configurations.

Table 1–8. Supported Conditions in Non-Bonded and Bonded Channel Configurations

| Channel<br>Configuration | Description                                                                                                                                                            | Supported Channel<br>Operation Mode                                     |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
|                          | Low-speed clock in each channel is sourced independently                                                                                                               | Transmitter Only                                                        |
| Non-bonded<br>(×1)       | Phase compensation FIFO in each channel has its own pointers and control logic                                                                                         | <ul> <li>Receiver Only</li> <li>Transmitter and<br/>Receiver</li> </ul> |
| Bonded (×2<br>and ×4)    | <ul> <li>Low-speed clock in each bonded channel is sourced from a common bonded<br/>clock path for lower channel-to-channel skew</li> </ul>                            | <ul> <li>Transmitter Only</li> <li>Transmitter and</li> </ul>           |
|                          | <ul> <li>Phase compensation FIFOs in bonded channels share common pointers and<br/>control logic for equal latency through the FIFOs in all bonded channels</li> </ul> | Receiver                                                                |
|                          | <ul> <li>×2 bonded configuration is supported with channel 0 and channel 1 in a<br/>transceiver block</li> </ul>                                                       |                                                                         |
|                          | • ×4 bonded configuration is supported with all four channels in a transceiver block                                                                                   |                                                                         |

### **Non-Bonded Channel Configuration**

In non-bonded channel configuration, the high- and low-speed clocks for each channel are sourced independently. The phase compensation FIFOs in each channel has its own pointers and control logic. When implementing multi-channel serial interface in non-bonded channel configuration, the clock skew and unequal latency results in larger channel-to-channel skew.

Altera recommends using bonded channel configuration (×2 or ×4) when implementing multi-channel serial interface for a lower channel-to-channel skew.

In a transceiver block, the high- and low-speed clocks for each channel are distributed primarily from one of the two multipurpose PLLs directly adjacent to the block. Transceiver channels for devices in F484 and larger packages support additional clocking flexibility. In these packages, some channels support high-speed and low-speed clock distribution from PLLs beyond the two multipurpose PLLs directly adjacent to the block.

Figure 1–35 shows the datapath clocking in the transmitter and receiver operation mode with the rate match FIFO. The receiver datapath clocking in configuration without the rate match FIFO is identical to Figure 1–34.

In configuration with the rate match FIFO, the CDR unit in the receiver channel recovers the clock from received serial data and generates the high-speed recovered clock for the deserializer, and low-speed recovered clock for forwarding to the receiver PCS. The low-speed recovered clock feeds to the following blocks in the receiver PCS:

- word aligner
- write clock of rate match FIFO

The low-speed clock that is used in the transmitter PCS datapath feeds the following blocks in the receiver PCS:

- read clock of rate match FIFO
- 8B/10B decoder
- write clock of byte deserializer
- byte ordering
- write clock of RX phase compensation FIFO

When the byte deserializer is enabled, the low-speed clock frequency is halved before feeding into the write clock of RX phase compensation FIFO. The low-speed clock is available in the FPGA fabric as tx\_clkout port, which can be used in the FPGA fabric to send transmitter data and control signals, and capture receiver data and status signals.

Figure 1–35. Transmitter and Receiver Datapath Clocking with Rate Match FIFO in Non-Bonded Channel Configuration



### Notes to Figure 1–35:

- (1) Low-speed recovered clock.
- (2) High-speed recovered clock.

- Channel alignment is acquired if three additional aligned ||A|| columns are observed at the output of the deskew FIFOs of the four channels after alignment of the first ||A|| column.
- Channel alignment is indicated by the assertion of rx\_channelaligned signal.
- After acquiring channel alignment, if four misaligned ||A|| columns are seen at the output of the deskew FIFOs in all four channels with no aligned ||A|| columns in between, the rx\_channelaligned signal is deasserted, indicating loss of channel alignment.

Figure 1–65 shows lane skew at the receiver input and how the deskew FIFO uses the /A/ code group to align the channels.

Lane 0 Κ Κ R Κ R R Κ Κ R κ R Lane 1 Κ Κ R Κ R R Κ Κ R Κ R Lanes skew at receiver input Lane 2 Κ Κ R Κ R R Κ Κ R Κ R κ Κ R κ R R Κ κ R Κ R Lane 3 Lane 0 Κ Κ R Κ R R Κ Κ R Κ R Lane 1 Κ Κ R Κ R R κ Κ R Κ R Lanes are deskewed by lining up the "Align"/A/ code groups R κ R R κ к R R Lane 2 Κ Κ Κ R κ R R Κ Κ R R Κ Κ Κ Lane 3 /A/ column

### Figure 1-65. Deskew FIFO-Lane Skew at the Receiver Input

### **Lane Synchronization**

In XAUI mode, the word aligner is configured in automatic synchronization state machine mode that is compliant to the PCS synchronization state diagram specified in clause 48 of the IEEE P802.3ae specification. Table 1–23 lists the synchronization state machine parameters that implements the lane synchronization in XAUI mode.

Table 1–23. Synchronization State Machine Parameters <sup>(1)</sup>

| Parameter                                                                                 | Value |
|-------------------------------------------------------------------------------------------|-------|
| Number of valid synchronization (/K28.5/) code groups received to achieve synchronization | 4     |
| Number of erroneous code groups received to lose synchronization                          | 4     |
| Number of continuous good code groups received to reduce the error count by one           | 4     |

### Note to Table 1–23:

(1) The word aligner supports 7-bit and 10-bit pattern lengths in XAUI mode.

### **Receive Bit-Slip Indication**

The number of bits slipped in the word aligner for synchronization in manual alignment mode is provided with the rx\_bitslipboundaryselectout [4..0] signal. For example, if one bit is slipped in word aligner to achieve synchronization, the output on rx\_bitslipboundaryselectout [4..0] signal shows a value of 1 (5'00001). The information from this signal helps in latency calculation through the receiver as the number of bits slipped in the word aligner varies at each synchronization.

### **Transmit Bit-Slip Control**

The transmitter datapath supports bit-slip control to delay the serial data transmission by a number of specified bits in PCS with tx\_bitslipboundaryselect[4..0] port. With 8- or 10-bit channel width, the transmitter supports zero to nine bits of data slip. This feature helps to maintain a fixed round trip latency by compensating latency variation from word aligner when providing the appropriate values on tx\_bitslipboundaryselect[4..0] port based on values on rx\_bitslipboundaryselectout[4..0] signal.

### **PLL PFD feedback**

In Deterministic Latency mode, when transmitter input reference clock frequency is the same as the low-speed clock, the PLL that clocks the transceiver supports PFD feedback. When enabled, the PLL compensates for delay uncertainty in the low-speed clock (tx\_clkout in ×1 configuration or coreclkout in ×4 configuration) path relative to input reference and the transmitter datapath latency is fixed relative to the transmitter input reference clock.

### **SDI Mode**

SDI mode provides the non-bonded (×1) transceiver channel datapath configuration for HD- and 3G-SDI protocol implementations.

Cyclone IV GX transceivers configured in SDI mode provides the serialization and deserialization functions that supports the SDI data rates as listed in Table 1–24.

| SMPTE<br>Standard <sup>(1)</sup> | Configuration          | Data Rate (Mbps) | FPGA Fabric-to-<br>Transceiver Width | Byte SERDES Usage |  |
|----------------------------------|------------------------|------------------|--------------------------------------|-------------------|--|
|                                  |                        | 1/92 5           | 20-bit                               | Used              |  |
| 292M High definition             | High definition (HD)   | 1403.5           | 10-bit                               | Not used          |  |
|                                  |                        | 1485             | 20-bit                               | Used              |  |
|                                  |                        |                  | 10-bit                               | Not used          |  |
| 424M                             | Third-generation (3G)  | 2967             | 20-bit                               | llead             |  |
| 424101                           | initia-generation (3G) | 2970             | 20-011                               | USEU              |  |

Table 1–24. Supported SDI Data Rates

#### Note to Table 1-24:

(1) Society of Motion Picture and Television Engineers (SMPTE).

SDI functions such as scrambling/de-scrambling, framing, and cyclic redundancy check (CRC) must be implemented in the user logic.

Table 2–2 lists the power-down signals available for each transceiver block.

 Table 2–2.
 Transceiver Block Power-Down Signals

| Signal        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|               | Resets the transceiver PLL. The pll_areset signal is asserted in two conditions:                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| pll_areset    | <ul> <li>During reset sequence, the signal is asserted to reset the transceiver PLL. This signal is<br/>controlled by the user.</li> </ul>                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|               | <ul> <li>After the transceiver PLL is reconfigured, the signal is asserted high by the<br/>ALTPLL_RECONFIG controller. This signal is not controlled by the user.</li> </ul>                                                                                                                                                                                                                                                                                                                             |  |  |  |
| axp powerdown | Powers down the entire transceiver block. When this signal is asserted, this signal powers down the PCS and PMA in all the transceiver channels.                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| gxb_powerdown | This signal operates independently from the other reset signals. This signal is common to the transceiver block.                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| nll locked    | A status signal. Indicates the status of the transmitter multipurpose PLLs or general purpose PLLs.                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| pii_iocked    | <ul> <li>A high level—indicates the multipurpose PLL or general purpose PLL is locked to the<br/>incoming reference clock frequency.</li> </ul>                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|               | A status signal. Indicates the status of the receiver CDR lock mode.                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| rx_freqlocked | <ul> <li>A high level—the receiver is in lock-to-data mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|               | <ul> <li>A low level—the receiver CDR is in lock-to-reference mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| busy          | A status signal. An output from the ALTGX_RECONFIG block indicates the status of the dynamic reconfiguration controller. This signal remains low for the first reconfig_clk clock cycle after power up. It then gets asserted from the second reconfig_clk clock cycle. Assertion on this signal indicates that the offset cancellation process is being executed on the receiver buffer as well as the receiver CDR. When this signal is deasserted, it indicates that offset cancellation is complete. |  |  |  |
|               | This busy signal is also used to indicate the dynamic reconfiguration duration such as in analog reconfiguration mode and channel reconfiguration mode.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |

For more information about offset cancellation, refer to the *Cyclone IV Dynamic Reconfiguration* chapter.

IF If none of the channels is instantiated in a transceiver block, the Quartus<sup>®</sup> II software automatically powers down the entire transceiver block.

# **Blocks Affected by the Reset and Power-Down Signals**

Table 2–3 lists the blocks that are affected by specific reset and power-down signals.

| Table 2-3 | <b>Blocks</b> A | ffected by Reset | and Power-Dow | n Signals | (Part 1 of 2) |
|-----------|-----------------|------------------|---------------|-----------|---------------|
|-----------|-----------------|------------------|---------------|-----------|---------------|

| Transceiver Block                          | rx_digitalreset | rx_analogreset | tx_digitalreset | pll_areset   | gxb_powerdown |
|--------------------------------------------|-----------------|----------------|-----------------|--------------|---------------|
| multipurpose PLLs and general purpose PLLs | _               | —              | _               | $\checkmark$ | _             |
| Transmitter Phase<br>Compensation FIFO     | _               | _              | ~               | _            | ~             |
| Byte Serializer                            | —               | —              | ~               | _            | ~             |
| 8B/10B Encoder                             | —               | —              | ~               | —            | $\checkmark$  |

### **Receiver and Transmitter Channel—Receiver CDR in Automatic Lock Mode**

This configuration contains both a transmitter and a receiver channel. If you create a **Receiver and Transmitter** instance in the ALTGX MegaWizard Plug-In Manager with the receiver CDR in automatic lock mode, use the reset sequence shown in Figure 2–8.

Figure 2–8. Sample Reset Sequence of Receiver and Transmitter Channel—Receiver CDR in Automatic Lock Mode



#### Notes to Figure 2-8:

- (1) For t<sub>LTD Auto</sub> duration, refer to the *Cyclone IV Device Datasheet* chapter.
- (2) The busy signal is asserted and deasserted only during initial power up when offset cancellation occurs. In subsequent reset sequences, the busy signal is asserted and deasserted only if there is a read or write operation to the ALTGX\_RECONFIG megafunction.

As shown in Figure 2–8, perform the following reset procedure for the receiver in CDR automatic lock mode:

- 1. After power up, assert pll\_areset for a minimum period of 1 µs (the time between markers 1 and 2).
- 2. Keep the tx\_digitalreset, rx\_analogreset, and rx\_digitalreset signals asserted during this time period. After you deassert the pll\_areset signal, the multipurpose PLL starts locking to the transmitter input reference clock.
- 3. After the multipurpose PLL locks, as indicated by the pll\_locked signal going high (marker 3), deassert tx\_digitalreset. For receiver operation, after deassertion of busy signal, wait for two parallel clock cycles to deassert the rx\_analogreset signal.
- 4. Wait for the rx freqlocked signal to go high (marker 7).
- 5. After the rx\_freqlocked signal goes high, wait for at least t<sub>LTD\_Auto</sub>, then deassert the rx\_digitalreset signal (marker 8). At this point, the transmitter and receiver are ready for data traffic.

### **Option 3: Use the Respective Channel Receiver Core Clocks**

- Enable this option if you want the individual channel's rx\_clkout signal to provide the read clock to its respective Receive Phase Compensation FIFO.
- This option is typically enabled when the channel is reconfigured from a Basic or Protocol configuration with or without rate matching to another Basic or Protocol configuration with or without rate matching.

Figure 3–15 shows the respective rx\_clkout of each channel clocking the respective receiver channels of a transceiver block.





# **PLL Reconfiguration Mode**

Cyclone IV GX device support the PLL reconfiguration support through the ALTPLL\_RECONFIG MegaWizard. You can use this mode to reconfigure the multipurpose PLL or general purpose PLL used to clock the transceiver channel without affecting the remaining blocks of the channel. When you reconfigure the multipurpose PLL or general purpose PLL of a transceiver block to run at a different data rate, all the transceiver channels listening to this multipurpose PLL or general purpose PLL also get reconfigure the multipurpose PLL or general purpose PLL also get reconfigure the multipurpose PLL or general purpose to the new data rate. Channel settings are not affected. When you reconfigure the multipurpose PLL or general purpose PLL to support a different data rate, you must ensure that the functional mode of the transceiver channel supports the reconfigured data rate.

The PLL reconfiguration mode can be enabled by selecting the **Enable PLL Reconfiguration** option in the ALTGX MegaWizard under **Reconfiguration Setting** tab. For multipurpose PLL or general purpose PLL reconfiguration, **.mif** files are required to dynamically reconfigure the PLL setting in order to change the output frequency of the transceiver PLL to support different data rates.

### Internal Weak Pull-Up and Weak Pull-Down Resistor

Table 1–12 lists the weak pull-up and pull-down resistor values for Cyclone IV devices.

Table 1–12. Internal Weak Pull-Up and Weak Pull-Down Resistor Values for Cyclone IV Devices (1)

| Symbol           | Parameter                                                                                                                                                   | Conditions                                  | Min | Тур | Max | Unit |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----|-----|-----|------|
|                  |                                                                                                                                                             | $V_{CC10} = 3.3 \text{ V} \pm 5\%$ (2), (3) | 7   | 25  | 41  | kΩ   |
| R_ <sub>PU</sub> | Value of the I/O pin pull-up resistor<br>before and during configuration, as<br>well as user mode if you enable the<br>programmable pull-up resistor option | $V_{CC10} = 3.0 \text{ V} \pm 5\%$ (2), (3) | 7   | 28  | 47  | kΩ   |
|                  |                                                                                                                                                             | $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ (2), (3) | 8   | 35  | 61  | kΩ   |
|                  |                                                                                                                                                             | $V_{CCIO} = 1.8 \text{ V} \pm 5\%$ (2), (3) | 10  | 57  | 108 | kΩ   |
|                  |                                                                                                                                                             | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (2), (3) | 13  | 82  | 163 | kΩ   |
|                  |                                                                                                                                                             | $V_{CCIO} = 1.2 \text{ V} \pm 5\%$ (2), (3) | 19  | 143 | 351 | kΩ   |
| R_PD             |                                                                                                                                                             | $V_{CCIO} = 3.3 \text{ V} \pm 5\%$ (4)      | 6   | 19  | 30  | kΩ   |
|                  | Value of the I/O pin pull-down resistor                                                                                                                     | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ (4)      | 6   | 22  | 36  | kΩ   |
|                  |                                                                                                                                                             | $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ (4)      | 6   | 25  | 43  | kΩ   |
|                  | soloro and daming borngulation                                                                                                                              | $V_{CCIO} = 1.8 \text{ V} \pm 5\%$ (4)      | 7   | 35  | 71  | kΩ   |
|                  |                                                                                                                                                             | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (4)      | 8   | 50  | 112 | kΩ   |

#### Notes to Table 1-12:

- (1) All I/O pins have an option to enable weak pull-up except the configuration, test, and JTAG pins. The weak pull-down feature is only available for JTAG TCK.
- (2) Pin pull-up resistance values may be lower if an external source drives the pin higher than  $V_{CCIO}$ .
- (3)  $R_{PU} = (V_{CCIO} V_I)/I_{R_PU}$ Minimum condition: -40°C;  $V_{CCIO} = V_{CC} + 5\%$ ,  $V_I = V_{CC} + 5\% - 50$  mV; Typical condition: 25°C;  $V_{CCIO} = V_{CC}$ ,  $V_I = 0$  V; Maximum condition: 100°C;  $V_{CCIO} = V_{CC} - 5\%$ ,  $V_I = 0$  V; in which  $V_I$  refers to the input voltage at the I/O pin.
- $\begin{array}{ll} (4) & R_{\_PD} = V_I/I_{R\_PD} \\ & \text{Minimum condition:} -40^{\circ}\text{C}; \ V_{CCI0} = V_{CC} + 5\%, \ V_I = 50 \ \text{mV}; \\ & \text{Typical condition:} \ 25^{\circ}\text{C}; \ V_{CCI0} = V_{CC}, \ V_I = V_{CC} 5\%; \\ & \text{Maximum condition:} \ 100^{\circ}\text{C}; \ V_{CCI0} = V_{CC} 5\%, \ V_I = V_{CC} 5\%; \ \text{in which } V_I \ \text{refers to the input voltage at the I/O pin.} \end{array}$

### Hot-Socketing

Table 1–13 lists the hot-socketing specifications for Cyclone IV devices.

Table 1–13. Hot-Socketing Specifications for Cyclone IV Devices

| Symbol                  | Parameter                                          | Maximum         |
|-------------------------|----------------------------------------------------|-----------------|
| I <sub>IOPIN(DC)</sub>  | DC current per I/O pin                             | 300 μA          |
| I <sub>IOPIN(AC)</sub>  | AC current per I/O pin                             | 8 mA <i>(1)</i> |
| I <sub>XCVRTX(DC)</sub> | DC current per transceiver $\operatorname{TX}$ pin | 100 mA          |
| I <sub>XCVRRX(DC)</sub> | DC current per transceiver RX pin                  | 50 mA           |

Note to Table 1-13:

(1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, |IIOPIN| = C dv/dt, in which C is the I/O pin capacitance and dv/dt is the slew rate.

During hot-socketing, the I/O pin capacitance is less than 15 pF and the clock pin capacitance is less than 20 pF.

| 1/0 Standard                                 | V <sub>CCIO</sub> (V) |     | V <sub>ID</sub> (mV) |     |     | V <sub>ICM</sub> (V) <i>(2)</i> |                                                                                                       | V <sub>OD</sub> (mV) <sup>(3)</sup> |     |     | V <sub>0S</sub> (V) <sup>(3)</sup> |       |      |       |
|----------------------------------------------|-----------------------|-----|----------------------|-----|-----|---------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------|-----|-----|------------------------------------|-------|------|-------|
| i/U Stailuaru                                | Min                   | Тур | Max                  | Min | Max | Min                             | Condition                                                                                             | Max                                 | Min | Тур | Max                                | Min   | Тур  | Max   |
|                                              |                       |     |                      |     |     | 0.05                            | $D_{MAX} \leq \ 500 \ Mbps$                                                                           | 1.80                                |     |     |                                    |       |      |       |
| Column                                       | 2.375                 | 2.5 | 2.625                | 100 | _   | 0.55                            | $\begin{array}{l} 500 \text{ Mbps} \leq \text{D}_{\text{MAX}} \\ \leq \ 700 \text{ Mbps} \end{array}$ | 1.80                                | 247 | _   | 600                                | 1.125 | 1.25 | 1.375 |
| 1,00)                                        |                       |     |                      |     |     | 1.05                            | D <sub>MAX</sub> > 700 Mbps                                                                           | 1.55                                |     |     |                                    |       |      |       |
| BLVDS (Row<br>I/Os) <sup>(4)</sup>           | 2.375                 | 2.5 | 2.625                | 100 | _   | _                               | _                                                                                                     | _                                   | _   | _   | _                                  | _     | _    | _     |
| BLVDS<br>(Column<br>I/Os) <sup>(4)</sup>     | 2.375                 | 2.5 | 2.625                | 100 |     |                                 | _                                                                                                     |                                     |     | _   |                                    | _     |      |       |
| mini-LVDS<br>(Row I/Os)<br><i>(5)</i>        | 2.375                 | 2.5 | 2.625                |     | _   | _                               | _                                                                                                     |                                     | 300 | _   | 600                                | 1.0   | 1.2  | 1.4   |
| mini-LVDS<br>(Column<br>I/Os) <sup>(5)</sup> | 2.375                 | 2.5 | 2.625                |     |     |                                 | _                                                                                                     |                                     | 300 |     | 600                                | 1.0   | 1.2  | 1.4   |
| RSDS®(Row<br>I/Os) <sup>(5)</sup>            | 2.375                 | 2.5 | 2.625                | _   | _   |                                 |                                                                                                       | _                                   | 100 | 200 | 600                                | 0.5   | 1.2  | 1.5   |
| RSDS<br>(Column<br>I/Os) <sup>(5)</sup>      | 2.375                 | 2.5 | 2.625                |     |     |                                 | _                                                                                                     |                                     | 100 | 200 | 600                                | 0.5   | 1.2  | 1.5   |
| PPDS (Row<br>I/Os) <i>(5</i> )               | 2.375                 | 2.5 | 2.625                | _   | _   |                                 |                                                                                                       | _                                   | 100 | 200 | 600                                | 0.5   | 1.2  | 1.4   |
| PPDS<br>(Column<br>I/Os) <sup>(5)</sup>      | 2.375                 | 2.5 | 2.625                |     | _   |                                 | _                                                                                                     |                                     | 100 | 200 | 600                                | 0.5   | 1.2  | 1.4   |

|  | Table 1-20. | Differential I/O Standard S | pecifications for C | yclone IV Devices <sup>(1)</sup> | (Part 2 of 2 |
|--|-------------|-----------------------------|---------------------|----------------------------------|--------------|
|--|-------------|-----------------------------|---------------------|----------------------------------|--------------|

### Notes to Table 1-20:

(1) For an explanation of terms used in Table 1–20, refer to "Glossary" on page 1–37.

(2)  $V_{IN}$  range: 0 V  $\leq V_{IN} \leq$  1.85 V.

(3)  $R_L \mbox{ range: } 90 \leq \ R_L \leq \ 110 \ \Omega$  .

(4) There are no fixed  $V_{\rm IN},\,V_{\rm OD},$  and  $V_{\rm OS}$  specifications for BLVDS. They depend on the system topology.

(5) The Mini-LVDS, RSDS, and PPDS standards are only supported at the output pins.

(6) The LVPECL I/O standard is only supported on dedicated clock input pins. This I/O standard is not supported for output pins.