## Intel - EP4CE15F23I7 Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                         |
|--------------------------------|---------------------------------------------------------|
| Product Status                 | Active                                                  |
| Number of LABs/CLBs            | 963                                                     |
| Number of Logic Elements/Cells | 15408                                                   |
| Total RAM Bits                 | 516096                                                  |
| Number of I/O                  | 343                                                     |
| Number of Gates                | -                                                       |
| Voltage - Supply               | 1.15V ~ 1.25V                                           |
| Mounting Type                  | Surface Mount                                           |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                      |
| Package / Case                 | 484-BGA                                                 |
| Supplier Device Package        | 484-FBGA (23x23)                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep4ce15f23i7 |
|                                |                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Section I. Device Core**

This section provides a complete overview of all features relating to the Cyclone<sup>®</sup> IV device family, which is the most architecturally advanced, high-performance, low-power FPGA in the marketplace. This section includes the following chapters:

- Chapter 1, Cyclone IV FPGA Device Family Overview
- Chapter 2, Logic Elements and Logic Array Blocks in Cyclone IV Devices
- Chapter 3, Memory Blocks in Cyclone IV Devices
- Chapter 4, Embedded Multipliers in Cyclone IV Devices
- Chapter 5, Clock Networks and PLLs in Cyclone IV Devices

# **Revision History**

Refer to each chapter for its own specific revision history. For information about when each chapter was updated, refer to the Chapter Revision Dates section, which appears in the complete handbook.

**To** For more information, refer to the *External Memory Interfaces in Cyclone IV Devices* chapter.

# Configuration

Cyclone IV devices use SRAM cells to store configuration data. Configuration data is downloaded to the Cyclone IV device each time the device powers up. Low-cost configuration options include the Altera EPCS family serial flash devices and commodity parallel flash configuration options. These options provide the flexibility for general-purpose applications and the ability to meet specific configuration and wake-up time requirements of the applications.

Table 1–9 lists which configuration schemes are supported by Cyclone IV devices.

Table 1–9. Configuration Schemes for Cyclone IV Device Family

| Devices       | Supported Configuration Scheme |
|---------------|--------------------------------|
| Cyclone IV GX | AS, PS, JTAG, and FPP (1)      |
| Cyclone IV E  | AS, AP, PS, FPP, and JTAG      |

Note to Table 1-9:

(1) The FPP configuration scheme is only supported by the EP4CGX30F484 and EP4CGX50/75/110/150 devices.

IEEE 1149.6 (AC JTAG) is supported on all transceiver I/O pins. All other pins support IEEE 1149.1 (JTAG) for boundary scan testing.

For more information, refer to the *JTAG Boundary-Scan Testing for Cyclone IV Devices* chapter.

For Cyclone IV GX devices to meet the PCIe 100 ms wake-up time requirement, you must use passive serial (PS) configuration mode for the EP4CGX15/22/30 devices and use fast passive parallel (FPP) configuration mode for the EP4CGX30F484 and EP4CGX50/75/110/150 devices.

For more information, refer to the *Configuration and Remote System Upgrades in Cyclone IV Devices* chapter.

The cyclical redundancy check (CRC) error detection feature during user mode is supported in all Cyclone IV GX devices. For Cyclone IV E devices, this feature is only supported for the devices with the core voltage of 1.2 V.



For more information about CRC error detection, refer to the *SEU Mitigation in Cyclone IV Devices* chapter.

## High-Speed Transceivers (Cyclone IV GX Devices Only)

Cyclone IV GX devices contain up to eight full duplex high-speed transceivers that can operate independently. These blocks support multiple industry-standard communication protocols, as well as Basic mode, which you can use to implement your own proprietary protocols. Each transceiver channel has its own pre-emphasis and equalization circuitry, which you can set at compile time to optimize signal integrity and reduce bit error rates. Transceiver blocks also support dynamic reconfiguration, allowing you to change data rates and protocols on-the-fly.

## **LAB Interconnects**

The LAB local interconnect is driven by column and row interconnects and LE outputs in the same LAB. Neighboring LABs, phase-locked loops (PLLs), M9K RAM blocks, and embedded multipliers from the left and right can also drive the local interconnect of a LAB through the direct link connection. The direct link connection feature minimizes the use of row and column interconnects, providing higher performance and flexibility. Each LE can drive up to 48 LEs through fast local and direct link interconnects.

Figure 2–5 shows the direct link connection.



## Figure 2–5. Cyclone IV Device Direct Link Connection

# LAB Control Signals

Each LAB contains dedicated logic for driving control signals to its LEs. The control signals include:

- Two clocks
- Two clock enables
- Two asynchronous clears
- One synchronous clear
- One synchronous load

You can use up to eight control signals at a time. Register packing and synchronous load cannot be used simultaneously.

Each LAB can have up to four non-global control signals. You can use additional LAB control signals as long as they are global signals.

Synchronous clear and load signals are useful for implementing counters and other functions. The synchronous clear and synchronous load signals are LAB-wide signals that affect all registers in the LAB.

Figure 3–3 and Figure 3–4 show the address clock enable waveform during read and write cycles, respectively.



Figure 3–3. Cyclone IV Devices Address Clock Enable During Read Cycle Waveform

Figure 3-4. Cyclone IV Devices Address Clock Enable During Write Cycle Waveform



## **Mixed-Width Support**

M9K memory blocks support mixed data widths. When using simple dual-port, true dual-port, or FIFO modes, mixed width support allows you to read and write different data widths to an M9K memory block. For more information about the different widths supported per memory mode, refer to "Memory Modes" on page 3–7.

Figure 5–25 shows the scan chain bit order sequence for one PLL post-scale counter in PLLs of Cyclone IV devices.

#### Figure 5–25. Scan Chain Bit Order



## **Charge Pump and Loop Filter**

You can reconfigure the charge pump and loop filter settings to update the PLL bandwidth in real time. Table 5–8 through Table 5–10 list the possible settings for charge pump current ( $I_{CP}$ ), loop filter resistor (R), and capacitor (C) values for PLLs of Cyclone IV devices.

#### Table 5-8. Charge Pump Bit Control

| CP[2] | CP[1] | CP[0] | Setting (Decimal) |
|-------|-------|-------|-------------------|
| 0     | 0     | 0     | 0                 |
| 1     | 0     | 0     | 1                 |
| 1     | 1     | 0     | 3                 |
| 1     | 1     | 1     | 7                 |

## Table 5–9. Loop Filter Resistor Value Control

| LFR[4] | LFR[3] | LFR[2] | LFR[1] | LFR[0] | Setting<br>(Decimal) |
|--------|--------|--------|--------|--------|----------------------|
| 0      | 0      | 0      | 0      | 0      | 0                    |
| 0      | 0      | 0      | 1      | 1      | 3                    |
| 0      | 0      | 1      | 0      | 0      | 4                    |
| 0      | 1      | 0      | 0      | 0      | 8                    |
| 1      | 0      | 0      | 0      | 0      | 16                   |
| 1      | 0      | 0      | 1      | 1      | 19                   |
| 1      | 0      | 1      | 0      | 0      | 20                   |
| 1      | 1      | 0      | 0      | 0      | 24                   |
| 1      | 1      | 0      | 1      | 1      | 27                   |
| 1      | 1      | 1      | 0      | 0      | 28                   |
| 1      | 1      | 1      | 1      | 0      | 30                   |

| ] | <b>Chapter 6:</b><br>I/O Banks |
|---|--------------------------------|
|   | I/O Fea                        |
|   | ntures ir                      |
|   | ı Cyclon                       |
|   | e IV De                        |

ices

#### Table 6-4. Number of VREF Pins Per I/O Bank for Cyclone IV E Devices (Part 2 of 2)

| Device             |          | EP4CE6   |          |          | EP4CE10  |          |          |          | - 107 G  | E146E13  |          |          |          | EP4CE22  |          |          | EP4CE30  |          |          |          | Er46E4U  |          |          | EP4CE55  |          |          | EP4CE75  |          | EDAFE11E | Er4veilo |
|--------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| l/O<br>Bank<br>(1) | 144-EQPF | 256-UBGA | 256-FBGA | 144-EQPF | 256-UBGA | 256-FBGA | 144-EQPF | 164-MBGA | 256-MBGA | 256-UBGA | 256-FBGA | 484-FBGA | 144-EQPF | 256-UBGA | 256-FBGA | 324-FBGA | 484-FBGA | 780-FBGA | 324-FBGA | 484-UBGA | 484-FBGA | 780-FBGA | 484-UBGA | 484-FBGA | 780-FBGA | 484-UBGA | 484-FBGA | 780-FBGA | 484-FBGA | 780-FBGA |
| 8                  | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2        | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3        | 3        |

#### Note to Table 6-4:

(1) User I/O pins are used as inputs or outputs; clock input pins are used as inputs only; clock output pins are used as output only.

| lable 6–5. | Number | of VREF | <b>Pins Per</b> | I/O Bank fo | or Cyclone I | V GX Devices |
|------------|--------|---------|-----------------|-------------|--------------|--------------|
|------------|--------|---------|-----------------|-------------|--------------|--------------|

| Device                 | 4CGX15   | 4CG      | i <b>X22</b> | 4CGX30   |          |          | 4CGX50 4CGX75 |          |          |          | 4CGX110  |          | 4CGX150  |          |          |          |
|------------------------|----------|----------|--------------|----------|----------|----------|---------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| <b>i/O Bank</b><br>(1) | 169-FBGA | 169-FBGA | 324-FBGA     | 169-FBGA | 324-FBGA | 484-FBGA | 484-FBGA      | 672-FBGA | 484-FBGA | 672-FBGA | 484-FBGA | 672-FBGA | 896-FBGA | 484-FBGA | 672-FBGA | 896-FBGA |
| 3                      | 1        | -        | 1            |          | 1        |          | 3             |          | 3        |          | 3        |          | 3        |          |          |          |
| 4                      | 1        | -        | 1            |          | 1        | 3        | 3             |          | 3        |          | 3        |          | 3        |          |          |          |
| 5                      | 1        | -        | 1            |          | 1        | 3        | 3             |          | 3        |          | 3        |          |          | 3        |          |          |
| 6                      | 1        | -        | 1            |          | 1        | 3        | 3             |          | 3        | 3        |          | 3        |          | 3        |          |          |
| 7                      | 1        |          | 1            |          | 1        | 3        | 3             |          | 3        |          | 3        |          | 3        |          |          |          |
| 8 (2)                  | 1        |          | 1            |          | 1        | 3        | 3             |          | 3        |          | 3        |          |          | 3        |          |          |

## Notes to Table 6–5:

(1) User I/O pins are used as inputs or outputs; clock input pins are used as inputs only; clock output pins are used as output only.

(2) Bank 9 does not have VREF pin. If input pins with VREF I/O standards are used in bank 9 during user mode, it shares the VREF pin in bank 8.

Each Cyclone IV I/O bank has its own VCCIO pins. Each I/O bank can support only one  $V_{CCIO}$  setting from among 1.2, 1.5, 1.8, 2.5, 3.0, or 3.3 V. Any number of supported single-ended or differential standards can be simultaneously supported in a single I/O bank, as long as they use the same  $V_{CCIO}$  levels for input and output pins.

When designing LVTTL/LVCMOS inputs with Cyclone IV devices, refer to the following guidelines:

- All pins accept input voltage (V<sub>I</sub>) up to a maximum limit (3.6 V), as stated in the recommended operating conditions provided in the *Cyclone IV Device Datasheet* chapter.
- Whenever the input level is higher than the bank V<sub>CCIO</sub>, expect higher leakage current.
- The LVTTL/LVCMOS I/O standard input pins can only meet the V<sub>IH</sub> and V<sub>IL</sub> levels according to bank voltage level.

Voltage-referenced standards are supported in an I/O bank using any number of single-ended or differential standards, as long as they use the same V<sub>REF</sub> and V<sub>CCIO</sub> values. For example, if you choose to implement both SSTL-2 and SSTL-18 in your Cyclone IV devices, I/O pins using these standards—because they require different V<sub>REF</sub> values—must be in different banks from each other. However, the same I/O bank can support SSTL-2 and 2.5-V LVCMOS with the V<sub>CCIO</sub> set to 2.5 V and the V<sub>REF</sub> set to 1.25 V.

- When using Cyclone IV devices as a receiver in 3.3-, 3.0-, or 2.5-V LVTTL/LVCMOS systems, you are responsible for managing overshoot or undershoot to stay in the absolute maximum ratings and the recommended operating conditions, provided in the *Cyclone IV Device Datasheet* chapter.
- The PCI clamping diode is enabled by default in the Quartus II software for input signals with bank  $V_{CCIO}$  at 2.5, 3.0, or 3.3 V.

## **High-Speed Differential Interfaces**

Cyclone IV devices can send and receive data through LVDS signals. For the LVDS transmitter and receiver, the input and output pins of Cyclone IV devices support serialization and deserialization through internal logic.

The BLVDS extends the benefits of LVDS to multipoint applications such as bidirectional backplanes. The loading effect and the need to terminate the bus at both ends for multipoint applications require BLVDS to drive out a higher current than LVDS to produce a comparable voltage swing. All the I/O banks of Cyclone IV devices support BLVDS for user I/O pins.

The RSDS and mini-LVDS standards are derivatives of the LVDS standard. The RSDS and mini-LVDS I/O standards are similar in electrical characteristics to LVDS, but have a smaller voltage swing and therefore provide increased power benefits and reduced electromagnetic interference (EMI).

The PPDS standard is the next generation of the RSDS standard introduced by National Semiconductor Corporation. Cyclone IV devices meet the National Semiconductor Corporation PPDS Interface Specification and support the PPDS standard for outputs only. All the I/O banks of Cyclone IV devices support the PPDS standard for output pins only.

The LVDS standard does not require an input reference voltage, but it does require a 100- $\Omega$  termination resistor between the two signals at the input buffer. An external resistor network is required on the transmitter side for the top and bottom I/O banks.

- 3. Click the **Configuration** tab.
- 4. Turn on Generate compressed bitstreams.
- 5. Click OK.
- 6. In the **Settings** dialog box, click **OK**.

You can enable compression when creating programming files from the **Convert Programming Files** dialog box. To enable compression, perform the following steps:

- 1. On the File menu, click Convert Programming Files.
- 2. Under **Output programming file**, select your desired file type from the **Programming file type** list.
- 3. If you select **Programmer Object File (.pof)**, you must specify the configuration device in the **Configuration device** list.
- 4. Under Input files to convert, select SOF Data.
- 5. Click Add File to browse to the Cyclone IV device SRAM object files (.sof).
- 6. In the **Convert Programming Files** dialog box, select the **.pof** you added to **SOF Data** and click **Properties**.
- 7. In the SOF File Properties dialog box, turn on the Compression option.

When multiple Cyclone IV devices are cascaded, you can selectively enable the compression feature for each device in the chain. Figure 8–1 shows a chain of two Cyclone IV devices. The first device has compression enabled and receives compressed bitstream from the configuration device. The second device has the compression feature disabled and receives uncompressed data. You can generate programming files for this setup in the **Convert Programming Files** dialog box.

Figure 8–1. Compressed and Uncompressed Configuration Data in the Same Configuration File



## **Configuration Requirement**

This section describes Cyclone IV device configuration requirement and includes the following topics:

- "Power-On Reset (POR) Circuit" on page 8–4
- "Configuration File Size" on page 8–4
- "Power Up" on page 8–6

### **Single SRAM Object File**

The second method configures both the master device and slave devices with the same **.sof**. The serial configuration device stores one copy of the **.sof**. You must set up one or more slave devices in the chain. All the slave devices must be set up in the same way (Figure 8–5).





#### Notes to Figure 8-5:

- (1) Connect the pull-up resistors to the  $V_{CCIO}$  supply of the bank in which the pin resides.
- (2) The nCEO pin is left unconnected or used as a user I/O pin when it does not feed the nCE pin of another device.
- (3) The MSEL pin settings vary for different configuration voltage standards and POR time. You must set the master device of the Cyclone IV device in AS mode and the slave devices in PS mode. To connect the MSEL pins for the master device in AS mode and slave devices in PS mode, refer to Table 8–3 on page 8–8, Table 8–4 on page 8–8, and Table 8–5 on page 8–9. Connect the MSEL pins directly to V<sub>CCA</sub> or GND.
- (4) Connect the series resistor at the near end of the serial configuration device.
- (5) Connect the repeater buffers between the master and slave devices for DATA[0] and DCLK. All I/O inputs must maintain a maximum AC voltage of 4.1 V. The output resistance of the repeater buffers must fit the maximum overshoot equation outlined in "Configuration and JTAG Pin I/O Requirements" on page 8–5.
- (6) The 50-Ω series resistors are optional if the 3.3-V configuration voltage standard is applied. For optimal signal integrity, connect these 50-Ω series resistors if the 2.5- or 3.0-V configuration voltage standard is applied.
- (7) These pins are dual-purpose I/O pins. The nCSO pin functions as FLASH\_nCE pin in AP mode. The ASDO pin functions as DATA [1] pin in AP and FPP modes.
- (8) Only Cyclone IV GX devices have an option to select CLKUSR (40 MHz maximum) as the external clock source for DCLK.
- (9) For multi-devices AS configuration using Cyclone IV E with 1,0 V core voltage, the maximum board trace-length from the serial configuration device to the junction-split on both DCLK and Data0 line is 3.5 inches.

In this setup, all the Cyclone IV devices in the chain are connected for concurrent configuration. This reduces the AS configuration time because all the Cyclone IV devices are configured in one configuration cycle. Connect the nCE input pins of all the Cyclone IV devices to GND. You can either leave the nCEO output pins on all the Cyclone IV devices unconnected or use the nCEO output pins as normal user I/O pins. The DATA and DCLK pins are connected in parallel to all the Cyclone IV devices.

Figure 8–10 shows the AP configuration with multiple bus masters.

Figure 8–10. AP Configuration with Multiple Bus Masters



#### Notes to Figure 8–10:

- (1) Connect the pull-up resistors to the  $V_{CCIO}$  supply of the bank in which the pin resides.
- (2) The nCEO pin is left unconnected or used as a user I/O pin when it does not feed the nCE pin of another device.
- (3) The MSEL pin settings vary for different configuration voltage standards and POR time. To connect MSEL [3..0], refer to Table 8–5 on page 8–9. Connect the MSEL pins directly to V<sub>CCA</sub> or GND.
- (4) The AP configuration ignores the WAIT signal during configuration mode. However, if you are accessing flash during user mode with user logic, you can optionally use the normal I/O to monitor the WAIT signal from the Micron P30 or P33 flash.
- (5) When cascading Cyclone IV E devices in a multi-device AP configuration, connect the repeater buffers between the master device and slave devices for DATA [15..0] and DCLK. All I/O inputs must maintain a maximum AC voltage of 4.1 V. The output resistance of the repeater buffers must fit the maximum overshoot equation outlined in "Configuration and JTAG Pin I/O Requirements" on page 8–5.
- (6) The other master device must fit the maximum overshoot equation outlined in "Configuration and JTAG Pin I/O Requirements" on page 8-5.
- (7) The other master device can control the AP configuration bus by driving the nCE to high with an output high on the I/O pin.
- (8) The other master device can pulse nCONFIG if it is under system control and not tied to V<sub>CCIO</sub>.

To ensure that DCLK and DATA[0] are not left floating at the end of the configuration, the MAX II device must drive them either high or low, whichever is convenient on your board. The DATA[0] pin is available as a user I/O pin after configuration. When you choose the FPP scheme in the Quartus II software, the DATA[0] pin is tri-stated by default in user mode and must be driven by the external host device. To change this default option in the Quartus II software, select the **Dual-Purpose Pins** tab of the **Device and Pin Options** dialog box.

The DCLK speed must be below the specified system frequency to ensure correct configuration. No maximum DCLK period exists, which means you can pause configuration by halting DCLK for an indefinite amount of time.

The external host device can also monitor the CONF\_DONE and INIT\_DONE pins to ensure successful configuration. The CONF\_DONE pin must be monitored by the external device to detect errors and to determine when programming is complete. If all configuration data is sent, but CONF\_DONE or INIT\_DONE has not gone high, the external device must reconfigure the target device.

Figure 8–20 shows how to configure multiple devices with a MAX II device. This circuit is similar to the FPP configuration circuit for a single device, except the Cyclone IV devices are cascaded for multi-device configuration.



Figure 8–20. Multi-Device FPP Configuration Using an External Host

#### Notes to Figure 8-20:

- (1) The pull-up resistor must be connected to a supply that provides an acceptable input signal for all devices in the chain.  $V_{CC}$  must be high enough to meet the  $V_{IH}$  specification of the I/O on the device and the external host.
- (2) Connect the pull-up resistor to the  $V_{CCI0}$  supply voltage of the I/O bank in which the nCE pin resides.
- (3) The nCEO pin is left unconnected or used as a user I/O pin when it does not feed the nCE pin of another device.
- (4) The MSEL pin settings vary for different configuration voltage standards and POR time. To connect the MSEL pins, refer to Table 8–4 on page 8–8 and Table 8–5 on page 8–9. Connect the MSEL pins directly to V<sub>CCA</sub> or GND.
- (5) All I/O inputs must maintain a maximum AC voltage of 4.1 V. DATA [7..0] and DCLK must fit the maximum overshoot outlined in Equation 8–1 on page 8–5.

After the first device completes configuration in a multi-device configuration chain, its nCEO pin drives low to activate the nCE pin of the second device, which prompts the second device to begin configuration. The second device in the chain begins configuration in one clock cycle; therefore, the transfer of data destinations is transparent to the MAX II device. All other configuration pins (nCONFIG, nSTATUS,

Figure 8–34 shows the control register bit positions. Table 8–23 defines the control register bit contents. The numbers in Figure 8–34 show the bit position of a setting in a register. For example, bit number 35 is the enable bit for the watchdog timer.

Figure 8-34. Remote System Upgrade Control Register

| 38   | 37       | 36      | 35    | 34   | 33      | 12        | 11        | 0     |
|------|----------|---------|-------|------|---------|-----------|-----------|-------|
| Rsv2 | Cd_early | Osc_int | Wd_en | Rsv1 | Ru_addr | ress[210] | Wd_timer[ | [110] |

Table 8–23. Remote System Upgrade Control Register Contents

| <b>Control Register Bit</b> | Value                                   | Definition                                                                                                                      |  |  |  |  |  |
|-----------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Wd_timer[110]               | 12'b00000000000                         | User watchdog time-out value (most significant 12 bits of 29-bit count value:<br>{Wd_timer[110],17'b1000})                      |  |  |  |  |  |
| Ru_address[210]             | 22'b00000000000000000000000000000000000 | Configuration address (most significant 22 bits of 24-bit<br>boot address value:<br>boot_address[23:0] = {Ru_address[210],2'b0} |  |  |  |  |  |
| Rsv1                        | 1'b0                                    | Reserved bit                                                                                                                    |  |  |  |  |  |
| Wd_en                       | 1'b1                                    | User watchdog timer enable bit                                                                                                  |  |  |  |  |  |
| Osc_int (1)                 | 1'b1                                    | Internal oscillator as startup state machine clock enable bit                                                                   |  |  |  |  |  |
| Cd_early (1)                | 1'b1                                    | Early CONF_DONE check                                                                                                           |  |  |  |  |  |
| Rsv2                        | 1'b1                                    | Reserved bit                                                                                                                    |  |  |  |  |  |

#### Note to Table 8-23:

(1) Option bit for the application configuration.

When enabled, the early CONF\_DONE check (Cd\_early) option bit ensures that there is a valid configuration at the boot address specified by the factory configuration and that it is of the proper size. If an invalid configuration is detected or the CONF\_DONE pin is asserted too early, the device resets and then reconfigures the factory configuration image. The internal oscillator (as the startup state machine clock [Osc\_int] option bit) ensures a functional startup clock to eliminate the hanging of startup. When all option bits are turned on, they provide complete coverage for the programming and startup portions of the application configuration. Altera recommends turning on both the Cd early and Osc int option bits.

The Cd\_early and Osc\_int option bits for the application configuration must be turned on by the factory configuration.

### **Remote System Upgrade Status Register**

The remote system upgrade status register specifies the reconfiguration trigger condition. The various trigger and error conditions include:

- Cyclical redundancy check (CRC) error during application configuration
- nSTATUS assertion by an external device due to an error
- Cyclone IV device logic array triggers a reconfiguration cycle, possibly after downloading a new application configuration image

Table 8–25 lists the contents of previous state register 1 and previous state register 2 in the status register. The status register bit in Table 8–25 shows the bit positions in a 3-bit register. The previous state register 1 and previous state register 2 have the same bit definitions. The previous state register 1 reflects the current application configuration and the previous state register 2 reflects the previous application configuration.

 Table 8–25. Remote System Upgrade Previous State Register 1 and Previous State Register 2 Contents in Status

 Register

| Status Register Bit | Definition                              | Description                                                                                                                                |  |  |  |  |  |
|---------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 30                  | nCONFIG SOURCE                          | One hat active high field that describes the reconfiguration source                                                                        |  |  |  |  |  |
| 29                  | CRC error source                        | that caused the Cyclone IV device to leave the previous application                                                                        |  |  |  |  |  |
| 28                  | nSTATUS SOUICE                          | configuration. If there is a tie, the higher bit order indicates                                                                           |  |  |  |  |  |
| 27                  | User watchdog timer source              | precedence. For example, if nCONFIG and remote system upgrade                                                                              |  |  |  |  |  |
| 26                  | Remote system upgrade<br>nCONFIG source | the nCONFIG precedes the remote system upgrade nCONFIG.                                                                                    |  |  |  |  |  |
| 25:24               | Master state machine<br>current state   | The state of the master state machine during reconfiguration causes the Cyclone IV device to leave the previous application configuration. |  |  |  |  |  |
| 23:0                | Boot address                            | The address used by the configuration scheme to load the previous application configuration.                                               |  |  |  |  |  |

If a capture is inappropriately done while capturing a previous state before the system has entered remote update application configuration for the first time, a value outputs from the shift register to indicate that the capture is incorrectly called.

## **Remote System Upgrade State Machine**

The remote system upgrade control and update registers have identical bit definitions, but serve different roles (Table 8–22 on page 8–75). While both registers can only be updated when the device is loaded with a factory configuration image, the update register writes are controlled by the user logic, and the control register writes are controlled by the remote system upgrade state machine.

In factory configurations, the user logic should send the option bits (Cd\_early and Osc\_int), the configuration address, and watchdog timer settings for the next application configuration bit to the update register. When the logic array configuration reset (RU\_nCONFIG) goes high, the remote system upgrade state machine updates the control register with the contents of the update register and starts system reconfiguration from the new application page.

To ensure the successful reconfiguration between the pages, assert the RU\_nCONFIG signal for a minimum of 250 ns. This is equivalent to strobing the reconfig input of the ALTREMOTE\_UPDATE megafunction high for a minimum of 250 ns.

If there is an error or reconfiguration trigger condition, the remote system upgrade state machine directs the system to load a factory or application configuration (based on mode and error condition) by setting the control register accordingly.

Table 8–26 lists the contents of the control register after such an event occurs for all possible error or trigger conditions.

In some applications, it is necessary for a device to wake up very quickly to begin operation. Cyclone IV devices offer the Fast-On feature to support fast wake-up time applications. The MSEL pin settings determine the POR time ( $t_{POR}$ ) of the device.

- **To** For more information about the MSEL pin settings, refer to the *Configuration and Remote System Upgrades in Cyclone IV Devices* chapter.
- For more information about the POR specifications, refer to the *Cyclone IV Device Datasheet* chapter.

# **Document Revision History**

Table 11–3 lists the revision history for this chapter.

Table 11-3. Document Revision History

| Date          | Version | Changes                                                                                |
|---------------|---------|----------------------------------------------------------------------------------------|
| May 2013      | 1.3     | Updated Note (4) in Table 11–1.                                                        |
|               |         | <ul> <li>Updated for the Quartus II software version 10.0 release.</li> </ul>          |
| July 2010     | 1.2     | <ul> <li>Updated "I/O Pins Remain Tri-stated During Power-Up" section.</li> </ul>      |
|               |         | ■ Updated Table 11–1.                                                                  |
| February 2010 | 1.1     | Updated Table 11–1 and Table 11–2 for the Quartus II software version 9.1 SP1 release. |
| November 2009 | 1.0     | Initial release.                                                                       |

# **Section I. Transceivers**

This section provides a complete overview of all features relating to the Cyclone<sup>®</sup> IV device transceivers. This section includes the following chapters:

- Chapter 1, Cyclone IV Transceivers Architecture
- Chapter 2, Cyclone IV Reset Control and Power Down
- Chapter 3, Cyclone IV Dynamic Reconfiguration

# **Revision History**

Refer to the chapter for its own specific revision history. For information about when the chapter was updated, refer to the Chapter Revision Dates section, which appears in the complete handbook.

# **Input Reference Clocking**

When used for transceiver, the left PLLs synthesize the input reference clock to generate the required clocks for the transceiver channels. Figure 1–25 and Figure 1–26 show the sources of input reference clocks for PLLs used in the transceiver operation.

Clock output from PLLs in the FPGA core cannot feed into PLLs used by the transceiver as input reference clock.





#### Notes to Figure 1-25:

- (1) The REFCLK0 and REFCLK1 pins are dual-purpose CLK, REFCLK, or DIFFCLK pins that reside in banks 3A and 8A respectively.
- (2) Using any clock input pins other than the designated REFCLK pins as shown here to drive the MPLLs may have reduced jitter performance.

# **User Reset and Power-Down Signals**

Each transceiver channel in the Cyclone IV GX device has individual reset signals to reset its physical coding sublayer (PCS) and physical medium attachment (PMA). The transceiver block also has a power-down signal that affects the multipurpose phase-locked loops (PLLs), general purpose PLLs, and all the channels in the transceiver block.



Table 2–1 lists the reset signals available for each transceiver channel.

| Signal                         | ALTGX MegaWizard Plug-In<br>Manager Configurations                     | Description                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|--------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| tx_digitalreset <sup>(1)</sup> | <ul> <li>Transmitter Only</li> <li>Receiver and Transmitter</li> </ul> | Provides asynchronous reset to all digital logic ir the transmitter PCS, including the XAUI transmit state machine.                                                                                                                                                                                                                                    |  |  |  |  |  |
|                                |                                                                        | The minimum pulse width for this signal is two parallel clock cycles.                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| rx_digitalreset <sup>(1)</sup> | <ul> <li>Receiver Only</li> <li>Receiver and Transmitter</li> </ul>    | <ul> <li>Resets all digital logic in the receiver PCS, including:</li> <li>XAUI receiver state machines</li> <li>GIGE receiver state machines</li> <li>XAUI channel alignment state machine</li> <li>BIST-PRBS verifier</li> <li>BIST-incremental verifier</li> <li>The minimum pulse width for this signal is two parallel clock evologies</li> </ul> |  |  |  |  |  |
| rx_analogreset                 | <ul> <li>Receiver Only</li> <li>Receiver and Transmitter</li> </ul>    | Resets the receiver CDR present in the receiver channel.<br>The minimum pulse width is two parallel clock cycles.                                                                                                                                                                                                                                      |  |  |  |  |  |

Table 2–1. Transceiver Channel Reset Signals

#### Note to Table 2–1:

(1) Assert this signal until the clocks coming out of the multipurpose PLL and receiver CDR are stabilized. Stable parallel clocks are essential for proper operation of transmitter and receiver phase-compensation FIFOs in the PCS.

## **Read Transaction**

If you want to read the existing values from a specific channel connected to the ALTGX\_RECONFIG instance, observe the corresponding byte positions of the PMA control output port after the read transaction is completed.

For example, if the number of channels controlled by the ALTGX\_RECONFIG is two, the tx\_vodctrl\_out is 6 bits wide. The tx\_vodctrl\_out[2:0] signal corresponds to channel 1 and the tx vodctrl\_out[5:3] signal corresponds to channel 2.

To complete a read transaction to the  $\rm V_{OD}$  values of the second channel, perform the following steps:

- 1. Before you initiate a read transaction, set the rx\_tx\_duplex\_sel port to **2'b10** so that only the transmit PMA controls are read from the transceiver channel.
- 2. Ensure that the busy signal is low before you start a read transaction.
- 3. Assert the read signal for one reconfig\_clk clock cycle. This initiates the read transaction.
- 4. The busy output status signal is asserted high to indicate that the dynamic reconfiguration controller is busy reading the PMA control settings.
- 5. When the read transaction has completed, the busy signal goes low. The data\_valid signal is asserted, indicating that the data available at the read control signal is valid.
- 6. To read the current  $V_{OD}$  values in channel 2, observe the values in <code>tx\_vodctrl\_out[5:3]</code>.

In the waveform example shown in Figure 3–7, the transmit  $V_{OD}$  settings written in channels 1 and 2 prior to the read transaction are 3'b001 and 3'b010, respectively.

Figure 3-7. Read Transaction Waveform—Use the same control signal for all the channels Option Enabled



### Note to Figure 3-7:

(1) In this waveform example, you want to read from only the transmitter portion of all the channels.

Simultaneous write and read transactions are not allowed.

## **Option 1: Share a Single Transmitter Core Clock Between Transmitters**

- Enable this option if you want tx\_clkout of the first channel (channel 0) of the transceiver block to provide the write clock to the Transmitter Phase Compensation FIFOs of the remaining channels in the transceiver block.
- This option is typically enabled when all the channels of a transceiver block have the same functional mode and data rate and are reconfigured to the identical functional mode and data rate.

Figure 3–11 shows the sharing of channel 0's tx\_clkout between all four regular channels of a transceiver block.





- **\*** For more information about the supported maximum clock rate, device and pin planning, IP implementation, and device termination, refer to *Section III: System Performance Specifications* of the *External Memory Interfaces Handbook*.
- Actual achievable frequency depends on design- and system-specific factors. Perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

## **High-Speed I/O Specifications**

Table 1–31 through Table 1–36 list the high-speed I/O timing for Cyclone IV devices. For definitions of high-speed timing specifications, refer to "Glossary" on page 1–37.

Table 1–31. RSDS Transmitter Timing Specifications for Cyclone IV Devices (1), (2), (4) (Part 1 of 2)

| Symbol                                               | Modes                                    | C6  |     | C7, I7 |     | C8, A7 |       |     | C8L, 18L |       |     | C9L |       |     |     |       |      |
|------------------------------------------------------|------------------------------------------|-----|-----|--------|-----|--------|-------|-----|----------|-------|-----|-----|-------|-----|-----|-------|------|
|                                                      |                                          | Min | Тур | Max    | Min | Тур    | Max   | Min | Тур      | Max   | Min | Тур | Max   | Min | Тур | Max   | Unit |
| f <sub>HSCLK</sub><br>(input clock<br>frequency)     | ×10                                      | 5   |     | 180    | 5   |        | 155.5 | 5   | _        | 155.5 | 5   |     | 155.5 | 5   |     | 132.5 | MHz  |
|                                                      | ×8                                       | 5   |     | 180    | 5   |        | 155.5 | 5   |          | 155.5 | 5   |     | 155.5 | 5   |     | 132.5 | MHz  |
|                                                      | ×7                                       | 5   |     | 180    | 5   |        | 155.5 | 5   | _        | 155.5 | 5   |     | 155.5 | 5   |     | 132.5 | MHz  |
|                                                      | ×4                                       | 5   | _   | 180    | 5   | —      | 155.5 | 5   | _        | 155.5 | 5   | _   | 155.5 | 5   | —   | 132.5 | MHz  |
|                                                      | ×2                                       | 5   |     | 180    | 5   |        | 155.5 | 5   |          | 155.5 | 5   |     | 155.5 | 5   |     | 132.5 | MHz  |
|                                                      | ×1                                       | 5   | _   | 360    | 5   | —      | 311   | 5   | _        | 311   | 5   | _   | 311   | 5   | —   | 265   | MHz  |
| Device<br>operation in<br>Mbps                       | ×10                                      | 100 | _   | 360    | 100 | _      | 311   | 100 | _        | 311   | 100 | _   | 311   | 100 | _   | 265   | Mbps |
|                                                      | ×8                                       | 80  |     | 360    | 80  |        | 311   | 80  | _        | 311   | 80  |     | 311   | 80  |     | 265   | Mbps |
|                                                      | ×7                                       | 70  | _   | 360    | 70  | _      | 311   | 70  | _        | 311   | 70  | _   | 311   | 70  | _   | 265   | Mbps |
|                                                      | ×4                                       | 40  | _   | 360    | 40  | _      | 311   | 40  | _        | 311   | 40  | _   | 311   | 40  | _   | 265   | Mbps |
|                                                      | ×2                                       | 20  |     | 360    | 20  |        | 311   | 20  | _        | 311   | 20  |     | 311   | 20  |     | 265   | Mbps |
|                                                      | ×1                                       | 10  | _   | 360    | 10  | _      | 311   | 10  | _        | 311   | 10  | _   | 311   | 10  | _   | 265   | Mbps |
| t <sub>DUTY</sub>                                    | —                                        | 45  | _   | 55     | 45  | _      | 55    | 45  | _        | 55    | 45  | _   | 55    | 45  | _   | 55    | %    |
| Transmitter<br>channel-to-<br>channel skew<br>(TCCS) | _                                        |     | _   | 200    | _   | _      | 200   | _   | _        | 200   |     | _   | 200   |     | _   | 200   | ps   |
| Output jitter<br>(peak to peak)                      | _                                        | _   | _   | 500    | _   | _      | 500   | _   | _        | 550   | _   | _   | 600   | _   | _   | 700   | ps   |
| t <sub>RISE</sub>                                    | 20 - 80%,<br>C <sub>LOAD</sub> =<br>5 pF | _   | 500 | _      | _   | 500    | _     | _   | 500      |       | _   | 500 | _     | _   | 500 | _     | ps   |
| t <sub>FALL</sub>                                    | 20 – 80%,<br>C <sub>LOAD</sub> =<br>5 pF | _   | 500 | _      | _   | 500    | _     | _   | 500      | _     | _   | 500 | _     | _   | 500 | _     | ps   |