### Intel - EP4CE15U14I7N Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Active                                                   |  |
|--------------------------------|----------------------------------------------------------|--|
| Number of LABs/CLBs            | 963                                                      |  |
| Number of Logic Elements/Cells | 15408                                                    |  |
| Total RAM Bits                 | 516096                                                   |  |
| Number of I/O                  | 165                                                      |  |
| Number of Gates                | -                                                        |  |
| Voltage - Supply               | 1.15V ~ 1.25V                                            |  |
| Mounting Type                  | Surface Mount                                            |  |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                       |  |
| Package / Case                 | 256-LFBGA                                                |  |
| Supplier Device Package        | 256-UBGA (14x14)                                         |  |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep4ce15u14i7n |  |
|                                |                                                          |  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Chapter Revision Dates  | ix     |
|-------------------------|--------|
| Additional Information  |        |
| How to Contact Altera   | Info–1 |
| Typographic Conventions | Info–1 |

# Section I. Device Core

### Chapter 1. Cyclone IV FPGA Device Family Overview

| Cyclone IV Device Family Features                    | 1–1  |
|------------------------------------------------------|------|
| Device Resources                                     | 1–3  |
| Package Matrix                                       | 1–5  |
| Cyclone IV Device Family Speed Grades                | 1–7  |
| Cyclone IV Device Family Architecture                | 1–8  |
| FPGA Core Fabric                                     | 1–8  |
| I/O Features                                         | 1–9  |
| Clock Management                                     | 1–9  |
| External Memory Interfaces                           | 1–9  |
| Configuration                                        | 1–10 |
| High-Speed Transceivers (Cyclone IV GX Devices Only) | 1–10 |
| Hard IP for PCI Express (Cyclone IV GX Devices Only) | 1–11 |
| Reference and Ordering Information                   | 1–12 |
| Document Revision History                            | 1–13 |

### Chapter 2. Logic Elements and Logic Array Blocks in Cyclone IV Devices

| Logic Elements            | . 2–1 |
|---------------------------|-------|
| LE Features               | . 2–2 |
| LE Operating Modes        | . 2–3 |
| Normal Mode               | . 2–3 |
| Arithmetic Mode           | . 2–4 |
| Logic Array Blocks        | . 2–5 |
| Topology                  | . 2–5 |
| LAB Interconnects         | . 2–6 |
| LAB Control Signals       | . 2–6 |
| Document Revision History | . 2–7 |

### Chapter 3. Memory Blocks in Cyclone IV Devices

| Overview                     | 3–1 |
|------------------------------|-----|
| Control Signals              | 3–3 |
| Parity Bit Support           | 3–3 |
| Byte Enable Support          | 3–3 |
| Packed Mode Support          | 3–4 |
| Address Clock Enable Support | 3–5 |
| Mixed-Width Support          | 3–6 |
| Asynchronous Clear           | 3–7 |
| Memory Modes                 | 3–7 |
| Single-Port Mode             | 3–8 |
| Simple Dual-Port Mode        | 3–9 |
|                              |     |

In this mode, you also have two output choices: **Old Data** mode or **Don't Care** mode. In **Old Data** mode, a read-during-write operation to different ports causes the RAM outputs to reflect the old data at that address location. In **Don't Care** mode, the same operation results in a "Don't Care" or unknown value on the RAM outputs.

**To** For more information about how to implement the desired behavior, refer to the *RAM Megafunction User Guide*.

Figure 3–16 shows a sample functional waveform of mixed port read-during-write behavior for **Old Data** mode. In **Don't Care** mode, the old data is replaced with "Don't Care".





For mixed-port read-during-write operation with dual clocks, the relationship between the clocks determines the output behavior of the memory. If you use the same clock for the two clocks, the output is the old data from the address location. However, if you use different clocks, the output is unknown during the mixed-port read-during-write operation. This unknown value may be the old or new data at the address location, depending on whether the read happens before or after the write.

### **Conflict Resolution**

When you are using M9K memory blocks in true dual-port mode, it is possible to attempt two write operations to the same memory location (address). Because there is no conflict resolution circuitry built into M9K memory blocks, this results in unknown data being written to that location. Therefore, you must implement conflict-resolution logic external to the M9K memory block.

Figure 5–14 shows a waveform example of the phase relationship of the PLL clocks in this mode.



Figure 5-14. Phase Relationship Between PLL Clocks in Normal Mode

#### Note to Figure 5-14:

(1) The external clock output can lead or lag the PLL internal clock signals.

### **Zero Delay Buffer Mode**

In zero delay buffer (ZDB) mode, the external clock output pin is phase-aligned with the clock input pin for zero delay through the device. When using this mode, use the same I/O standard on the input clock and output clocks to guarantee clock alignment at the input and output pins.

Figure 5–15 shows an example waveform of the phase relationship of the PLL clocks in ZDB mode.





In this mode, the activeclock signal mirrors the clkswitch signal. As both blocks are still functional during the manual switch, neither clkbad signals go high. Because the switchover circuit is positive edge-sensitive, the falling edge of the clkswitch signal does not cause the circuit to switch back from inclk1 to inclk0. When the clkswitch signal goes high again, the process repeats. The clkswitch signal and the automatic switch only works depending on the availability of the clock that is switched to. If the clock is unavailable, the state machine waits until the clock is available.



When CLKSWITCH = 1, it overrides the automatic switch-over function. As long as clkswitch signal is high, further switch-over action is blocked.

|               | • |
|---------------|---|
| inclk0        |   |
| inclk1 _      |   |
| muxout        |   |
| clkswitch _   |   |
| activeclock _ |   |
| clkbad0 —     |   |
| clkbad1 —     |   |

### Figure 5–19. Clock Switchover Using the clkswitch Control (1)

#### Note to Figure 5–19:

(1) Both inclk0 and inclk1 must be running when the clkswitch signal goes high to start a manual clock switchover event.

### **Manual Clock Switchover**

PLLs of Cyclone IV devices support manual switchover, in which the clkswitch signal controls whether inclk0 or inclk1 is the input clock to the PLL. The characteristics of a manual switchover are similar to the manual override feature in an automatic clock switchover, in which the switchover circuit is edge-sensitive. When the clkswitch signal goes high, the switchover sequence starts. The falling edge of the clkswitch signal does not cause the circuit to switch back to the previous input clock.

• For more information about PLL software support in the Quartus II software, refer to the *ALTPLL Megafunction User Guide*.

### Guidelines

Use the following guidelines to design with clock switchover in PLLs:

 Clock loss detection and automatic clock switchover require the inclk0 and inclk1 frequencies be within 20% of each other. Failing to meet this requirement causes the clkbad0 and clkbad1 signals to function improperly. The user watchdog timer is disabled in factory configurations and during the configuration cycle of the application configuration. It is enabled after the application configuration enters user mode.

# **Quartus II Software Support**

Implementation in your design requires a remote system upgrade interface between the Cyclone IV device logic array and remote system upgrade circuitry. You must also generate configuration files for production and remote programming of the system configuration memory. The Quartus II software provides these features.

The two implementation options, ALTREMOTE\_UPDATE megafunction and remote system upgrade atom, are for the interface between the remote system upgrade circuitry and the device logic array interface. Using the megafunction block instead of creating your own logic saves design time and offers more efficient logic synthesis and device implementation.

• For more information about the ALTREMOTE\_UPDATE megafunction, refer to the *Remote Update Circuitry (ALTREMOTE\_UPDATE) Megafunction User Guide*.

# **Document Revision History**

Table 8–28 lists the revision history for this chapter.

| abie 0-20. Ducui | nent nevision n |                                                                                                                                                                     |  |  |
|------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Date             | Version         | Changes                                                                                                                                                             |  |  |
|                  |                 | ■ Added Table 8–6.                                                                                                                                                  |  |  |
|                  |                 | <ul> <li>Updated Table 8–9 to add new device options and packages.</li> </ul>                                                                                       |  |  |
| May 2013         | 1.7             | ■ Updated Figure 8–16 and Figure 8–22 to include user mode.                                                                                                         |  |  |
|                  |                 | <ul> <li>Updated the "Dedicated" column for DATA[0] and DCLK in Table 8–19.</li> </ul>                                                                              |  |  |
|                  |                 | <ul> <li>Updated the "User Mode" and "Pin Type" columns for DCLK in Table 8–20.</li> </ul>                                                                          |  |  |
| ebruary 2013     | 1.6             | Updated Table 8–9 to add new device options and packages.                                                                                                           |  |  |
|                  |                 | <ul> <li>Updated "AP Configuration Supported Flash Memories", "Configuration Data<br/>Decompression", and "Overriding the Internal Oscillator" sections.</li> </ul> |  |  |
| October 2012 1.5 | 1.5             | <ul> <li>Updated Figure 8–3, Figure 8–4, Figure 8–5, Figure 8–7, Figure 8–8, Figure 8–9, Figure 8–10, and Figure 8–11.</li> </ul>                                   |  |  |
|                  |                 | ■ Updated Table 8–2, Table 8–8, Table 8–12, Table 8–13, Table 8–18, and Table 8–                                                                                    |  |  |
|                  |                 | <ul> <li>Added information about how to gain control of EPCS pins.</li> </ul>                                                                                       |  |  |
|                  | 1.4             | <ul> <li>Updated "Reset", "Single-Device AS Configuration", "Single-Device AP<br/>Configuration", and "Overriding the Internal Oscillator" sections.</li> </ul>     |  |  |
| November 2011    |                 | ■ Added Table 8–7.                                                                                                                                                  |  |  |
|                  |                 | ■ Updated Table 8–6 and Table 8–19.                                                                                                                                 |  |  |
|                  |                 | ■ Updated Figure 8–3, Figure 8–4, and Figure 8–5.                                                                                                                   |  |  |
|                  |                 | <ul> <li>Updated for the Quartus II software version 10.1 release.</li> </ul>                                                                                       |  |  |
| December 2010    | 1.3             | <ul> <li>Added Cyclone IV E new device package information.</li> </ul>                                                                                              |  |  |
|                  |                 | ■ Updated Table 8–7, Table 8–10, and Table 8–11.                                                                                                                    |  |  |
|                  |                 | <ul> <li>Minor text edits.</li> </ul>                                                                                                                               |  |  |

Table 8–28. Document Revision History (Part 1 of 2)

8-19.

<sup>••••</sup> 

Figure 10–2 shows the Cyclone IV GX HSSI receiver BSC.





**To** For more information about Cyclone IV devices user I/O boundary-scan cells, refer to the *IEEE 1149.1 (JTAG) Boundary-Scan Testing for Cyclone III Devices* chapter.

# **BST Operation Control**

Table 10–1 lists the boundary-scan register length for Cyclone IV devices.

Table 10–1. Boundary-Scan Register Length for Cyclone IV Devices (Part 1 of 2)

| Device                  | Boundary-Scan Register Length |  |  |  |
|-------------------------|-------------------------------|--|--|--|
| EP4CE6                  | 603                           |  |  |  |
| EP4CE10                 | 603                           |  |  |  |
| EP4CE15                 | 1080                          |  |  |  |
| EP4CE22                 | 732                           |  |  |  |
| EP4CE30                 | 1632                          |  |  |  |
| EP4CE40                 | 1632                          |  |  |  |
| EP4CE55                 | 1164                          |  |  |  |
| EP4CE75                 | 1314                          |  |  |  |
| EP4CE115                | 1620                          |  |  |  |
| EP4CGX15                | 260                           |  |  |  |
| EP4CGX22                | 494                           |  |  |  |
| EP4CGX30 <sup>(1)</sup> | 494                           |  |  |  |
| EP4CGX50                | 1006                          |  |  |  |

| Signal Detect at Receiver                            | 1–56   |
|------------------------------------------------------|--------|
| Lane Synchronization                                 | 1–56   |
| Clock Rate Compensation                              | 1–56   |
| Low-Latency Synchronous PCIe                         | 1–57   |
| Fast Recovery from P0s State                         | 1–57   |
| Electrical Idle Inference                            | 1–57   |
| Compliance Pattern Transmission                      | 1–58   |
| Reset Requirement                                    | 1–58   |
| GIGE Mode                                            | 1–59   |
| Running Disparity Preservation with Idle Ordered Set | 1-62   |
| Lane Synchronization                                 | 1–62   |
| Clock Frequency Compensation                         | 1–63   |
| Serial RapidIO Mode                                  | 1–64   |
| Lane Synchronization                                 | 1–66   |
| Clock Frequency Compensation                         | 1–67   |
| XAUI Mode                                            | 1–67   |
| XGMII and PCS Code Conversions                       | 1 - 70 |
| Channel Deskewing                                    | 1 - 71 |
| Lane Synchronization                                 | 1–72   |
| Clock Rate Compensation                              | 1–73   |
| Deterministic Latency Mode                           | 1–73   |
| Registered Mode Phase Compensation FIFO              | 1 - 75 |
| Receive Bit-Slip Indication                          | 1–76   |
| Transmit Bit-Slip Control                            | 1–76   |
| PLL PFD feedback                                     | 1–76   |
| SDI Mode                                             | 1–76   |
| Loopback                                             | 1 - 78 |
| Reverse Parallel Loopback                            | 1–79   |
| Serial Loopback                                      | 1–79   |
| Reverse Serial Loopback                              | 1–80   |
| Self Test Modes                                      | 1 - 81 |
| BIST                                                 | 1–82   |
| PRBS                                                 | 1–83   |
| Transceiver Top-Level Port Lists                     | 1 - 85 |
| Document Revision History                            | 1–93   |

# Chapter 2. Cyclone IV Reset Control and Power Down

| User Reset and Power-Down Signals                              |  |
|----------------------------------------------------------------|--|
| Blocks Affected by the Reset and Power-Down Signals            |  |
| Transceiver Reset Sequences                                    |  |
| All Supported Functional Modes Except the PCIe Functional Mode |  |
| Bonded Channel Configuration                                   |  |
| Non-Bonded Channel Configuration                               |  |
| Reset Sequence in Loss of Link Conditions                      |  |
| PCIe Functional Mode                                           |  |
| PCIe Reset Sequence                                            |  |
| PCIe Initialization/Compliance Phase                           |  |
| PCIe Normal Phase                                              |  |
| Dynamic Reconfiguration Reset Sequences                        |  |
| Reset Sequence in PLL Reconfiguration Mode                     |  |
| Reset Sequence in Channel Reconfiguration Mode                 |  |
| Power Down                                                     |  |
| Simulation Requirements                                        |  |
| Reference Information                                          |  |

 Bit reversal—reverses the transmit bit order from LSB-to-MSB (default) to MSB-to-LSB at the input to the serializer. For example, input data to serializer D[7..0] is rewired to D[0..7] for 8-bit data width, and D[9..0] is rewired to D[0..9] for 10-bit data width. Figure 1–10 shows the transmitter bit reversal feature.



#### Figure 1–10. Transmitter Bit Reversal Operation in Basic Single-Width Mode

- Input bit-flip—reverses the bit order at a byte level at the input of the transmitter phase compensation FIFO. For example, if the 16-bit parallel transmitter data at the tx\_datain port is '10111100 10101101' (16'hBCAD), selecting this option reverses the input data to the transmitter phase compensation FIFO to '00111101 10110101' (16'h3DB5).
- Bit-slip control—delays the data transmission by a number of specified bits to the serializer with the tx\_bitslipboundaryselect port. For usage details, refer to the "Transmit Bit-Slip Control" on page 1–76.

### Serializer

The serializer converts the low-speed parallel 8-bit or 10-bit data from the transmitter PCS to high-speed serial data for the transmitter output buffer. The serializer operates with a high-speed clock at half of the serial data rate. The serializer transmission sequence is LSB to MSB.

### **Bit-Slip Mode**

In bit-slip mode, the rx\_bitslip port controls the word aligner operation. At every rising edge of the rx\_bitslip signal, the bit-slip circuitry slips one bit into the received data stream, effectively shifting the word boundary by one bit. When the received data after bit-slipping matches the programmed word alignment pattern, the rx\_patterndetect signal is driven high for one parallel clock cycle.

You can implement a bit-slip controller in the user logic that monitors either the rx\_patterndetect signal or the receiver data output (rx\_dataout), and controls the rx bitslip port to achieve word alignment.

Figure 1–18 shows an example of the word aligner configured in bit-slip mode. For this example, consider that 8'b1110000 is received back-to-back and 16'b0000111100011110 is specified as the word alignment pattern. A rising edge on the rx\_bitslip signal at time n + 1 slips a single bit 0 at the MSB position, forcing the rx\_dataout to 8'b01111000. Another rising edge on the rx\_bitslip signal at time n + 5 forces rx\_dataout to 8'b00111100. Another rising edge on the rx\_bitslip signal at time n + 9 forces rx\_dataout to 8'b0011110. Another rising edge on the rx\_bitslip signal at time n + 9 forces rx\_dataout to 8'b00011110. Another rising edge on the rx\_bitslip signal at time n + 13 forces the rx\_dataout to 8'b0001111. At this instance, rx\_dataout in cycles n + 12 and n + 13 is 8'b00011110 and 8'b00001111, respectively, which matches the specified 16-bit alignment pattern 16'b0000111100011110. This results in the assertion of the rx\_patterndetect signal.





#### **Automatic Synchronization State Machine Mode**

In automatic synchronization state machine mode, the word aligner achieves synchronization after receiving a specific number of synchronization code groups, and falls out of synchronization after receiving a specific number of erroneous code groups. This mode provides hysteresis during link synchronization, which is required by protocols such as PCIe, GbE, XAUI, and Serial RapidIO.

This mode is only supported using the 8B/10B encoded data with 10-bit input to the word aligner.

Figure 1–27 shows an example of the termination scheme for AC-coupled connections for REFCLK pins.





#### Note to Figure 1-27:

(1) For more information about the  $V_{ICM}$  value, refer to the *Cyclone IV Device Datasheet* chapter.

Figure 1–28 shows an example termination scheme for the REFCLK pin when configured as a **HCSL** input.

Figure 1–28. Termination Scheme for a Reference Clock When Configured as HCSL<sup>(1)</sup>



#### Notes to Figure 1-28:

- (1) No biasing is required if the reference clock signals are generated from a clock source that conforms to the PCIe specification.
- (2) Select values as recommended by the PCIe clock source vendor.

### **Transceiver Channel Datapath Clocking**

Channel datapath clocking varies with channel configuration options and PCS configurations. This section describes the clock distribution from the left PLLs for transceiver channels and the datapath clocking in various supported configurations.

Table 1–7 lists the clocks generated by the PLLs for transceiver datapath.

 Table 1–7.
 PLL Clocks for Transceiver Datapath

| Clock                                                | Usage                                            |  |  |
|------------------------------------------------------|--------------------------------------------------|--|--|
| CDR clocks                                           | Receiver CDR unit                                |  |  |
| High-speed clock Transmitter serializer block in PMA |                                                  |  |  |
| Low-speed clock                                      | Transmitter PCS blocks                           |  |  |
|                                                      | Receiver PCS blocks when rate match FIFO enabled |  |  |

Table 1–9 lists the high- and low-speed clock sources for each channel.

| Table 1–9. | High- and Low-Speed Clo | ck Sources for Each | I Channel in Non-Bonded | Channel Configuration |
|------------|-------------------------|---------------------|-------------------------|-----------------------|
|------------|-------------------------|---------------------|-------------------------|-----------------------|

| Dookono          | Troposiyor Plack   | Transseiver Channel | High- and Low-Speed Clocks Sources |                              |  |  |  |
|------------------|--------------------|---------------------|------------------------------------|------------------------------|--|--|--|
| гаскауе          | ITAIISCEIVER DIUCK | Transceiver Gnannei | Option 1                           | Option 2                     |  |  |  |
| F324 and smaller | GXBL0              | All channels        | MPLL_1                             | MPLL_2                       |  |  |  |
|                  | CYDI O             | Channels 0, 1       | MPLL_5/GPLL_1                      | MPLL_6                       |  |  |  |
| E484 and larger  | GYRLU              | Channels 2, 3       | MPLL_5                             | MPLL_6/MPLL_7 <sup>(1)</sup> |  |  |  |
| r404 and larger  | CVDI 1 (1)         | Channels 0, 1       | MPLL_7/MPLL_6                      | MPLL_8                       |  |  |  |
|                  | GVDTT (.)          | Channels 2, 3       | MPLL_7                             | MPLL_8/GPLL_2                |  |  |  |

### Note to Table 1–9:

(1)  $\tt MPLL_7$  and <code>GXBL1</code> are not applicable for transceivers in F484 package



# Figure 1–32. Clock Distribution in Non-Bonded Channel Configuration for Transceivers in F484 and Larger Packages

#### Notes to Figure 1-32:

- (1) High-speed clock.
- (2) Low-speed clock.
- (3) These PLLs have restricted clock driving capability and may not reach all connected channels. For details, refer to Table 1–9.

The transceiver datapath clocking varies in non-bonded channel configuration depending on the PCS configuration.

Figure 1–33 shows the datapath clocking in transmitter only operation. In this mode, each channel selects the high- and low-speed clock from one of the supported PLLs. The high-speed clock feeds to the serializer for parallel to serial operation. The low-speed clock feeds to the following blocks in the transmitter PCS:

- 8B/10B encoder
- read clock of the byte serializer
- read clock of the TX phase compensation FIFO

Figure 1–35 shows the datapath clocking in the transmitter and receiver operation mode with the rate match FIFO. The receiver datapath clocking in configuration without the rate match FIFO is identical to Figure 1–34.

In configuration with the rate match FIFO, the CDR unit in the receiver channel recovers the clock from received serial data and generates the high-speed recovered clock for the deserializer, and low-speed recovered clock for forwarding to the receiver PCS. The low-speed recovered clock feeds to the following blocks in the receiver PCS:

- word aligner
- write clock of rate match FIFO

The low-speed clock that is used in the transmitter PCS datapath feeds the following blocks in the receiver PCS:

- read clock of rate match FIFO
- 8B/10B decoder
- write clock of byte deserializer
- byte ordering
- write clock of RX phase compensation FIFO

When the byte deserializer is enabled, the low-speed clock frequency is halved before feeding into the write clock of RX phase compensation FIFO. The low-speed clock is available in the FPGA fabric as tx\_clkout port, which can be used in the FPGA fabric to send transmitter data and control signals, and capture receiver data and status signals.

Figure 1–35. Transmitter and Receiver Datapath Clocking with Rate Match FIFO in Non-Bonded Channel Configuration



### Notes to Figure 1-35:

- (1) Low-speed recovered clock.
- (2) High-speed recovered clock.

- transmitter in electrical idle
- receiver signal detect
- receiver spread spectrum clocking

### **Low-Latency PCS Operation**

When configured in low-latency PCS operation, the following blocks in the transceiver PCS are bypassed, resulting in a lower latency PCS datapath:

- 8B/10B encoder and decoder
- word aligner
- rate match FIFO
- byte ordering

Figure 1–47 shows the transceiver channel datapath in Basic mode with low-latency PCS operation.

Figure 1–47. Transceiver Channel Datapath in Basic Mode with Low-Latency PCS Operation



### **Transmitter in Electrical Idle**

The transmitter buffer supports electrical idle state, where when enabled, the differential output buffer driver is tri-stated. During electrical idle, the output buffer assumes the common mode output voltage levels. For details about the electrical idle features, refer to "PCI Express (PIPE) Mode" on page 1–52.

P

<sup>2</sup> The transmitter in electrical idle feature is required for compliance to the version 2.00 of PHY Interface for the PCI Express (PIPE) Architecture specification for PCIe protocol implementation.

### **Signal Detect at Receiver**

Signal detect at receiver is only supported when 8B/10B encoder/decoder block is enabled.

- Channel alignment is acquired if three additional aligned ||A|| columns are observed at the output of the deskew FIFOs of the four channels after alignment of the first ||A|| column.
- Channel alignment is indicated by the assertion of rx\_channelaligned signal.
- After acquiring channel alignment, if four misaligned ||A|| columns are seen at the output of the deskew FIFOs in all four channels with no aligned ||A|| columns in between, the rx\_channelaligned signal is deasserted, indicating loss of channel alignment.

Figure 1–65 shows lane skew at the receiver input and how the deskew FIFO uses the /A/ code group to align the channels.

Lane 0 Κ Κ R Κ R R Κ Κ R κ R Lane 1 Κ Κ R Κ R R Κ Κ R Κ R Lanes skew at receiver input Lane 2 Κ Κ R Κ R R Κ Κ R Κ R κ Κ R κ R R Κ κ R Κ R Lane 3 Lane 0 Κ Κ R Κ R R Κ Κ R Κ R Lane 1 Κ Κ R Κ R R κ Κ R Κ R Lanes are deskewed by lining up the "Align"/A/ code groups R κ R R κ к R R Lane 2 Κ Κ Κ R к R R Κ Κ R R Κ Κ Κ Lane 3 /A/ column

### Figure 1-65. Deskew FIFO-Lane Skew at the Receiver Input

### **Lane Synchronization**

In XAUI mode, the word aligner is configured in automatic synchronization state machine mode that is compliant to the PCS synchronization state diagram specified in clause 48 of the IEEE P802.3ae specification. Table 1–23 lists the synchronization state machine parameters that implements the lane synchronization in XAUI mode.

Table 1–23. Synchronization State Machine Parameters <sup>(1)</sup>

| Parameter                                                                                 | Value |
|-------------------------------------------------------------------------------------------|-------|
| Number of valid synchronization (/K28.5/) code groups received to achieve synchronization | 4     |
| Number of erroneous code groups received to lose synchronization                          | 4     |
| Number of continuous good code groups received to reduce the error count by one           | 4     |

### Note to Table 1–23:

(1) The word aligner supports 7-bit and 10-bit pattern lengths in XAUI mode.

### **Transmitter Only Channel**

This configuration contains only a transmitter channel. If you create a **Transmitter Only** instance in the ALTGX MegaWizard Plug-In Manager in Basic ×4 functional mode, use the reset sequence shown in Figure 2–3.





As shown in Figure 2–3, perform the following reset procedure for the **Transmitter Only** channel configuration:

- 1. After power up, assert pll\_areset for a minimum period of 1 µs (the time between markers 1 and 2).
- 2. Keep the tx\_digitalreset signal asserted during this time period. After you de-assert the pll\_areset signal, the multipurpose PLL starts locking to the transmitter input reference clock.
- 3. When the multipurpose PLL locks, as indicated by the pll\_locked signal going high (marker 3), de-assert the tx\_digitalreset signal (marker 4). At this point, the transmitter is ready for transmitting data.

| Port Name                              | Input/<br>Output | Description                                                                                                                                                                                                                                                                                                                                         |                                          |                                                |  |  |  |  |  |  |
|----------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------------------------|--|--|--|--|--|--|
| Analog Settings Control/Status Signals |                  |                                                                                                                                                                                                                                                                                                                                                     |                                          |                                                |  |  |  |  |  |  |
|                                        |                  | This is an optional transmit buffer $V_{OD}$ control signal. It is 3 bits per transmitter channel.<br>The number of settings varies based on the transmit buffer supply setting and the<br>termination resistor setting on the <b>TX Analog</b> screen of the ALTGX MegaWizard Plug-In<br>Manager.                                                  |                                          |                                                |  |  |  |  |  |  |
|                                        |                  | The width of this signal is fixed to 3 bits if you enable either the <b>Use</b><br><b>'logical_channel_address' port for Analog controls reconfiguration</b> option or the <b>Use</b><br><b>same control signal for all the channels</b> option in the <b>Analog controls</b> screen. Otherwise,<br>the width of this signal is 3 bits per channel. |                                          |                                                |  |  |  |  |  |  |
|                                        |                  | The following shows the $V_{0D}$ values corresponding to the <code>tx_vodctrl</code> settings for 100- $\Omega$ termination.                                                                                                                                                                                                                        |                                          |                                                |  |  |  |  |  |  |
| tx_vodctr1[20]                         | Input            | For more information, refer to the "Programmable Output Differential Voltage" section of the <i>Cyclone IV GX Device Datasheet</i> chapter.                                                                                                                                                                                                         |                                          |                                                |  |  |  |  |  |  |
|                                        |                  | <pre>tx_vodctrl[2:0]</pre>                                                                                                                                                                                                                                                                                                                          | Corresponding ALTGX<br>instance settings | Corresponding V <sub>OD</sub><br>settings (mV) |  |  |  |  |  |  |
|                                        |                  | 3'b001                                                                                                                                                                                                                                                                                                                                              | 1                                        | 400                                            |  |  |  |  |  |  |
|                                        |                  | 3'b010                                                                                                                                                                                                                                                                                                                                              | 2                                        | 600                                            |  |  |  |  |  |  |
|                                        |                  | 3'b011                                                                                                                                                                                                                                                                                                                                              | 011 3                                    |                                                |  |  |  |  |  |  |
|                                        |                  | 3'b111                                                                                                                                                                                                                                                                                                                                              | 4 (2)                                    | 900 (2)                                        |  |  |  |  |  |  |
|                                        |                  | 3'b100                                                                                                                                                                                                                                                                                                                                              | 5                                        | 1000                                           |  |  |  |  |  |  |
|                                        |                  | 3'b101 6 1200                                                                                                                                                                                                                                                                                                                                       |                                          |                                                |  |  |  |  |  |  |
|                                        |                  | All other values => N/A                                                                                                                                                                                                                                                                                                                             |                                          |                                                |  |  |  |  |  |  |

### Table 3–2. Dynamic Reconfiguration Controller Port List (ALTGX\_RECONFIG Instance) (Part 4 of 7)

Figure 3–3 shows the timing diagram for a offset cancellation process.





### Notes to Figure 3-3:

- (1) After device power up, the busy signal remains low for the first reconfig\_clk cycle.
- (2) The busy signal then gets asserted for the second reconfig\_clk cycle, when the dynamic reconfiguration controller initiates the offset cancellation process.
- (3) The deassertion of the busy signal indicates the successful completion of the offset cancellation process.

### **Functional Simulation of the Offset Cancellation Process**

You must connect the ALTGX\_RECONFIG instances to the ALTGX instances in your design for functional simulation. Functional simulation uses a reduced timing model of the dynamic reconfiguration controller. Therefore, the duration of the offset cancellation process is 16 reconfig\_clk clock cycles for functional simulation only. The gxb\_powerdown signal must not be asserted during the offset cancellation sequence (for functional simulation and silicon).

# **Dynamic Reconfiguration Modes**

When you enable the dynamic reconfiguration feature, you can reconfigure the following portions of each transceiver channel dynamically, without powering down the other transceiver channels or the FPGA fabric of the device:

- Analog (PMA) controls reconfiguration
- Channel reconfiguration
- PLL reconfiguration

Table 3–3 lists the supported dynamic reconfiguration modes for Cyclone IV GX devices.

|                                           | Ope                 | erational Mo                        | ode          | Qua          | ntus II Instan     | .mif<br>Requirements |   |
|-------------------------------------------|---------------------|-------------------------------------|--------------|--------------|--------------------|----------------------|---|
| Dynamic Reconfiguration<br>Supported Mode | Transmitter<br>Only | Transmitter Receiver<br>Only Only F |              | ALTGX        | ALTGX_<br>Reconfig |                      |   |
| Offset Cancellation                       | —                   | $\checkmark$                        | $\checkmark$ | $\checkmark$ | $\checkmark$       | —                    | — |
| Analog (PMA) Controls<br>Reconfiguration  | ~                   | ~                                   | ~            | $\checkmark$ | ~                  | _                    | _ |

Table 3-3. Cyclone IV GX Supported Dynamic Reconfiguration Mode (Part 1 of 2)

### **Option 1: Share a Single Transmitter Core Clock Between Transmitters**

- Enable this option if you want tx\_clkout of the first channel (channel 0) of the transceiver block to provide the write clock to the Transmitter Phase Compensation FIFOs of the remaining channels in the transceiver block.
- This option is typically enabled when all the channels of a transceiver block have the same functional mode and data rate and are reconfigured to the identical functional mode and data rate.

Figure 3–11 shows the sharing of channel 0's tx\_clkout between all four regular channels of a transceiver block.





| Symbol                          | Madaa  | C   | 6   | <b>C7</b> , | , 17 | C8, | A7  | C8L, | , 18L | C   | 9L  | Unit |
|---------------------------------|--------|-----|-----|-------------|------|-----|-----|------|-------|-----|-----|------|
| JUIIDOL                         | MUUUES | Min | Max | Min         | Max  | Min | Max | Min  | Max   | Min | Max | UIII |
| t <sub>DUTY</sub>               |        | 45  | 55  | 45          | 55   | 45  | 55  | 45   | 55    | 45  | 55  | %    |
| TCCS                            | _      | —   | 200 |             | 200  | —   | 200 | —    | 200   | _   | 200 | ps   |
| Output jitter<br>(peak to peak) | _      | _   | 500 | _           | 500  | _   | 550 | _    | 600   | _   | 700 | ps   |
| t <sub>LOCK</sub> (2)           |        | —   | 1   | _           | 1    | —   | 1   | —    | 1     | _   | 1   | ms   |

### Table 1–35. Emulated LVDS Transmitter Timing Specifications for Cyclone IV Devices <sup>(1), (3)</sup> (Part 2 of 2)

#### Notes to Table 1-35:

(1) Cyclone IV E—emulated LVDS transmitter is supported at the output pin of all I/O Banks.

Cyclone IV GX—emulated LVDS transmitter is supported at the output pin of I/O Banks 3, 4, 5, 6, 7, 8, and 9.

(2)  $t_{LOCK}$  is the time required for the PLL to lock from the end-of-device configuration.

(3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

| Symbol                    | Madaa | C6  |       | C7, 17 |       | C8, A7 |       | C8L, 18L |     | C9L |     | 11   |
|---------------------------|-------|-----|-------|--------|-------|--------|-------|----------|-----|-----|-----|------|
|                           | Modes | Min | Max   | Min    | Max   | Min    | Max   | Min      | Max | Min | Max | UNIT |
| f <sub>HSCLK</sub> (input | ×10   | 10  | 437.5 | 10     | 370   | 10     | 320   | 10       | 320 | 10  | 250 | MHz  |
|                           | ×8    | 10  | 437.5 | 10     | 370   | 10     | 320   | 10       | 320 | 10  | 250 | MHz  |
|                           | ×7    | 10  | 437.5 | 10     | 370   | 10     | 320   | 10       | 320 | 10  | 250 | MHz  |
| frequency)                | ×4    | 10  | 437.5 | 10     | 370   | 10     | 320   | 10       | 320 | 10  | 250 | MHz  |
|                           | ×2    | 10  | 437.5 | 10     | 370   | 10     | 320   | 10       | 320 | 10  | 250 | MHz  |
|                           | ×1    | 10  | 437.5 | 10     | 402.5 | 10     | 402.5 | 10       | 362 | 10  | 265 | MHz  |
|                           | ×10   | 100 | 875   | 100    | 740   | 100    | 640   | 100      | 640 | 100 | 500 | Mbps |
|                           | ×8    | 80  | 875   | 80     | 740   | 80     | 640   | 80       | 640 | 80  | 500 | Mbps |
|                           | ×7    | 70  | 875   | 70     | 740   | 70     | 640   | 70       | 640 | 70  | 500 | Mbps |
| NUUUN                     | ×4    | 40  | 875   | 40     | 740   | 40     | 640   | 40       | 640 | 40  | 500 | Mbps |
|                           | ×2    | 20  | 875   | 20     | 740   | 20     | 640   | 20       | 640 | 20  | 500 | Mbps |
|                           | ×1    | 10  | 437.5 | 10     | 402.5 | 10     | 402.5 | 10       | 362 | 10  | 265 | Mbps |
| SW                        | —     |     | 400   |        | 400   |        | 400   | _        | 550 |     | 640 | ps   |
| Input jitter<br>tolerance | _     | _   | 500   |        | 500   |        | 550   | _        | 600 | _   | 700 | ps   |
| t <sub>LOCK</sub> (2)     | _     |     | 1     |        | 1     |        | 1     | _        | 1   |     | 1   | ms   |

Table 1–36. LVDS Receiver Timing Specifications for Cyclone IV Devices (1), (3)

#### Notes to Table 1-36:

(1) Cyclone IV E—LVDS receiver is supported at all I/O Banks.

Cyclone IV GX—LVDS receiver is supported at I/O Banks 3, 4, 5, 6, 7, 8, and 9.

(2)  $t_{LOCK}$  is the time required for the PLL to lock from the end-of-device configuration.

(3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

### **External Memory Interface Specifications**

The external memory interfaces for Cyclone IV devices are auto-calibrating and easy to implement.