## Intel - EP4CE40F23C7N Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                   |
|--------------------------------|----------------------------------------------------------|
| Number of LABs/CLBs            | 2475                                                     |
| Number of Logic Elements/Cells | 39600                                                    |
| Total RAM Bits                 | 1161216                                                  |
| Number of I/O                  | 328                                                      |
| Number of Gates                | -                                                        |
| Voltage - Supply               | 1.15V ~ 1.25V                                            |
| Mounting Type                  | Surface Mount                                            |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                          |
| Package / Case                 | 484-BGA                                                  |
| Supplier Device Package        | 484-FBGA (23x23)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep4ce40f23c7n |
|                                |                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Document Revision History**

Table 1–10 lists the revision history for this chapter.

## Table 1–10. Document Revision History

| Date          | Version | Changes                                                                                                                                        |  |  |
|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| March 2016    | 2.0     | ■ Updated Table 1–4 and Table 1–5 to remove support for the N148 package.                                                                      |  |  |
| March 2016    | 2.0     | <ul> <li>Updated Figure 1–2 to remove support for the N148 package.</li> </ul>                                                                 |  |  |
| April 2014    | 1.9     | Updated "Packaging Ordering Information for the Cyclone IV E Device".                                                                          |  |  |
| May 2013      | 1.8     | Updated Table 1–3, Table 1–6 and Figure 1–3 to add new device options and packages.                                                            |  |  |
| February 2013 | 1.7     | Updated Table 1–3, Table 1–6 and Figure 1–3 to add new device options and packages.                                                            |  |  |
| October 2012  | 1.6     | Updated Table 1–3 and Table 1–4.                                                                                                               |  |  |
| November 2011 | 1.5     | <ul> <li>Updated "Cyclone IV Device Family Features" section.</li> </ul>                                                                       |  |  |
|               | 1.5     | ■ Updated Figure 1–2 and Figure 1–3.                                                                                                           |  |  |
|               |         | <ul> <li>Updated for the Quartus II software version 10.1 release.</li> </ul>                                                                  |  |  |
|               |         | <ul> <li>Added Cyclone IV E new device package information.</li> </ul>                                                                         |  |  |
| December 2010 | 1.4     | ■ Updated Table 1–1, Table 1–2, Table 1–3, Table 1–5, and Table 1–6.                                                                           |  |  |
|               |         | ■ Updated Figure 1–3.                                                                                                                          |  |  |
|               |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                          |  |  |
| July 2010     | 1.3     | Updated Table 1–2 to include F484 package information.                                                                                         |  |  |
|               |         | ■ Updated Table 1–3 and Table 1–6.                                                                                                             |  |  |
| March 2010    | 1.2     | ■ Updated Figure 1–3.                                                                                                                          |  |  |
|               |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                          |  |  |
|               |         | <ul> <li>Added Cyclone IV E devices in Table 1–1, Table 1–3, and Table 1–6 for the<br/>Quartus II software version 9.1 SP1 release.</li> </ul> |  |  |
|               |         | <ul> <li>Added the "Cyclone IV Device Family Speed Grades" and "Configuration"<br/>sections.</li> </ul>                                        |  |  |
| February 2010 | 1.1     | <ul> <li>Added Figure 1–3 to include Cyclone IV E Device Packaging Ordering<br/>Information.</li> </ul>                                        |  |  |
|               |         | ■ Updated Table 1–2, Table 1–4, and Table 1–5 for Cyclone IV GX devices                                                                        |  |  |
|               |         | <ul> <li>Minor text edits.</li> </ul>                                                                                                          |  |  |
| November 2009 | 1.0     | Initial release.                                                                                                                               |  |  |

20%. This feature is useful when clock sources can originate from multiple cards on the backplane, requiring a system-controlled switchover between frequencies of operation. Choose the secondary clock frequency so the VCO operates in the recommended frequency range. Also, set the M, N, and C counters accordingly to keep the VCO operating frequency in the recommended range.

Figure 5–18 shows a waveform example of the switchover feature when using automatic loss of clock detection. Here, the inclk0 signal remains low. After the inclk0 signal remains low for approximately two clock cycles, the clock-sense circuitry drives the clkbad0 signal high. Also, because the reference clock signal is not toggling, the switchover state machine controls the multiplexer through the clksw signal to switch to inclk1.





#### Note to Figure 5–18:

(1) Switchover is enabled on the falling edge of inclk1 or inclk1, depending on which clock is available. In this figure, switchover is enabled on the falling edge of inclk1.

## **Manual Override**

If you are using the automatic switchover, you must switch input clocks with the manual override feature with the clkswitch input.

Figure 5–19 shows an example of a waveform illustrating the switchover feature when controlled by clkswitch. In this case, both clock sources are functional and inclk0 is selected as the reference clock. A low-to-high transition of the clkswitch signal starts the switchover sequence. The clkswitch signal must be high for at least three clock cycles (at least three of the longer clock period if inclk0 and inclk1 have different frequencies). On the falling edge of inclk0, the reference clock of the counter, muxout, is gated off to prevent any clock glitching. On the falling edge of inclk1, the reference clock multiplexer switches from inclk0 to inclk1 as the PLL reference, and the activeclock signal changes to indicate which clock is currently feeding the PLL.

The IOE registers in each I/O block share the same source for the preset or clear features. You can program preset or clear for each individual IOE, but you cannot use both features simultaneously. You can also program the registers to power-up high or low after configuration is complete. If programmed to power-up low, an asynchronous clear can control the registers. If programmed to power-up high, an asynchronous preset can control the registers. This feature prevents the inadvertent activation of the active-low input of another device upon power-up. If one register in an IOE uses a preset or clear signal, all registers in the IOE must use that same signal if they require preset or clear. Additionally, a synchronous reset signal is available for the IOE registers.

**\*** For more information about the input and output pin delay settings, refer to the *Area and Timing Optimization* chapter in volume 2 of the *Quartus II Handbook*.

# **PCI-Clamp Diode**

Cyclone IV devices provide an optional PCI-clamp diode enabled input and output for each I/O pin. Dual-purpose configuration pins support the diode in user mode if the specific pins are not used as configuration pins for the selected configuration scheme. For example, if you are using the active serial (AS) configuration scheme, you cannot use the clamp diode on the ASDO and nCSO pins in user mode. Dedicated configuration pins do not support the on-chip diode.

The PCI-clamp diode is available for the following I/O standards:

- 3.3-V LVTTL
- 3.3-V LVCMOS
- 3.0-V LVTTL
- 3.0-V LVCMOS
- 2.5-V LVTTL/LVCMOS
- PCI
- PCI-X

If the input I/O standard is one of the listed standards, the PCI-clamp diode is enabled by default in the Quartus II software.

# **OCT Support**

Cyclone IV devices feature OCT to provide I/O impedance matching and termination capabilities. OCT helps prevent reflections and maintain signal integrity while minimizing the need for external resistors in high pin-count ball grid array (BGA) packages. Cyclone IV devices provide I/O driver on-chip impedance matching and R<sub>S</sub> OCT for single-ended outputs and bidirectional pins.

When using R<sub>S</sub> OCT, programmable current strength is not available.

There are two ways to implement OCT in Cyclone IV devices:

- OCT with calibration
- OCT without calibration

The  $R_S$  shown in Figure 6–2 is the intrinsic impedance of the transistors that make up the I/O buffer.



Figure 6–2. Cyclone IV Devices R<sub>s</sub> OCT with Calibration

OCT with calibration is achieved using the OCT calibration block circuitry. There is one OCT calibration block in each of I/O banks 2, 4, 5, and 7 for Cyclone IV E devices and I/O banks 4, 5, and 7 for Cyclone IV GX devices. Each calibration block supports each side of the I/O banks. Because there are two I/O banks sharing the same calibration block, both banks must have the same V<sub>CCIO</sub> if both banks enable OCT calibration. If two related banks have different V<sub>CCIO</sub>, only the bank in which the calibration block resides can enable OCT calibration.

Figure 6–10 on page 6–18 shows the top-level view of the OCT calibration blocks placement.

Each calibration block comes with a pair of RUP and RDN pins. When used for calibration, the RUP pin is connected to  $V_{CCIO}$  through an external 25- $\Omega$ ±1% or 50- $\Omega$ ±1% resistor for an  $R_S$  OCT value of 25 $\Omega$  or 50 $\Omega$ , respectively. The RDN pin is connected to GND through an external 25- $\Omega$ ±1% or 50- $\Omega$ ±1% resistor for an  $R_S$  OCT value of 25 $\Omega$  or 50 $\Omega$ , respectively. The RDN pin is connected to GND through an external 25- $\Omega$ ±1% or 50- $\Omega$ ±1% resistor for an  $R_S$  OCT value of 25 $\Omega$  or 50 $\Omega$ , respectively. The external resistors are compared with the internal resistance using comparators. The resultant outputs of the comparators are used by the OCT calibration block to dynamically adjust buffer impedance.

During calibration, the resistance of the RUP and RDN pins varies.

# I/O Banks

I/O pins on Cyclone IV devices are grouped together into I/O banks. Each bank has a separate power bus.

Cyclone IV E devices have eight I/O banks, as shown in Figure 6–9. Each device I/O pin is associated with one I/O bank. All single-ended I/O standards are supported in all banks except HSTL-12 Class II, which is only supported in column I/O banks. All differential I/O standards are supported in all banks. The only exception is HSTL-12 Class II, which is only supported in column I/O banks.

Cyclone IV GX devices have up to ten I/O banks and two configuration banks, as shown in Figure 6–10 on page 6–18 and Figure 6–11 on page 6–19. The Cyclone IV GX configuration I/O bank contains three user I/O pins that can be used as normal user I/O pins if they are not used in configuration modes. Each device I/O pin is associated with one I/O bank. All single-ended I/O standards are supported except HSTL-12 Class II, which is only supported in column I/O banks. All differential I/O standards are supported in top, bottom, and right I/O banks. The only exception is HSTL-12 Class II, which is only supported in column I/O banks.

The entire left side of the Cyclone IV GX devices contain dedicated high-speed transceiver blocks for high speed serial interface applications. There are a total of 2, 4, and 8 transceiver channels for Cyclone IV GX devices, depending on the density and package of the device. For more information about the transceiver channels supported, refer to Figure 6–10 on page 6–18 and Figure 6–11 on page 6–19.

Figure 6–14 shows a typical BLVDS topology with multiple transmitter and receiver pairs.



Figure 6-14. BLVDS Topology with Cyclone IV Devices Transmitters and Receivers

The BLVDS I/O standard is supported on the top, bottom, and right I/O banks of Cyclone IV devices. The BLVDS transmitter uses two single-ended output buffers with the second output buffer programmed as inverted, while the BLVDS receiver uses a true LVDS input buffer. The transmitter and receiver share the same pins. An output-enabled (OE) signal is required to tristate the output buffers when the LVDS input buffer receives a signal.

• For more information, refer to the *Cyclone IV Device Datasheet* chapter.

# **Designing with BLVDS**

The BLVDS bidirectional communication requires termination at both ends of the bus in BLVDS. The termination resistor ( $R_T$ ) must match the bus differential impedance, which in turn depends on the loading on the bus. Increasing the load decreases the bus differential impedance. With termination at both ends of the bus, termination is not required between the two signals at the input buffer. A single series resistor ( $R_S$ ) is required at the output buffer to match the output buffer impedance to the transmission line impedance. However, this series resistor affects the voltage swing at the input buffer. The maximum data rate achievable depends on many factors.

- Altera recommends that you perform simulation using the IBIS model while considering factors such as bus loading, termination values, and output and input buffer location on the bus to ensure that the required performance is achieved.
- **\*** For more information about BLVDS interface support in Altera devices, refer to *AN 522: Implementing Bus LVDS Interface in Supported Altera Device Families.*

Figure 7–6 shows the location and numbering of the DQS, DQ, or CQ# pins in I/O banks of the Cyclone IV E device in the 144-pin EQFP and 164-pin MBGA packages.



Figure 7–6. DQS, CQ, or CQ# Pins for Cyclone IV E Devices in the 144-Pin EQFP and 164-pin MBGA Packages

In Cyclone IV devices, the ×9 mode uses the same DQ and DQS pins as the ×8 mode, and one additional DQ pin that serves as a regular I/O pin in the ×8 mode. The ×18 mode uses the same DQ and DQS pins as ×16 mode, with two additional DQ pins that serve as regular I/O pins in the ×16 mode. Similarly, the ×36 mode uses the same DQ and DQS pins as the ×32 mode, with four additional DQ pins that serve as regular I/O pins in the ×32 mode. When not used as DQ or DQS pins, the memory interface pins are available as regular I/O pins.

# **Optional Parity, DM, and Error Correction Coding Pins**

Cyclone IV devices support parity in ×9, ×18, and ×36 modes. One parity bit is available per eight bits of data pins. You can use any of the DQ pins for parity in Cyclone IV devices because the parity pins are treated and configured similarly to DQ pins.

DM pins are only required when writing to DDR2 and DDR SDRAM devices. QDR II SRAM devices use the BWS# signal to select the byte to be written into memory. A low signal on the DM or BWS# pin indicates the write is valid. Driving the DM or BWS# pin high causes the memory to mask the DQ signals. Each group of DQS and DQ signals has one DM pin. Similar to the DQ output signals, the DM signals are clocked by the -90° shifted clock.

# **Configuration Scheme**

A configuration scheme with different configuration voltage standards is selected by driving the MSEL pins either high or low, as shown in Table 8–3, Table 8–4, and Table 8–5.

Hardwire the MSEL pins to V<sub>CCA</sub> or GND without pull-up or pull-down resistors to avoid problems detecting an incorrect configuration scheme. Do not drive the MSEL pins with a microprocessor or another device.

| Table 8-3. | <b>Configuration Schemes for Cyclone IV GX Devices (EP4CGX15</b> | EP4CGX22, | and EP4CGX30 [except for F484 |
|------------|------------------------------------------------------------------|-----------|-------------------------------|
| Package])  |                                                                  |           |                               |

| <b>Configuration Scheme</b>             | MSEL2 | MSEL1 | MSELO | POR Delay | Configuration Voltage Standard (V) <sup>(1)</sup> |
|-----------------------------------------|-------|-------|-------|-----------|---------------------------------------------------|
|                                         | 1     | 0     | 1     | Fast      | 3.3                                               |
| AS                                      | 0     | 1     | 1     | Fast      | 3.0, 2.5                                          |
|                                         | 0     | 0     | 1     | Standard  | 3.3                                               |
|                                         | 0     | 1     | 0     | Standard  | 3.0, 2.5                                          |
|                                         | 1     | 0     | 0     | Fast      | 3.3, 3.0, 2.5                                     |
| PS                                      | 1     | 1     | 0     | Fast      | 1.8, 1.5                                          |
|                                         | 0     | 0     | 0     | Standard  | 3.3, 3.0, 2.5                                     |
| JTAG-based configuration <sup>(2)</sup> | (3)   | (3)   | (3)   | —         | _                                                 |

#### Notes to Table 8-3:

(1) Configuration voltage standard applied to the  $V_{CCIO}$  supply of the bank in which the configuration pins reside.

(2) JTAG-based configuration takes precedence over other configuration schemes, which means the MSEL pin settings are ignored.

(3) Do not leave the MSEL pins floating. Connect them to  $V_{CCA}$  or GND. These pins support the non-JTAG configuration scheme used in production. Altera recommends connecting the MSEL pins to GND if your device is only using JTAG configuration.

| Table 8-4. | <b>Configuration Schemes for Cyd</b> | lone IV GX Devices (EP4CGX30 [only for F484 package], EP4CGX50, |
|------------|--------------------------------------|-----------------------------------------------------------------|
| EP4CGX75,  | EP4CGX110, and EP4CGX150)            | (Part 1 of 2)                                                   |

| Configuration Scheme | MSEL3 | MSEL2 | MSEL1 | MSELO | POR Delay | Configuration Voltage Standard (V) <sup>(1)</sup> |
|----------------------|-------|-------|-------|-------|-----------|---------------------------------------------------|
|                      | 1     | 1     | 0     | 1     | Fast      | 3.3                                               |
| ٨٩                   | 1     | 0     | 1     | 1     | Fast      | 3.0, 2.5                                          |
| AS                   | 1     | 0     | 0     | 1     | Standard  | 3.3                                               |
|                      | 1     | 0     | 1     | 0     | Standard  | 3.0, 2.5                                          |
|                      | 1     | 1     | 0     | 0     | Fast      | 3.3, 3.0, 2.5                                     |
| PS                   | 1     | 1     | 1     | 0     | Fast      | 1.8, 1.5                                          |
|                      | 1     | 0     | 0     | 0     | Standard  | 3.3, 3.0, 2.5                                     |
|                      | 0     | 0     | 0     | 0     | Standard  | 1.8, 1.5                                          |
|                      | 0     | 0     | 1     | 1     | Fast      | 3.3, 3.0, 2.5                                     |
| FPP                  | 0     | 1     | 0     | 0     | Fast      | 1.8, 1.5                                          |
|                      | 0     | 0     | 0     | 1     | Standard  | 3.3, 3.0, 2.5                                     |
|                      | 0     | 0     | 1     | 0     | Standard  | 1.8, 1.5                                          |

# **FPP Configuration**

The FPP configuration in Cyclone IV devices is designed to meet the increasing demand for faster configuration time. Cyclone IV devices are designed with the capability of receiving byte-wide configuration data per clock cycle.

You can perform FPP configuration of Cyclone IV devices with an intelligent host, such as a MAX II device or microprocessor with flash memory. If your system already contains a CFI flash memory, you can use it for the Cyclone IV device configuration storage as well. The MAX II PFL feature in MAX II devices provides an efficient method to program CFI flash memory devices through the JTAG interface and the logic to control configuration from the flash memory device to the Cyclone IV device.

- **\*** For more information about the PFL, refer to *AN* 386: Using the Parallel Flash Loader with the Quartus II Software.
- FPP configuration is supported in EP4CGX30 (only for F484 package), EP4CGX50, EP4CGX75, EP4CGX110, EP4CGX150, and all Cyclone IV E devices.
- The FPP configuration is not supported in E144 package of Cyclone IV E devices.
- Cyclone IV devices do not support enhanced configuration devices for FPP configuration.

# **FPP Configuration Using an External Host**

FPP configuration using an external host provides a fast method to configure Cyclone IV devices. In the FPP configuration scheme, you can use an external host device to control the transfer of configuration data from a storage device, such as flash memory, to the target Cyclone IV device. You can store configuration data in an **.rbf**, **.hex**, or **.ttf** format. When using the external host, a design that controls the configuration process, such as fetching the data from flash memory and sending it to Figure 1–56 shows the transceiver configuration in GIGE mode.



Figure 1–56. Transceiver Configuration in GIGE Mode

When configured in GIGE mode, three encoded comma (/K28.5/) code groups are transmitted automatically after deassertion of tx\_digitalreset and before transmitting user data on the tx\_datain port. This could affect the synchronization state machine behavior at the receiver.

Depending on when you start transmitting the synchronization sequence, there could be an even or odd number of encoded data (/Dx.y/) code groups transmitted between the last of the three automatically sent /K28.5/ code groups and the first /K28.5/ code group of the synchronization sequence. If there is an even number of /Dx.y/ code groups received between these two /K28.5/ code groups, the first /K28.5/ code group of the synchronization sequence begins at an odd code group boundary. An IEEE802.3-compliant GIGE synchronization state machine treats this as an error condition and goes into the Loss-of-Sync state. Figure 1–57 shows an example of even numbers of /Dx.y/ between the last automatically sent /K28.5/ and the first user-sent /K28.5/. The first user-sent /K28.5/ code group received at an odd code group boundary in cycle n + 3 takes the receiver synchronization state machine in Loss-of-Sync state. The first synchronization ordered-set /K28.5/Dx.y/ in cycles n + 3 and n + 4 is discounted and three additional ordered sets are required for successful synchronization.





# **Running Disparity Preservation with Idle Ordered Set**

During idle ordered sets transmission in GIGE mode, the transmitter ensures a negative running disparity at the end of an idle ordered set. Any /Dx.y/, except for /D21.5/ (part of /C1/ ordered set) or /D2.2/ (part of /C2/ ordered set) following a /K28.5/ is automatically replaced with either of the following:

- A /D5.6/ (/I1/ ordered set) if the running disparity before /K28.5/ is positive
- A /D16.2/ (/I2/ ordered set) if the running disparity before /K28.5/ is negative

## **Lane Synchronization**

In GIGE mode, the word aligner is configured in automatic synchronization state machine mode that complies with the IEEE P802.3ae standard. A synchronization ordered set is a /K28.5/ code group followed by an odd number of valid /Dx.y/ code groups. Table 1–19 lists the synchronization state machine parameters that implements the GbE-compliant synchronization.

| Parameter                                                                        | Value |
|----------------------------------------------------------------------------------|-------|
| Number of valid synchronization ordered sets received to achieve synchronization | 3     |
| Number of erroneous code groups received to lose synchronization                 | 4     |
| Number of continuous good code groups received to reduce the error count by one  | 4     |

#### Note to Table 1-19:

(1) The word aligner supports 7-bit and 10-bit pattern lengths in GIGE mode.

| Port Name                                                                        | Input/<br>Output | Clock Domain        | Description                                                                                                                                                                                                                                                                                                      |  |  |  |
|----------------------------------------------------------------------------------|------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| fixedclk                                                                         | Input            | Clock signal        | 125-MHz clock for receiver detect and offset cancellation only in PIPE mode.                                                                                                                                                                                                                                     |  |  |  |
|                                                                                  |                  |                     | Receiver detect or reverse parallel loopback control.                                                                                                                                                                                                                                                            |  |  |  |
| tx_detectrxloop<br>tx_forcedisp<br>compliance<br>pipe8b10binvpolarity<br>powerdn | Input            | Asynchronous signal | <ul> <li>A high level in the P1 power state and tx_forceelecidle<br/>signal asserted begins the receiver detection operation to determine<br/>if there is a valid receiver downstream. This signal must be<br/>deasserted when the pipephydonestatus signal indicates<br/>receiver detect completion.</li> </ul> |  |  |  |
|                                                                                  |                  |                     | <ul> <li>A high level in the P0 power state with the tx_forceelecidle<br/>signal deasserted dynamically configures the channel to support<br/>reverse parallel loopback mode.</li> </ul>                                                                                                                         |  |  |  |
|                                                                                  |                  |                     | Force the 8B/10B encoder to encode with negative running disparity.                                                                                                                                                                                                                                              |  |  |  |
| tx_forcedisp<br>compliance                                                       |                  | Asynchronous signal | <ul> <li>Assert only when transmitting the first byte of the PIPE-compliance<br/>pattern to force the 8B/10B encoder with a negative running<br/>disparity.</li> </ul>                                                                                                                                           |  |  |  |
| pipe8b10binvpolarity                                                             | Input            | Asynchronous signal | Invert the polarity of every bit of the 10-bit input to the 8B/10B decoder                                                                                                                                                                                                                                       |  |  |  |
|                                                                                  |                  |                     | PIPE power state control.                                                                                                                                                                                                                                                                                        |  |  |  |
|                                                                                  |                  |                     | Signal is 2 bits wide and is encoded as follows:                                                                                                                                                                                                                                                                 |  |  |  |
| powerdn                                                                          | Innut            | Asynchronous signal | <ul> <li>2'b00: P0 (Normal operation)</li> </ul>                                                                                                                                                                                                                                                                 |  |  |  |
|                                                                                  | mput             |                     | <ul> <li>2'b01: P0s (Low recovery time latency, low power state)</li> </ul>                                                                                                                                                                                                                                      |  |  |  |
|                                                                                  |                  |                     | <ul> <li>2'b10: P1 (Longer recovery time latency, lower power state)</li> </ul>                                                                                                                                                                                                                                  |  |  |  |
|                                                                                  |                  |                     | <ul> <li>2'b11: P2 (Lowest power state)</li> </ul>                                                                                                                                                                                                                                                               |  |  |  |
| pipedatavalid                                                                    | Output           | N/A                 | Valid data and control on the ${\tt rx\_dataout}$ and ${\tt rx\_ctrldetect}$ ports indicator.                                                                                                                                                                                                                    |  |  |  |
|                                                                                  |                  |                     | PHY function completion indicator.                                                                                                                                                                                                                                                                               |  |  |  |
| pipephydone<br>status                                                            | Output           | Asynchronous signal | <ul> <li>Asserted for one clock cycle to communicate completion of several<br/>PHY functions, such as power state transition and receiver<br/>detection.</li> </ul>                                                                                                                                              |  |  |  |
|                                                                                  |                  |                     | Electrical idle detected or inferred at the receiver indicator.                                                                                                                                                                                                                                                  |  |  |  |
| pipeelecidle                                                                     | Output           | Asynchronous signal | <ul> <li>When electrical idle inference is used, this signal is driven high<br/>when it infers an electrical idle condition</li> </ul>                                                                                                                                                                           |  |  |  |
|                                                                                  |                  |                     | <ul> <li>When electrical idle inference is not used, the<br/>rx_signaldetect signal is inverted and driven on this port.</li> </ul>                                                                                                                                                                              |  |  |  |

| Table 1-28 | . PIPE Interface Ports in | ALTGX Megafunction | for Cyclone IV GX <sup>(1)</sup> | (Part 1 of 2) |
|------------|---------------------------|--------------------|----------------------------------|---------------|
|------------|---------------------------|--------------------|----------------------------------|---------------|

| Port Name                    | Input/<br>Output |                                                                                                                                                                                                                                                                                                            | Description                                                                                                                                                                                                                                                                                                                    |                                             |  |  |  |
|------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|--|--|
|                              |                  | This is an optional pre-emphasis write control for the transmit buffer. Depending on what value you set at this input, the controller dynamically writes the value to the pre-emphasis control register of the transmit buffer.                                                                            |                                                                                                                                                                                                                                                                                                                                |                                             |  |  |  |
|                              |                  | The width of this sigr<br>'logical_channel_ad<br>same control signal<br>the width of this sign                                                                                                                                                                                                             | The width of this signal is fixed to 5 bits if you enable either the <b>Use</b><br>'logical_channel_address' port for Analog controls reconfiguration option or the <b>Use</b><br>same control signal for all the channels option in the Analog controls screen. Otherwise,<br>the width of this signal is 5 bits per channel. |                                             |  |  |  |
|                              |                  | tx_preemp[40]                                                                                                                                                                                                                                                                                              | Corresponding ALTGX<br>instance settings                                                                                                                                                                                                                                                                                       | Corresponding pre-<br>emphasis setting (mA) |  |  |  |
|                              |                  | 00000                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                              | Disabled                                    |  |  |  |
|                              |                  | 00001                                                                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                              | 0.5                                         |  |  |  |
| tx preemp[40] (1)            | Input            | 00101                                                                                                                                                                                                                                                                                                      | 5                                                                                                                                                                                                                                                                                                                              | 1.0                                         |  |  |  |
|                              |                  | 01001                                                                                                                                                                                                                                                                                                      | 9                                                                                                                                                                                                                                                                                                                              | 1.5                                         |  |  |  |
|                              |                  | 01101                                                                                                                                                                                                                                                                                                      | 13                                                                                                                                                                                                                                                                                                                             | 2.0                                         |  |  |  |
|                              |                  | 10000                                                                                                                                                                                                                                                                                                      | 16                                                                                                                                                                                                                                                                                                                             | 2.375                                       |  |  |  |
|                              |                  | 10001                                                                                                                                                                                                                                                                                                      | 17                                                                                                                                                                                                                                                                                                                             | 2.5                                         |  |  |  |
|                              |                  | 10010                                                                                                                                                                                                                                                                                                      | 18                                                                                                                                                                                                                                                                                                                             | 2.625                                       |  |  |  |
|                              |                  | 10011                                                                                                                                                                                                                                                                                                      | 19                                                                                                                                                                                                                                                                                                                             | 2.75                                        |  |  |  |
|                              |                  | 10100                                                                                                                                                                                                                                                                                                      | 20                                                                                                                                                                                                                                                                                                                             | 2.875                                       |  |  |  |
|                              |                  | 10101                                                                                                                                                                                                                                                                                                      | 21                                                                                                                                                                                                                                                                                                                             | 3.0                                         |  |  |  |
|                              |                  | All other values => N/A                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                |                                             |  |  |  |
|                              |                  | This is an optional wr<br>the PMA.                                                                                                                                                                                                                                                                         | ite control to write an equalization cont                                                                                                                                                                                                                                                                                      | rol value for the receive side of           |  |  |  |
|                              |                  | The width of this signal is fixed to 4 bits if you enable either the <b>Use</b><br>'logical_channel_address' port for Analog controls reconfiguration option or th<br>same control signal for all the channels option in the Analog controls screen. Of<br>the width of this signal is 4 bits per channel. |                                                                                                                                                                                                                                                                                                                                |                                             |  |  |  |
| rx_eqctrl[30] <sup>(1)</sup> | Input            | rx_eqctr1[30] Corresponding ALTGX instance settings                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                |                                             |  |  |  |
|                              |                  | 0001                                                                                                                                                                                                                                                                                                       | Low                                                                                                                                                                                                                                                                                                                            |                                             |  |  |  |
|                              |                  | 0101                                                                                                                                                                                                                                                                                                       | Medium Low                                                                                                                                                                                                                                                                                                                     |                                             |  |  |  |
|                              |                  | 0100                                                                                                                                                                                                                                                                                                       | Medium High                                                                                                                                                                                                                                                                                                                    |                                             |  |  |  |
|                              |                  | 0111                                                                                                                                                                                                                                                                                                       | High                                                                                                                                                                                                                                                                                                                           |                                             |  |  |  |
|                              |                  | All other values $=> N_{i}$                                                                                                                                                                                                                                                                                | Ά                                                                                                                                                                                                                                                                                                                              |                                             |  |  |  |

Table 3–2. Dynamic Reconfiguration Controller Port List (ALTGX\_RECONFIG Instance) (Part 5 of 7)

## **Option 2: Use the Respective Channel Transmitter Core Clocks**

- Enable this option if you want the individual transmitter channel tx\_clkout signals to provide the write clock to their respective Transmit Phase Compensation FIFOs.
- This option is typically enabled when each transceiver channel is reconfigured to a different functional mode using channel reconfiguration.

Figure 3–12 shows how each transmitter channel's tx\_clkout signal provides a clock to the Transmit Phase Compensation FIFOs of the respective transceiver channels.

Figure 3–12. Option 2 for Transmitter Core Clocking (Channel Reconfiguration Mode)



Receiver core clocking refers to the clock that is used to read the parallel data from the Receiver Phase Compensation FIFO into the FPGA fabric. You can use one of the following clocks to read from the Receive Phase Compensation FIFO:

- rx\_coreclk—you can use a clock of the same frequency as rx\_clkout from the FPGA fabric to provide the read clock to the Receive Phase Compensation FIFO. If you use rx\_coreclk, it overrides the rx\_clkout options in the ALTGX MegaWizard Plug-In Manager.
- rx\_clkout—the Quartus II software automatically routes rx\_clkout to the FPGA fabric and back into the Receive Phase Compensation FIFO.

# **DC Characteristics**

This section lists the I/O leakage current, pin capacitance, on-chip termination (OCT) tolerance, and bus hold specifications for Cyclone IV devices.

# **Supply Current**

The device supply current requirement is the minimum current drawn from the power supply pins that can be used as a reference for power size planning. Use the Excel-based early power estimator (EPE) to get the supply current estimates for your design because these currents vary greatly with the resources used. Table 1–6 lists the I/O pin leakage current for Cyclone IV devices.

Table 1–6. I/O Pin Leakage Current for Cyclone IV Devices (1), (2)

| Symbol          | Parameter                            | Conditions                                 | Device | Min | Тур | Max | Unit |
|-----------------|--------------------------------------|--------------------------------------------|--------|-----|-----|-----|------|
| I <sub>I</sub>  | Input pin leakage current            | $V_{I} = 0 V \text{ to } V_{CCIOMAX}$      | _      | -10 | _   | 10  | μA   |
| I <sub>OZ</sub> | Tristated I/O pin leakage<br>current | $V_0 = 0 V \text{ to } V_{\text{CCIOMAX}}$ | _      | -10 | _   | 10  | μA   |

Notes to Table 1-6:

(1) This value is specified for normal device operation. The value varies during device power-up. This applies for all V<sub>CCI0</sub> settings (3.3, 3.0, 2.5, 1.8, 1.5, and 1.2 V).

(2) The 10  $\mu$ A I/O leakage current limit is applicable when the internal clamping diode is off. A higher current can be observed when the diode is on.

# **Bus Hold**

The bus hold retains the last valid logic state after the source driving it either enters the high impedance state or is removed. Each I/O pin has an option to enable bus hold in user mode. Bus hold is always disabled in configuration mode.

Table 1–7 lists bus hold specifications for Cyclone IV devices.

 Table 1–7. Bus Hold Parameter for Cyclone IV Devices (Part 1 of 2)<sup>(1)</sup>

|                                            |                                                               | V <sub>CCI0</sub> (V) |      |     |      |     |      |     |      |     |      |     |      |      |
|--------------------------------------------|---------------------------------------------------------------|-----------------------|------|-----|------|-----|------|-----|------|-----|------|-----|------|------|
| Parameter                                  | Condition                                                     | 1                     | .2   | 1   | .5   | 1   | .8   | 2   | .5   | 3   | .0   | 3   | .3   | Unit |
|                                            |                                                               | Min                   | Max  | Min | Max  | Min | Max  | Min | Max  | Min | Max  | Min | Max  |      |
| Bus hold<br>low,<br>sustaining<br>current  | V <sub>IN</sub> > V <sub>IL</sub><br>(maximum)                | 8                     | _    | 12  | _    | 30  | _    | 50  | _    | 70  | _    | 70  | _    | μΑ   |
| Bus hold<br>high,<br>sustaining<br>current | V <sub>IN</sub> < V <sub>IL</sub><br>(minimum)                | -8                    | _    | -12 | _    | -30 | _    | -50 | _    | -70 | _    | -70 | _    | μΑ   |
| Bus hold<br>low,<br>overdrive<br>current   | $0 V < V_{IN} < V_{CCIO}$                                     |                       | 125  | _   | 175  | _   | 200  | _   | 300  | _   | 500  | _   | 500  | μA   |
| Bus hold<br>high,<br>overdrive<br>current  | $0 \text{ V} < \text{V}_{\text{IN}} < \text{V}_{\text{CCIO}}$ |                       | -125 |     | -175 |     | -200 |     | -300 |     | -500 |     | -500 | μΑ   |

The OCT resistance may vary with the variation of temperature and voltage after calibration at device power-up. Use Table 1–10 and Equation 1–1 to determine the final OCT resistance considering the variations after calibration at device power-up. Table 1–10 lists the change percentage of the OCT resistance with voltage and temperature.

| Nominal Voltage | dR/dT (%/°C) | dR/dV (%/mV) |
|-----------------|--------------|--------------|
| 3.0             | 0.262        | -0.026       |
| 2.5             | 0.234        | -0.039       |
| 1.8             | 0.219        | -0.086       |
| 1.5             | 0.199        | -0.136       |
| 1.2             | 0.161        | -0.288       |

Table 1–10. OCT Variation After Calibration at Device Power-Up for Cyclone IV Devices <sup>(1)</sup>

Note to Table 1-10:

(1) This specification is not applicable to EP4CGX15, EP4CGX22, and EP4CGX30 devices.

#### Equation 1–1. Final OCT Resistance (1), (2), (3), (4), (5), (6)

$$\begin{split} &\Delta R_V = (V_2 - V_1) \times 1000 \times dR/dV ----- (7) \\ &\Delta R_T = (T_2 - T_1) \times dR/dT ----- (8) \\ &\text{For } \Delta R_x < 0; \ MF_x = 1/ \left( |\Delta R_x|/100 + 1 \right) ----- (9) \\ &\text{For } \Delta R_x > 0; \ MF_x = \Delta R_x/100 + 1 ----- (10) \\ &\text{MF} = MF_V \times MF_T ----- (11) \\ &R_{\text{final}} = R_{\text{initial}} \times MF ----- (12) \end{split}$$

#### Notes to Equation 1-1:

- (1)  $T_2$  is the final temperature.
- (2)  $T_1$  is the initial temperature.
- (3) MF is multiplication factor.
- (4) R<sub>final</sub> is final resistance.
- (5) R<sub>initial</sub> is initial resistance.
- (6) Subscript  $_x$  refers to both  $_V$  and  $_T$ .
- (7)  $\Delta R_V$  is a variation of resistance with voltage.
- (8)  $\Delta R_T$  is a variation of resistance with temperature.
- (9) dR/dT is the change percentage of resistance with temperature after calibration at device power-up.
- (10) dR/dV is the change percentage of resistance with voltage after calibration at device power-up.
- (11)  $V_2$  is final voltage.
- (12)  $V_1$  is the initial voltage.

| Symbol                                   | Parameter                                                                                                                      | Min | Тур     | Max  | Unit              |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|---------|------|-------------------|
| t <sub>DLOCK</sub>                       | Time required to lock dynamically (after switchover, reconfiguring any non-post-scale counters/delays or areset is deasserted) | _   | _       | 1    | ms                |
| t <sub>outjitter_period_dedclk</sub> (6) | Dedicated clock output period jitter $F_{OUT} \ge 100 \text{ MHz}$                                                             | _   |         | 300  | ps                |
|                                          | F <sub>OUT</sub> < 100 MHz                                                                                                     | —   | _       | 30   | mUI               |
| toutjitter_ccj_dedclk <i>(6)</i>         | Dedicated clock output cycle-to-cycle jitter $F_{\text{OUT}} \geq 100 \text{ MHz}$                                             | _   | _       | 300  | ps                |
|                                          | F <sub>OUT</sub> < 100 MHz                                                                                                     | _   | —       | 30   | mUI               |
| toutjitter period 10 <i>(6)</i>          | Regular I/O period jitter $F_{OUT} \ge 100 \text{ MHz}$                                                                        | _   | _       | 650  | ps                |
|                                          | F <sub>OUT</sub> < 100 MHz                                                                                                     | —   | —       | - 75 | mUI               |
| toutjitter ccj 10 <i>(6)</i>             | Regular I/O cycle-to-cycle jitter $F_{OUT} \ge 100 \text{ MHz}$                                                                | _   | _       | 650  | ps                |
|                                          | F <sub>OUT</sub> < 100 MHz                                                                                                     | —   | —       | 75   | mUI               |
| t <sub>PLL_PSERR</sub>                   | Accuracy of PLL phase shift                                                                                                    |     | _       | ±50  | ps                |
| t <sub>ARESET</sub>                      | Minimum pulse width on areset signal.                                                                                          | 10  | —       | _    | ns                |
| t <sub>configpll</sub>                   | Time required to reconfigure scan chains for PLLs                                                                              | _   | 3.5 (7) | _    | SCANCLK<br>cycles |
| f <sub>scanclk</sub>                     | scanclk frequency                                                                                                              | _   | _       | 100  | MHz               |
| tcasc outjitter period dedclk            | Period jitter for dedicated clock output in cascaded PLLs ( $F_{OUT} \ge 100 \text{ MHz}$ )                                    | _   |         | 425  | ps                |
| (8), (9)                                 | Period jitter for dedicated clock output in cascaded PLLs (F <sub>OUT</sub> < 100 MHz)                                         |     |         | 42.5 | mUI               |

| Table 1–25. | <b>PLL Specifications</b> | for Cyclone IV Devices <sup>(1), (2)</sup> | (Part 2 of 2) |
|-------------|---------------------------|--------------------------------------------|---------------|
|-------------|---------------------------|--------------------------------------------|---------------|

#### Notes to Table 1-25:

- (1) This table is applicable for general purpose PLLs and multipurpose PLLs.
- (2) You must connect  $V_{CCD PLL}$  to  $V_{CCINT}$  through the decoupling capacitor and ferrite bead.
- (3) This parameter is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.
- (4) The V<sub>C0</sub> frequency reported by the Quartus II software in the PLL Summary section of the compilation report takes into consideration the V<sub>C0</sub> post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the f<sub>VC0</sub> specification.
- (5) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source that is less than 200 ps.
- (6) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL when an input jitter of 30 ps is applied.
- (7) With 100-MHz scanclk frequency.

(8) The cascaded PLLs specification is applicable only with the following conditions:

- $\blacksquare \quad Upstream \ PLL 0.59 \ MHz \leq Upstream \ PLL \ bandwidth < 1 \ MHz$
- Downstream PLL—Downstream PLL bandwidth > 2 MHz
- (9) PLL cascading is not supported for transceiver applications.

• For more information about the supported maximum clock rate, device and pin planning, IP implementation, and device termination, refer to *Section III: System Performance Specifications* of the *External Memory Interface Handbook*.

Table 1-37 lists the memory output clock jitter specifications for Cyclone IV devices.

Table 1–37. Memory Output Clock Jitter Specifications for Cyclone IV Devices <sup>(1), (2)</sup>

| Parameter                    | Symbol                 | Min  | Max | Unit |
|------------------------------|------------------------|------|-----|------|
| Clock period jitter          | t <sub>JIT(per)</sub>  | -125 | 125 | ps   |
| Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -200 | 200 | ps   |
| Duty cycle jitter            | t <sub>JIT(duty)</sub> | -150 | 150 | ps   |

#### Notes to Table 1-37:

- (1) Memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2 standard.
- (2) The clock jitter specification applies to memory output clock pins generated using DDIO circuits clocked by a PLL output routed on a global clock (GCLK) network.

# **Duty Cycle Distortion Specifications**

Table 1–38 lists the worst case duty cycle distortion for Cyclone IV devices.

Table 1–38. Duty Cycle Distortion on Cyclone IV Devices I/O Pins (1), (2), (3)

| Symbol            | C6  |     | C7, I7 |     | C8, I8L, A7 |     | C9L |     | Unit |  |
|-------------------|-----|-----|--------|-----|-------------|-----|-----|-----|------|--|
| Symbol            | Min | Max | Min    | Max | Min         | Max | Min | Max | Unit |  |
| Output Duty Cycle | 45  | 55  | 45     | 55  | 45          | 55  | 45  | 55  | %    |  |

Notes to Table 1-38:

(1) The duty cycle distortion specification applies to clock outputs from the PLLs, global clock tree, and IOE driving the dedicated and general purpose I/O pins.

(2) Cyclone IV devices meet the specified duty cycle distortion at the maximum output toggle rate for each combination of I/O standard and current strength.

(3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

# **OCT Calibration Timing Specification**

Table 1–39 lists the duration of calibration for series OCT with calibration at device power-up for Cyclone IV devices.

# Table 1–39. Timing Specification for Series OCT with Calibration at Device Power-Up for Cyclone IV Devices $^{(1)}$

| Symbol              | Description                                                   | Maximum | Units |
|---------------------|---------------------------------------------------------------|---------|-------|
| t <sub>octcal</sub> | Duration of series OCT with<br>calibration at device power-up | 20      | μs    |

## Note to Table 1-39:

(1) OCT calibration takes place after device configuration and before entering user mode.