#### Intel - EP4CE55F23C8L Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                   |
|--------------------------------|----------------------------------------------------------|
| Number of LABs/CLBs            | 3491                                                     |
| Number of Logic Elements/Cells | 55856                                                    |
| Total RAM Bits                 | 2396160                                                  |
| Number of I/O                  | 324                                                      |
| Number of Gates                | -                                                        |
| Voltage - Supply               | 0.97V ~ 1.03V                                            |
| Mounting Type                  | Surface Mount                                            |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                          |
| Package / Case                 | 484-BGA                                                  |
| Supplier Device Package        | 484-FBGA (23x23)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep4ce55f23c8l |
|                                |                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Cyclone IV Device Family Speed Grades**

Table 1–5 lists the Cyclone IV GX devices speed grades.

| Device    | F169           | F324           | F484           | F672           | F896       |
|-----------|----------------|----------------|----------------|----------------|------------|
| EP4CGX15  | C6, C7, C8, I7 | —              | —              | —              | —          |
| EP4CGX22  | C6, C7, C8, I7 | C6, C7, C8, I7 | —              | —              | —          |
| EP4CGX30  | C6, C7, C8, I7 | C6, C7, C8, I7 | C6, C7, C8, I7 | —              | —          |
| EP4CGX50  | —              | —              | C6, C7, C8, I7 | C6, C7, C8, I7 | —          |
| EP4CGX75  | —              | —              | C6, C7, C8, I7 | C6, C7, C8, I7 | —          |
| EP4CGX110 | —              | —              | C7, C8, I7     | C7, C8, I7     | C7, C8, I7 |
| EP4CGX150 | —              | —              | C7, C8, I7     | C7, C8, I7     | C7, C8, I7 |

#### Table 1–5. Speed Grades for the Cyclone IV GX Device Family

Table 1–6 lists the Cyclone IV E devices speed grades.

| Table 1–6. Speed Grades for the Cyclone IV E Device Family |
|------------------------------------------------------------|
|------------------------------------------------------------|

| Device   | E144                                   | M164 | M256     | U256 | F256                                   | F324 | U484 | F484                                   | F780                            |
|----------|----------------------------------------|------|----------|------|----------------------------------------|------|------|----------------------------------------|---------------------------------|
| EP4CE6   | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | _    | _        | I7N  | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | _    | _    | _                                      | _                               |
| EP4CE10  | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | _    | _        | I7N  | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | _    | _    | _                                      | _                               |
| EP4CE15  | C8L, C9L, I8L<br>C6, C7, C8, I7        | I7N  | C7N, 17N | I7N  | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | _    | _    | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | _                               |
| EP4CE22  | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 |      | _        | I7N  | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 |      |      | _                                      | _                               |
| EP4CE30  | _                                      | _    | _        | _    | _                                      | A7N  | _    | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | C8L, C9L, I8L<br>C6, C7, C8, I7 |
| EP4CE40  | _                                      | _    | _        | _    | _                                      | A7N  | I7N  | C8L, C9L, I8L<br>C6, C7, C8, I7,<br>A7 | C8L, C9L, I8L<br>C6, C7, C8, I7 |
| EP4CE55  | _                                      | _    | —        | _    | _                                      | _    | 17N  | C8L, C9L, I8L<br>C6, C7, C8, I7        | C8L, C9L, I8L<br>C6, C7, C8, I7 |
| EP4CE75  | _                                      | _    | _        | _    | _                                      | _    | 17N  | C8L, C9L, I8L<br>C6, C7, C8, I7        | C8L, C9L, I8L<br>C6, C7, C8, I7 |
| EP4CE115 | _                                      | _    | —        | _    | —                                      | _    | _    | C8L, C9L, I8L<br>C7, C8, I7            | C8L, C9L, I8L<br>C7, C8, I7     |

#### Notes to Table 1-6:

(1) C8L, C9L, and I8L speed grades are applicable for the 1.0-V core voltage.

(2) C6, C7, C8, I7, and A7 speed grades are applicable for the 1.2-V core voltage.

#### Table 5–2. GCLK Network Connections for EP4CGX30, EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 Devices <sup>(1), (2)</sup> (Part 4 of 4)

| GCLK Network Clock |   |   |   |   |   |   |   |   |   |   |    |    |    | GCI | LK Ne | etwo | rks |    |    |              |    |    |    |    |    |    |    |    |    |    |
|--------------------|---|---|---|---|---|---|---|---|---|---|----|----|----|-----|-------|------|-----|----|----|--------------|----|----|----|----|----|----|----|----|----|----|
| Sources            | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13  | 14    | 15   | 16  | 17 | 18 | 19           | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 |
| DPCLK17            |   |   |   |   | — | — | _ | — | — | — | —  | —  | _  | —   | —     | —    | —   | —  | -  | $\checkmark$ | —  | —  | _  |    | _  | —  | —  | —  | —  | —  |

#### Notes to Table 5-2:

(1) EP4CGX30 information in this table refers to only EP4CGX30 device in F484 package.

(2) PLL\_1, PLL\_2, PLL\_3, and PLL\_4 are general purpose PLLs while PLL\_5, PLL\_6, PLL\_7, and PLL\_8 are multipurpose PLLs.

(3) PLL\_7 and PLL\_8 are not available in EP4CXGX30, EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 devices in F484 package.

| GCLK Network Clock      |              |              |              |              |              |              |              |              | GC           | LK No        | etwoi        | 'ks          |              |    |              |    |              |    |    |              |
|-------------------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|----|--------------|----|--------------|----|----|--------------|
| Sources                 | 0            | 1            | 2            | 3            | 4            | 5            | 6            | 7            | 8            | 9            | 10           | 11           | 12           | 13 | 14           | 15 | 16           | 17 | 18 | 19           |
| CLK1                    | —            | $\checkmark$ | $\checkmark$ | —            | —            | —            | —            | —            | —            | —            | —            | —            | —            | —  | —            | —  | —            | —  | —  | —            |
| CLK2/DIFFCLK_1p         |              | $\checkmark$ |              | $\checkmark$ | $\checkmark$ |              |              |              |              | _            |              |              |              |    |              |    |              | _  | -  | —            |
| CLK3/DIFFCLK_1n         | $\checkmark$ |              |              | $\checkmark$ |              |              |              |              |              | _            |              |              |              |    |              |    |              | _  | _  | _            |
| CLK4/DIFFCLK_2p         | -            | _            | -            | -            |              | $\checkmark$ |              | >            | -            | <            |              |              |              |    |              |    |              |    |    | _            |
| CLK5/DIFFCLK_2n         |              |              |              |              |              |              | $\checkmark$ | $\checkmark$ |              |              | —            | —            | —            | —  | —            |    | —            |    |    | —            |
| CLK6/DIFFCLK_3p         |              |              |              |              |              |              | ~            |              | $\checkmark$ | $\checkmark$ |              |              |              |    |              |    |              | _  | _  | _            |
| CLK7/DIFFCLK_3n         | -            | _            | -            | -            | -            | $\checkmark$ | -            |              | $\checkmark$ | Ι            |              |              |              |    |              |    |              |    |    | _            |
| CLK8/DIFFCLK_5n (2)     |              |              |              |              |              |              |              | —            |              |              | $\checkmark$ | _            | $\checkmark$ | _  | $\checkmark$ |    | _            | Ι  | Ι  | —            |
| CLK9/DIFFCLK_5p (2)     |              |              |              |              |              |              |              | —            |              |              | —            | $\checkmark$ | $\checkmark$ | —  | —            |    | —            |    |    | —            |
| CLK10/DIFFCLK_4n (2)    | _            | _            | _            | _            | —            | _            | —            | _            | _            | _            |              | ~            | _            | ~  | ~            | _  |              | _  | _  |              |
| CLK11/DIFFCLK_4p<br>(2) | _            | _            | _            | _            | _            | _            | _            | _            | _            | _            | ~            | _            | _            | ~  | _            | _  | _            | _  | _  |              |
| CLK12/DIFFCLK_7n<br>(2) | _            |              | _            | _            | _            | _            | _            |              | _            | _            | _            |              |              | _  |              | ~  | _            | ~  | _  | ~            |
| CLK13/DIFFCLK_7p<br>(2) |              |              |              |              | _            | _            | _            | _            |              | _            | _            | _            | _            | _  | _            | _  | $\checkmark$ | ~  | _  |              |
| CLK14/DIFFCLK_6n<br>(2) |              | _            | —            |              | —            |              | —            | _            | —            | _            |              | _            | _            |    |              |    | ~            | _  | ~  | $\checkmark$ |

## Table 5-3. GCLK Network Connections for Cyclone IV E Devices (1) (Part 1 of 3)

Figure 5–11 shows the external clock outputs for PLLs.





#### Notes to Figure 5-11:

- (1) These external clock enable signals are available only when using the ALTCLKCTRL megafunction.
- (2) PLL#\_CLKOUTp and PLL#\_CLKOUTn pins are dual-purpose I/O pins that you can use as one single-ended clock output or one differential clock output. When using both pins as single-ended I/Os, one of them can be the clock output while the other pin is configured as a regular user I/O.

Each pin of a differential output pair is 180° out of phase. The Quartus II software places the NOT gate in your design into the I/O element to implement 180° phase with respect to the other pin in the pair. The clock output pin pairs support the same I/O standards as standard output pins.

**To** determine which I/O standards are supported by the PLL clock input and output pins, refer to the *Cyclone IV Device I/O Features* chapter.

Cyclone IV PLLs can drive out to any regular I/O pin through the GCLK. You can also use the external clock output pins as GPIO pins if external PLL clocking is not required.

March 2016

Altera Corporation

Each Cyclone IV I/O bank has a VREF bus to accommodate voltage-referenced I/O standards. Each VREF pin is the reference source for its  $V_{REF}$  group. If you use a  $V_{REF}$  group for voltage-referenced I/O standards, connect the VREF pin for that group to the appropriate voltage level. If you do not use all the  $V_{REF}$  groups in the I/O bank for voltage-referenced I/O standards, you can use the VREF pin in the unused voltage-referenced groups as regular I/O pins. For example, if you have SSTL-2 Class I input pins in I/O bank 1 and they are all placed in the VREFB1N[0] group, VREFB1N[0] must be powered with 1.25 V, and the remaining VREFB1N[1..3] pins (if available) are used as I/O pins. If multiple  $V_{REF}$  groups are used in the same I/O bank, the VREF pins must all be powered by the same voltage level because the VREF pins are shorted together within the same I/O bank.

- When VREF pins are used as regular I/Os, they have higher pin capacitance than regular user I/O pins. This has an impact on the timing if the pins are used as inputs and outputs.
- **For more information about VREF pin capacitance**, refer to the pin capacitance section in the *Cyclone IV Device Datasheet* chapter.
- For information about how to identify V<sub>REF</sub> groups, refer to the Cyclone IV Device Pin-Out files or the Quartus II Pin Planner tool.

Table 6–4 and Table 6–5 summarize the number of VREF pins in each I/O bank for the Cyclone IV device family.

Table 6-4. Number of VREF Pins Per I/O Bank for Cyclone IV E Devices (Part 1 of 2)

| Device                    |          | EP4CE6   |          |          | EP4CE10  |          |          |          | EDADE1E  | E146E13  |          |          |          | EP4CE22  |          |          | EP4CE30  |          |          |          | Er46E40  |          |          | EP4CE55  |          |          | EP4CE75  |          | ED APE11E | EL46E113 |
|---------------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|-----------|----------|
| <b>i/0</b><br>Bank<br>(1) | 144-EQPF | 256-UBGA | 256-FBGA | 144-EQPF | 256-UBGA | 256-FBGA | 144-EQPF | 164-MBGA | 256-MBGA | 256-UBGA | 256-FBGA | 484-FBGA | 144-EQPF | 256-UBGA | 256-FBGA | 324-FBGA | 484-FBGA | 780-FBGA | 324-FBGA | 484-UBGA | 484-FBGA | 780-FBGA | 484-UBGA | 484-FBGA | 780-FBGA | 484-UBGA | 484-FBGA | 780-FBGA | 484-FBGA  | 780-FBGA |
| 1                         | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2        | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3        |
| 2                         | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2        | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3        |
| 3                         | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2        | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3        |
| 4                         | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2        | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3        |
| 5                         | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2        | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3        |
| 6                         | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2        | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3        |
| 7                         | 1        | 1        | 1        | 1        | 1        | 1        | 2        | 2        | 2        | 2        | 2        | 2        | 1        | 1        | 1        | 4        | 4        | 4        | 4        | 4        | 4        | 4        | 2        | 2        | 2        | 3        | 3        | 3        | 3         | 3        |

Figure 6–16. RSDS, Mini-LVDS, or PPDS Interface with External Resistor Network on the Top and Bottom I/O Banks (1)

Note to Figure 6–16:

(1)  $R_S$  and  $R_P$  values are pending characterization.

A resistor network is required to attenuate the output voltage swing to meet RSDS, mini-LVDS, and PPDS specifications when using emulated transmitters. You can modify the resistor network values to reduce power or improve the noise margin.

The resistor values chosen must satisfy Equation 6–1.

#### Equation 6–1. Resistor Network

$$\frac{R_{\rm S} \times \frac{R_{\rm P}}{2}}{R_{\rm S} + \frac{R_{\rm P}}{2}} = 50 \ \Omega$$

[7]

Altera recommends that you perform simulations using Cyclone IV devices IBIS models to validate that custom resistor values meet the RSDS, mini-LVDS, or PPDS requirements.

It is possible to use a single external resistor instead of using three resistors in the resistor network for an RSDS interface, as shown in Figure 6–17. The external single-resistor solution reduces the external resistor count while still achieving the required signaling level for RSDS. However, the performance of the single-resistor solution is lower than the performance with the three-resistor network.

Figure 6–17 shows the RSDS interface with a single resistor network on the top and bottom I/O banks.





(1)  $R_P$  value is pending characterization.

## **LVPECL I/O Support in Cyclone IV Devices**

The LVPECL I/O standard is a differential interface standard that requires a 2.5-V  $V_{CCIO}$ . This standard is used in applications involving video graphics, telecommunications, data communications, and clock distribution. Cyclone IV devices support the LVPECL input standard at the dedicated clock input pins only. The LVPECL receiver requires an external 100- $\Omega$  termination resistor between the two signals at the input buffer.

 For the LVPECL I/O standard electrical specification, refer to the Cyclone IV Device Datasheet chapter.

AC coupling is required when the LVPECL common mode voltage of the output buffer is higher than the Cyclone IV devices LVPECL input common mode voltage.

Figure 6–18 shows the AC-coupled termination scheme. The  $50-\Omega$  resistors used at the receiver are external to the device. DC-coupled LVPECL is supported if the LVPECL output common mode voltage is in the Cyclone IV devices LVPECL input buffer specification (refer to Figure 6–19).

#### Figure 6–18. LVPECL AC-Coupled Termination (1)



#### Note to Figure 6–18:

(1) The LVPECL AC-coupled termination is applicable only when an Altera FPGA transmitter is used.

Figure 6–19 shows the LVPECL DC-coupled termination.

#### Figure 6–19. LVPECL DC-Coupled Termination (1)



#### Note to Figure 6–19:

(1) The LVPECL DC-coupled termination is applicable only when an Altera FPGA transmitter is used.

To ensure DCLK and DATA [0] are not left floating at the end of configuration, the MAX II device must drive them either high or low, whichever is convenient on your board. The DATA [0] pin is available as a user I/O pin after configuration. In the PS scheme, the DATA [0] pin is tri-stated by default in user mode and must be driven by the external host device. To change this default option in the Quartus II software, select the **Dual-Purpose Pins** tab of the **Device and Pin Options** dialog box.

The configuration clock (DCLK) speed must be below the specified system frequency to ensure correct configuration. No maximum DCLK period exists, which means you can pause configuration by halting DCLK for an indefinite amount of time.

The external host device can also monitor CONF\_DONE and INIT\_DONE to ensure successful configuration. The CONF\_DONE pin must be monitored by the external device to detect errors and to determine when programming is complete. If all configuration data is sent, but CONF\_DONE or INIT\_DONE has not gone high, the external device must reconfigure the target device.

Figure 8–14 shows how to configure multiple devices using an external host device. This circuit is similar to the PS configuration circuit for a single device, except that Cyclone IV devices are cascaded for multi-device configuration.

#### Figure 8–14. Multi-Device PS Configuration Using an External Host



#### Notes to Figure 8-14:

- (1) The pull-up resistor must be connected to a supply that provides an acceptable input signal for all devices in the chain.  $V_{CC}$  must be high enough to meet the  $V_{IH}$  specification of the I/O on the device and the external host.
- (2) Connect the pull-up resistor to the  $V_{CCIO}$  supply voltage of the I/O bank in which the nCE pin resides.
- (3) The nCEO pin is left unconnected or used as a user I/O pin when it does not feed the nCE pin of another device.
- (4) The MSEL pin settings vary for different configuration voltage standards and POR time. To connect the MSEL pins, refer to Table 8–3 on page 8–8, Table 8–4 on page 8–8, and Table 8–5 on page 8–9. Connect the MSEL pins directly to V<sub>CCA</sub> or GND.
- (5) All I/O inputs must maintain a maximum AC voltage of 4.1 V. DATA [0] and DCLK must fit the maximum overshoot outlined in Equation 8–1 on page 8–5.

## **FPP Configuration**

The FPP configuration in Cyclone IV devices is designed to meet the increasing demand for faster configuration time. Cyclone IV devices are designed with the capability of receiving byte-wide configuration data per clock cycle.

You can perform FPP configuration of Cyclone IV devices with an intelligent host, such as a MAX II device or microprocessor with flash memory. If your system already contains a CFI flash memory, you can use it for the Cyclone IV device configuration storage as well. The MAX II PFL feature in MAX II devices provides an efficient method to program CFI flash memory devices through the JTAG interface and the logic to control configuration from the flash memory device to the Cyclone IV device.

- **\*** For more information about the PFL, refer to *AN* 386: Using the Parallel Flash Loader with the Quartus II Software.
- FPP configuration is supported in EP4CGX30 (only for F484 package), EP4CGX50, EP4CGX75, EP4CGX110, EP4CGX150, and all Cyclone IV E devices.
- The FPP configuration is not supported in E144 package of Cyclone IV E devices.
- Cyclone IV devices do not support enhanced configuration devices for FPP configuration.

### **FPP Configuration Using an External Host**

FPP configuration using an external host provides a fast method to configure Cyclone IV devices. In the FPP configuration scheme, you can use an external host device to control the transfer of configuration data from a storage device, such as flash memory, to the target Cyclone IV device. You can store configuration data in an **.rbf**, **.hex**, or **.ttf** format. When using the external host, a design that controls the configuration process, such as fetching the data from flash memory and sending it to

#### EN\_ACTIVE\_CLK

The EN\_ACTIVE\_CLK instruction causes the CLKUSR pin signal to replace the internal oscillator as the clock source. When using the EN\_ACTIVE\_CLK instruction, you must enable the internal oscillator for the clock change to occur. After this instruction is issued, other JTAG instructions can be issued while the CLKUSR pin signal remains as the clock source. The clock source is only reverted back to the internal oscillator by issuing the DIS\_ACTIVE\_CLK instruction or a POR.

#### DIS\_ACTIVE\_CLK

The DIS\_ACTIVE\_CLK instruction breaks the CLKUSR enable latch set by the EN\_ACTIVE\_CLK instruction and causes the clock source to revert back to the internal oscillator. After the DIS\_ACTIVE\_CLK instruction is issued, you must continue to clock the CLKUSR pin for 10 clock cycles.

#### **Changing the Start Boot Address of the AP Flash**

In the AP configuration scheme (for Cyclone IV E devices only), you can change the default configuration boot address of the parallel flash memory to any desired address using the APFC\_BOOT\_ADDR JTAG instruction.

#### APFC\_BOOT\_ADDR

The APFC\_BOOT\_ADDR instruction is for Cyclone IV E devices only and allows you to define a start boot address for the parallel flash memory in the AP configuration scheme.

This instruction shifts in a start boot address for the AP flash. When this instruction becomes the active instruction, the TDI and TDO pins are connected through a 22-bit active boot address shift register. The shifted-in boot address bits get loaded into the 22-bit AP boot address update register, which feeds into the AP controller. The content of the AP boot address update register can be captured and shifted-out of the active boot address shift register from TDO.

The boot address in the boot address shift register and update register are shifted to the right (in the LSB direction) by two bits versus the intended boot address. The reason for this is that the two LSB of the address are not accessible. When this boot address is fed into the AP controller, two 0s are attached in the end as LSB, thereby pushing the shifted-in boot address to the left by two bits, which become the actual AP boot address the AP controller gets.

If you have enabled the remote update feature, the APFC\_BOOT\_ADDR instruction sets the boot address for the factory configuration only.

The APFC\_BOOT\_ADDR instruction is retained after reconfiguration while the system board is still powered on. However, you must reprogram the instruction whenever you restart the system board.



## **Error Detection Block**

Table 9–3 lists the types of CRC detection to check the configuration bits.

Table 9–3. Types of CRC Detection to Check the Configuration Bits

| First Type of CRC Detection                                                                  | Second Type of CRC Detection                                                                                                                                                               |
|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>CRAM error checking ability (32-bit CRC)</li> </ul>                                 | <ul> <li>16-bit CRC embedded in every configuration data frame.</li> </ul>                                                                                                                 |
| during user mode, for use by the<br>CRC_ERROR pin.                                           | <ul> <li>During configuration, after a frame of data is loaded into the device, the<br/>pre-computed CRC is shifted into the CRC circuitry.</li> </ul>                                     |
| <ul> <li>There is only one 32-bit CRC value. This value covers all the CRAM data.</li> </ul> | <ul> <li>Simultaneously, the CRC value for the data frame shifted-in is calculated.<br/>If the pre-computed CRC and calculated CRC values do not match,<br/>nSTATUS is set low.</li> </ul> |
|                                                                                              | <ul> <li>Every data frame has a 16-bit CRC. Therefore, there are many 16-bit CRC values for the whole configuration bit stream.</li> </ul>                                                 |
|                                                                                              | <ul> <li>Every device has a different length of configuration data frame.</li> </ul>                                                                                                       |

This section focuses on the first type—the 32-bit CRC when the device is in user mode.

## **Error Detection Registers**

There are two sets of 32-bit registers in the error detection circuitry that store the computed CRC signature and pre-calculated CRC value. A non-zero value on the signature register causes the CRC\_ERROR pin to set high.

Figure 9–1 shows the block diagram of the error detection block and the two related 32-bit registers: the signature register and the storage register.

Figure 9–1. Error Detection Block Diagram



 Bit reversal—reverses the transmit bit order from LSB-to-MSB (default) to MSB-to-LSB at the input to the serializer. For example, input data to serializer D[7..0] is rewired to D[0..7] for 8-bit data width, and D[9..0] is rewired to D[0..9] for 10-bit data width. Figure 1–10 shows the transmitter bit reversal feature.



#### Figure 1–10. Transmitter Bit Reversal Operation in Basic Single-Width Mode

- Input bit-flip—reverses the bit order at a byte level at the input of the transmitter phase compensation FIFO. For example, if the 16-bit parallel transmitter data at the tx\_datain port is '10111100 10101101' (16'hBCAD), selecting this option reverses the input data to the transmitter phase compensation FIFO to '00111101 10110101' (16'h3DB5).
- Bit-slip control—delays the data transmission by a number of specified bits to the serializer with the tx\_bitslipboundaryselect port. For usage details, refer to the "Transmit Bit-Slip Control" on page 1–76.

### Serializer

The serializer converts the low-speed parallel 8-bit or 10-bit data from the transmitter PCS to high-speed serial data for the transmitter output buffer. The serializer operates with a high-speed clock at half of the serial data rate. The serializer transmission sequence is LSB to MSB.

Table 1–4 lists the synchronization state machine parameters for the word aligner in this mode.

| Parameter                                                                       | Allowed Values |
|---------------------------------------------------------------------------------|----------------|
| Number of erroneous code groups received to lose synchronization                | 1–64           |
| Number of continuous good code groups received to reduce the error count by one | 1–256          |

 Table 1–4.
 Synchronization State Machine Parameters

After deassertion of the rx\_digitalreset signal in automatic synchronization state machine mode, the word aligner starts looking for the synchronization code groups, word alignment pattern or its complement in the received data stream. When the programmed number of valid synchronization code groups or ordered sets are received, the rx\_syncstatus signal is driven high to indicate that synchronization is acquired. The rx\_syncstatus signal is constantly driven high until the programmed number of erroneous code groups are received without receiving intermediate good groups; after which the rx\_syncstatus signal is driven low. The word aligner indicates loss of synchronization (rx\_syncstatus signal remains low) until the programmed number of valid synchronization code groups are received again.

In addition to restoring word boundaries, the word aligner supports the following features:

Programmable run length violation detection—detects consecutive 1s or 0s in the data stream, and asserts run length violation signal (rx\_rlv) when a preset run length threshold (maximum number of consecutive 1s or 0s) is detected. The rx\_rlv signal in each channel is clocked by its parallel recovered clock and is asserted for a minimum of two recovered clock cycles to ensure that the FPGA fabric clock can latch the rx\_rlv signal reliably because the FPGA fabric clock might have phase differences, ppm differences (in asynchronous systems), or both, with the recovered clock. Table 1–5 lists the run length violation circuit detection capabilities.

| Supported Data Width  | Detecto | or Range | Increment Step |
|-----------------------|---------|----------|----------------|
| Supported Data Wittin | Minimum | Maximum  | Settings       |
| 8-bit                 | 4       | 128      | 4              |
| 10-bit                | 5       | 160      | 5              |

Table 1–5. Run Length Violation Circuit Detection Capabilities

## **Dynamic Reconfiguration Reset Sequences**

When using dynamic reconfiguration in data rate divisions in PLL reconfiguration or channel reconfiguration mode, use the following reset sequences.

## **Reset Sequence in PLL Reconfiguration Mode**

Use the example reset sequence shown in Figure 2–11 when you use the PLL dynamic reconfiguration controller to change the data rate of the transceiver channel. In this example, PLL dynamic reconfiguration is used to dynamically reconfigure the data rate of the transceiver channel configured in Basic ×1 mode with the receiver CDR in automatic lock mode.





#### Notes to Figure 2–11:

- (1) The pll\_configupdate and pll\_areset signals are driven by the ALTPLL\_RECONFIG megafunction. For more information, refer to AN 609: Implementing Dynamic Reconfiguration in Cyclone IV GX Devices and the Cyclone IV Dynamic Reconfiguration chapter.
- (2) For  $t_{LTD\_Auto}$  duration, refer to the *Cyclone IV Device Datasheet* chapter.

As shown in Figure 2–11, perform the following reset procedure when using the PLL dynamic reconfiguration controller to change the configuration of the PLLs in the transmitter channel:

1. Assert the tx\_digitalreset, rx\_analogreset, and rx\_digitalreset signals. The pll\_configupdate signal is asserted (marker 1) by the ALTPLL\_RECONFIG megafunction after the final data bit is sent out. The pll\_reconfig\_done signal is asserted (marker 2) to inform the ALTPLL\_RECONFIG megafunction that the scan chain process is completed. The ALTPLL\_RECONFIG megafunction then asserts the pll\_areset signal (marker 3) to reset the transceiver PLL.

| Port Name                        | Input/<br>Output | Descrip                                                                                                                                                                                      | tion                                                                                                                                                          |  |  |  |  |
|----------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                  |                  | Enabled by the ALTGX_RECONFIG MegaWizard<br>'logical_channel_address' port for Analog con<br>controls screen.                                                                                | Plug-In Manager when you enable the <b>Use</b><br>trols reconfiguration option in the <b>Analog</b>                                                           |  |  |  |  |
| logical_channel_                 | Input            | The width of the logical_channel_address<br>What is the number of channels controlled by<br>Reconfiguration settings screen. This port can<br>channels controlled by the dynamic reconfigura | port depends on the value you set in the<br>the reconfig controller? option in the<br>be enabled only when the number of<br>tion controller is more than one. |  |  |  |  |
| address[n0]                      |                  | Number of channels controlled<br>by the reconfiguration controller                                                                                                                           | logical_channel_address input port width                                                                                                                      |  |  |  |  |
|                                  |                  | 2<br>3–4<br>5–8<br>9–16                                                                                                                                                                      | <pre>logical_channel_address[0] logical_channel_address[10] logical_channel_address[20] logical_channel_address[30]</pre>                                     |  |  |  |  |
|                                  |                  | This is a 2-bit wide signal. You can select this in                                                                                                                                          | n the <b>Error checks</b> screen.                                                                                                                             |  |  |  |  |
|                                  |                  | The advantage of using this optional port is that it allows you to reconfigure only the transmitter portion of a channel, even if the channel configuration is duplex.                       |                                                                                                                                                               |  |  |  |  |
|                                  |                  | For a setting of:                                                                                                                                                                            |                                                                                                                                                               |  |  |  |  |
| <pre>rx_tx_duplex_sel [10]</pre> | Input            | <pre>rx_tx_duplex_sel[1:0] = 2'b00—the tra<br/>channel is reconfigured.</pre>                                                                                                                | nsmitter and receiver portion of the                                                                                                                          |  |  |  |  |
|                                  |                  | <pre>rx_tx_duplex_sel[1:0] = 2'b01—the receiver portion of the channel is<br/>reconfigured.</pre>                                                                                            |                                                                                                                                                               |  |  |  |  |
|                                  |                  | <pre>rx_tx_duplex_sel[1:0] = 2'b10—the tra reconfigured.</pre>                                                                                                                               | nsmitter portion of the channel is                                                                                                                            |  |  |  |  |

Table 3–2. Dynamic Reconfiguration Controller Port List (ALTGX\_RECONFIG Instance) (Part 3 of 7)

| Port Name               | Input/<br>Output |                                                                                                        | Description                                                                                                                                     |                                                                                               |
|-------------------------|------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| Analog Settings Control | l/Status S       | ignals                                                                                                 |                                                                                                                                                 |                                                                                               |
|                         |                  | This is an optional tran<br>The number of settings<br>termination resistor set<br>Manager.             | smit buffer V <sub>OD</sub> control signal. It is<br>s varies based on the transmit buffe<br>tting on the <b>TX Analog</b> screen of th         | 3 bits per transmitter channel.<br>er supply setting and the<br>e ALTGX MegaWizard Plug-In    |
|                         |                  | The width of this signa<br>'logical_channel_addr<br>same control signal fo<br>the width of this signal | I is fixed to 3 bits if you enable eith<br>ress' port for Analog controls reco<br>r all the channels option in the An<br>is 3 bits per channel. | er the <b>Use</b><br>nfiguration option or the <b>Use</b><br>alog controls screen. Otherwise, |
|                         |                  | The following shows th termination.                                                                    | ${\rm e}~{\rm V}_{\rm OD}$ values corresponding to the                                                                                          | tx_vodctrl settings for 100- $\Omega$                                                         |
| tx_vodctr1[20]          | Input            | For more information, the <i>Cyclone IV GX Dev</i>                                                     | refer to the "Programmable Output<br><i>ice Datasheet</i> chapter.                                                                              | Differential Voltage" section of                                                              |
|                         |                  | <pre>tx_vodctrl[2:0]</pre>                                                                             | Corresponding ALTGX<br>instance settings                                                                                                        | Corresponding V <sub>OD</sub><br>settings (mV)                                                |
|                         |                  | 3'b001                                                                                                 | 1                                                                                                                                               | 400                                                                                           |
|                         |                  | 3'b010                                                                                                 | 2                                                                                                                                               | 600                                                                                           |
|                         |                  | 3'b011                                                                                                 | 3                                                                                                                                               | 800                                                                                           |
|                         |                  | 3'b111                                                                                                 | 4 (2)                                                                                                                                           | 900 <sup>(2)</sup>                                                                            |
|                         |                  | 3'b100                                                                                                 | 5                                                                                                                                               | 1000                                                                                          |
|                         |                  | 3'b101                                                                                                 | 6                                                                                                                                               | 1200                                                                                          |
|                         |                  | All other values => N/A                                                                                |                                                                                                                                                 |                                                                                               |

### Table 3–2. Dynamic Reconfiguration Controller Port List (ALTGX\_RECONFIG Instance) (Part 4 of 7)

Figure 3–3 shows the timing diagram for a offset cancellation process.





#### Notes to Figure 3-3:

- (1) After device power up, the busy signal remains low for the first reconfig\_clk cycle.
- (2) The busy signal then gets asserted for the second reconfig\_clk cycle, when the dynamic reconfiguration controller initiates the offset cancellation process.
- (3) The deassertion of the busy signal indicates the successful completion of the offset cancellation process.

### **Functional Simulation of the Offset Cancellation Process**

You must connect the ALTGX\_RECONFIG instances to the ALTGX instances in your design for functional simulation. Functional simulation uses a reduced timing model of the dynamic reconfiguration controller. Therefore, the duration of the offset cancellation process is 16 reconfig\_clk clock cycles for functional simulation only. The gxb\_powerdown signal must not be asserted during the offset cancellation sequence (for functional simulation and silicon).

## **Dynamic Reconfiguration Modes**

When you enable the dynamic reconfiguration feature, you can reconfigure the following portions of each transceiver channel dynamically, without powering down the other transceiver channels or the FPGA fabric of the device:

- Analog (PMA) controls reconfiguration
- Channel reconfiguration
- PLL reconfiguration

Table 3–3 lists the supported dynamic reconfiguration modes for Cyclone IV GX devices.

|                                           | Ope                 | erational Mo     | ode                                    | Quartus II Instances |                    |                     |                      |  |
|-------------------------------------------|---------------------|------------------|----------------------------------------|----------------------|--------------------|---------------------|----------------------|--|
| Dynamic Reconfiguration<br>Supported Mode | Transmitter<br>Only | Receiver<br>Only | Transmitter<br>and<br>Receiver<br>Only | ALTGX                | ALTGX_<br>Reconfig | ALTPLL_<br>Reconfig | .mif<br>Requirements |  |
| Offset Cancellation                       | —                   | $\checkmark$     | $\checkmark$                           | $\checkmark$         | $\checkmark$       | —                   | —                    |  |
| Analog (PMA) Controls<br>Reconfiguration  | ~                   | ~                | ~                                      | $\checkmark$         | ~                  | _                   | —                    |  |

Table 3-3. Cyclone IV GX Supported Dynamic Reconfiguration Mode (Part 1 of 2)

Table 3–5 describes the <code>rx\_dataoutfull[31..0]</code> FPGA fabric-Transceiver channel interface signals.

| Table 3–5. rx_da | taoutfull[310] FPGA Fa | abric-Transceiver Chan | nel Interface Signal D | escriptions (Part 1 of 3) |
|------------------|------------------------|------------------------|------------------------|---------------------------|
|                  |                        |                        |                        |                           |

| FPGA Fabric-Transceiver Channel<br>Interface Description | Receive Signal Description (Based on Cyclone IV GX Supported FPGA<br>Fabric-Transceiver Channel Interface Widths)                                 |  |  |  |  |  |
|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                                                          | The following signals are used in 8-bit 8B/10B modes:                                                                                             |  |  |  |  |  |
|                                                          | <pre>rx_dataoutfull[7:0]: 8-bit decoded data (rx_dataout)</pre>                                                                                   |  |  |  |  |  |
|                                                          | <pre>rx_dataoutfull[8]: Control bit (rx_ctrldetect)</pre>                                                                                         |  |  |  |  |  |
|                                                          | <pre>rx_dataoutfull[9]: Code violation status signal (rx_errdetect)</pre>                                                                         |  |  |  |  |  |
|                                                          | rx_dataoutfull[10]: rx_syncstatus                                                                                                                 |  |  |  |  |  |
| 8-bit FPGA fabric-Transceiver                            | <pre>rx_dataoutfull[11]: Disparity error status signal (rx_disperr)</pre>                                                                         |  |  |  |  |  |
| Channel Interface                                        | <pre>rx_dataoutfull[12]: Pattern detect status signal (rx_patterndetect)</pre>                                                                    |  |  |  |  |  |
|                                                          | <pre>rx_dataoutfull[13]: Rate Match FIFO deletion status indicator (rx_rmfifodatadeleted) in non-PCI Express (PIPE) functional modes.</pre>       |  |  |  |  |  |
|                                                          | <pre>rx_dataoutfull[14]: Rate Match FIFO insertion status indicator<br/>(rx_rmfifodatainserted) in non-PCI Express (PIPE) functional modes.</pre> |  |  |  |  |  |
|                                                          | <pre>rx_dataoutfull[14:13]: PCI Express (PIPE) functional mode (rx_pipestatus)</pre>                                                              |  |  |  |  |  |
|                                                          | <pre>rx_dataoutfull[15]: 8B/10B running disparity indicator (rx_runningdisp)</pre>                                                                |  |  |  |  |  |
|                                                          | <pre>rx_dataoutfull[9:0]: 10-bit un-encoded data (rx_dataout)</pre>                                                                               |  |  |  |  |  |
|                                                          | rx_dataoutfull[10]:rx_syncstatus                                                                                                                  |  |  |  |  |  |
|                                                          | <pre>rx_dataoutfull[11]: 8B/10B disparity error indicator (rx_disperr)</pre>                                                                      |  |  |  |  |  |
| 10-hit FPGA fabric-Transceiver                           | rx_dataoutfull[12]:rx_patterndetect                                                                                                               |  |  |  |  |  |
| Channel Interface                                        | <pre>rx_dataoutfull[13]: Rate Match FIFO deletion status indicator<br/>(rx_rmfifodatadeleted) in non-PCI Express (PIPE) functional modes</pre>    |  |  |  |  |  |
|                                                          | <pre>rx_dataoutfull[14]: Rate Match FIFO insertion status indicator<br/>(rx_rmfifodatainserted) in non-PCI Express (PIPE) functional modes</pre>  |  |  |  |  |  |
|                                                          | <pre>rx_dataoutfull[15]: 8B/10B running disparity indicator (rx_runningdisp)</pre>                                                                |  |  |  |  |  |

#### 3–24

A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 4.3 V can only be at 4.3 V for 65% over the lifetime of the device; for a device lifetime of 10 years, this amounts to 65/10ths of a year.

| Symbol                             | Parameter             | Condition (V)         | Overshoot Duration as % of High Time | Unit |
|------------------------------------|-----------------------|-----------------------|--------------------------------------|------|
|                                    |                       | V <sub>1</sub> = 4.20 | 100                                  | %    |
|                                    |                       | V <sub>1</sub> = 4.25 | 98                                   | %    |
| V <sub>i</sub> AC Input<br>Voltage | V <sub>1</sub> = 4.30 | 65                    | %                                    |      |
|                                    | V <sub>1</sub> = 4.35 | 43                    | %                                    |      |
|                                    | V <sub>1</sub> = 4.40 | 29                    | %                                    |      |
|                                    | V <sub>1</sub> = 4.45 | 20                    | %                                    |      |
|                                    |                       | $V_1 = 4.50$          | 13                                   | %    |
|                                    |                       | V <sub>1</sub> = 4.55 | 9                                    | %    |
|                                    |                       | $V_1 = 4.60$          | 6                                    | %    |

Table 1–2. Maximum Allowed Overshoot During Transitions over a 10-Year Time Frame for Cyclone IV Devices

Figure 1–1 shows the methodology to determine the overshoot duration. The overshoot voltage is shown in red and is present on the input pin of the Cyclone IV device at over 4.3 V but below 4.4 V. From Table 1–2, for an overshoot of 4.3 V, the percentage of high time for the overshoot can be as high as 65% over a 10-year period. Percentage of high time is calculated as ([delta T]/T) × 100. This 10-year period assumes that the device is always turned on with 100% I/O toggle rate and 50% duty cycle signal. For lower I/O toggle rates and situations in which the device is in an idle state, lifetimes are increased.





| Symbol               | Parameter                                                      | Conditions                                      | Min   | Тур | Max               | Unit |
|----------------------|----------------------------------------------------------------|-------------------------------------------------|-------|-----|-------------------|------|
| V <sub>CCA_GXB</sub> | Transceiver PMA and auxiliary power supply                     | _                                               | 2.375 | 2.5 | 2.625             | V    |
| V <sub>CCL_GXB</sub> | Transceiver PMA and auxiliary power supply                     | _                                               | 1.16  | 1.2 | 1.24              | V    |
| VI                   | DC input voltage                                               | _                                               | -0.5  | —   | 3.6               | V    |
| V <sub>0</sub>       | DC output voltage                                              | —                                               | 0     | —   | V <sub>CCIO</sub> | V    |
| т                    | Operating junction temperature                                 | For commercial use                              | 0     | —   | 85                | °C   |
| ۱ <sub>J</sub>       |                                                                | For industrial use                              | -40   | —   | 100               | °C   |
| t <sub>RAMP</sub>    | Power supply ramp time                                         | Standard power-on reset<br>(POR) <sup>(7)</sup> | 50 µs | _   | 50 ms             | _    |
|                      |                                                                | Fast POR <sup>(8)</sup>                         | 50 µs | —   | 3 ms              | _    |
| I <sub>Diode</sub>   | Magnitude of DC current across<br>PCI-clamp diode when enabled | _                                               | _     | _   | 10                | mA   |

Table 1-4. Recommended Operating Conditions for Cyclone IV GX Devices (Part 2 of 2)

#### Notes to Table 1-4:

- (1) All VCCA pins must be powered to 2.5 V (even when PLLs are not used) and must be powered up and powered down at the same time.
- (2) You must connect  $V_{CCD PLL}$  to  $V_{CCINT}$  through a decoupling capacitor and ferrite bead.
- (3) Power supplies must rise monotonically.
- (4) V<sub>CCI0</sub> for all I/O banks must be powered up during device operation. Configurations pins are powered up by V<sub>CCI0</sub> of I/O Banks 3, 8, and 9 where I/O Banks 3 and 9 only support V<sub>CCI0</sub> of 1.5, 1.8, 2.5, 3.0, and 3.3 V. For fast passive parallel (FPP) configuration mode, the V<sub>CCI0</sub> level of I/O Bank 8 must be powered up to 1.5, 1.8, 2.5, 3.0, and 3.3 V.
- (5) You must set  $V_{CC_{CLKIN}}$  to 2.5 V if you use CLKIN as a high-speed serial interface (HSSI) refclk or as a DIFFCLK input.
- (6) The CLKIN pins in I/O Banks 3B and 8B can support single-ended I/O standard when the pins are used to clock left PLLs in non-transceiver applications.
- (7) The POR time for Standard POR ranges between 50 and 200 ms. V<sub>CCINT</sub>, V<sub>CCA</sub>, and V<sub>CCI0</sub> of I/O Banks 3, 8, and 9 must reach the recommended operating range within 50 ms.
- (8) The POR time for Fast POR ranges between 3 and 9 ms. V<sub>CCINT</sub>, V<sub>CCA</sub>, and V<sub>CCIO</sub> of I/O Banks 3, 8, and 9 must reach the recommended operating range within 3 ms.

### **ESD** Performance

This section lists the electrostatic discharge (ESD) voltages using the human body model (HBM) and charged device model (CDM) for Cyclone IV devices general purpose I/Os (GPIOs) and high-speed serial interface (HSSI) I/Os. Table 1–5 lists the ESD for Cyclone IV devices GPIOs and HSSI I/Os.

| Table 1–5. ESD for Cyclone IV Devices GPIUS and HSSI I |
|--------------------------------------------------------|
|--------------------------------------------------------|

| Symbol              | Parameter                                        | Passing Voltage | Unit |
|---------------------|--------------------------------------------------|-----------------|------|
| V                   | ESD voltage using the HBM (GPIOs) <sup>(1)</sup> | ± 2000          | V    |
| VESDHBM             | ESD using the HBM (HSSI I/Os) <sup>(2)</sup>     | ± 1000          | V    |
| V                   | ESD using the CDM (GPIOs)                        | ± 500           | V    |
| V <sub>ESDCDM</sub> | ESD using the CDM (HSSI I/Os) <sup>(2)</sup>     | ± 250           | V    |

#### Notes to Table 1-5:

(1) The passing voltage for EP4CGX15 and EP4CGX30 row I/Os is ±1000V.

(2) This value is applicable only to Cyclone IV GX devices.

• For more information about the supported maximum clock rate, device and pin planning, IP implementation, and device termination, refer to *Section III: System Performance Specifications* of the *External Memory Interface Handbook*.

Table 1-37 lists the memory output clock jitter specifications for Cyclone IV devices.

Table 1–37. Memory Output Clock Jitter Specifications for Cyclone IV Devices <sup>(1), (2)</sup>

| Parameter                    | Symbol                 | Min  | Max | Unit |
|------------------------------|------------------------|------|-----|------|
| Clock period jitter          | t <sub>JIT(per)</sub>  | -125 | 125 | ps   |
| Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -200 | 200 | ps   |
| Duty cycle jitter            | t <sub>JIT(duty)</sub> | -150 | 150 | ps   |

#### Notes to Table 1-37:

- (1) Memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2 standard.
- (2) The clock jitter specification applies to memory output clock pins generated using DDIO circuits clocked by a PLL output routed on a global clock (GCLK) network.

### **Duty Cycle Distortion Specifications**

Table 1–38 lists the worst case duty cycle distortion for Cyclone IV devices.

Table 1–38. Duty Cycle Distortion on Cyclone IV Devices I/O Pins (1), (2), (3)

| Symbol            | C6  |     | C7, I7 |     | C8, I8L, A7 |     | C9L |     | Unit  |
|-------------------|-----|-----|--------|-----|-------------|-----|-----|-----|-------|
|                   | Min | Max | Min    | Max | Min         | Max | Min | Max | UIIIL |
| Output Duty Cycle | 45  | 55  | 45     | 55  | 45          | 55  | 45  | 55  | %     |

Notes to Table 1-38:

(1) The duty cycle distortion specification applies to clock outputs from the PLLs, global clock tree, and IOE driving the dedicated and general purpose I/O pins.

(2) Cyclone IV devices meet the specified duty cycle distortion at the maximum output toggle rate for each combination of I/O standard and current strength.

(3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

### **OCT Calibration Timing Specification**

Table 1–39 lists the duration of calibration for series OCT with calibration at device power-up for Cyclone IV devices.

# Table 1–39. Timing Specification for Series OCT with Calibration at Device Power-Up for Cyclone IV Devices $^{(1)}$

| Symbol              | Description                                                   | Maximum | Units |
|---------------------|---------------------------------------------------------------|---------|-------|
| t <sub>octcal</sub> | Duration of series OCT with<br>calibration at device power-up | 20      | μs    |

#### Note to Table 1-39:

(1) OCT calibration takes place after device configuration and before entering user mode.