#### Intel - EP4CE75F23C8LN Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                    |
|--------------------------------|-----------------------------------------------------------|
| Number of LABs/CLBs            | 4713                                                      |
| Number of Logic Elements/Cells | 75408                                                     |
| Total RAM Bits                 | 2810880                                                   |
| Number of I/O                  | 292                                                       |
| Number of Gates                | -                                                         |
| Voltage - Supply               | 0.97V ~ 1.03V                                             |
| Mounting Type                  | Surface Mount                                             |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                           |
| Package / Case                 | 484-BGA                                                   |
| Supplier Device Package        | 484-FBGA (23x23)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep4ce75f23c8ln |
|                                |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Address Clock Enable Support**

Cyclone IV devices M9K memory blocks support an active-low address clock enable, which holds the previous address value for as long as the addressstall signal is high (addressstall = '1'). When you configure M9K memory blocks in dual-port mode, each port has its own independent address clock enable.

Figure 3–2 shows an address clock enable block diagram. The address register output feeds back to its input using a multiplexer. The multiplexer output is selected by the address clock enable (addressstall) signal.



 $\label{eq:Figure 3-2. Cyclone IV Devices Address Clock Enable Block Diagram$ 

The address clock enable is typically used to improve the effectiveness of cache memory applications during a cache-miss. The default value for the address clock enable signals is low.

# 5. Clock Networks and PLLs in Cyclone IV Devices

This chapter describes the hierarchical clock networks and phase-locked loops (PLLs) with advanced features in the Cyclone<sup>®</sup> IV device family. It includes details about the ability to reconfigure the PLL counter clock frequency and phase shift in real time, allowing you to sweep PLL output frequencies and dynamically adjust the output clock phase shift.

The Quartus<sup>®</sup> II software enables the PLLs and their features without external devices.

This chapter contains the following sections:

- "Clock Networks" on page 5–1
- "PLLs in Cyclone IV Devices" on page 5–18
- "Cyclone IV PLL Hardware Overview" on page 5–20
- "Clock Feedback Modes" on page 5–23
- "Hardware Features" on page 5–26
- "Programmable Bandwidth" on page 5–32
- "Phase Shift Implementation" on page 5–32
- "PLL Cascading" on page 5–33
- "PLL Reconfiguration" on page 5–34
- "Spread-Spectrum Clocking" on page 5–41
- "PLL Specifications" on page 5–41

# **Clock Networks**

The Cyclone IV GX device provides up to 12 dedicated clock pins (CLK[15..4]) that can drive the global clocks (GCLKs). Cyclone IV GX devices support four dedicated clock pins on each side of the device except the left side. These clock pins can drive up to 30 GCLKs.

The Cyclone IV E device provides up to 15 dedicated clock pins (CLK[15..1]) that can drive up to 20 GCLKs. Cyclone IV E devices support three dedicated clock pins on the left side and four dedicated clock pins on the top, right, and bottom sides of the device except EP4CE6 and EP4CE10 devices. EP4CE6 and EP4CE10 devices only support three dedicated clock pins on the left side and four dedicated clock pins on the right side of the device.

© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

| Hardware Features      | Availability |  |  |
|------------------------|--------------|--|--|
| Loss of lock detection | $\checkmark$ |  |  |

Notes to Table 5-6:

- (1) C counters range from 1 through 512 if the output clock uses a 50% duty cycle. For any output clocks using a non-50% duty cycle, the post-scale counters range from 1 through 256.
- (2) Only applicable if the input clock jitter is in the input jitter tolerance specifications.
- (3) The smallest phase shift is determined by the VCO period divided by eight. For degree increments, Cyclone IV E devices can shift all output frequencies in increments of at least 45°. Smaller degree increments are possible depending on the frequency and divide parameters.

# **Cyclone IV PLL Hardware Overview**

This section gives a hardware overview of the Cyclone IV PLL.

Figure 5–9 shows a simplified block diagram of the major components of the PLL of Cyclone IV GX devices.





#### Notes to Figure 5-9:

- (1) Each clock source can come from any of the four clock pins located on the same side of the device as the PLL.
- (2) There are additional 4 pairs of dedicated differential clock inputs in EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 devices that can only drive general purpose PLLs and multipurpose PLLs on the left side of the device. CLK [19..16] can access PLL\_2, PLL\_6, PLL\_7, and PLL\_8 while CLK [23..20] can access PLL\_1, PLL\_5, PLL\_6, and PLL\_7. For the location of these clock input pins, refer to Figure 5–3 on page 5–13.
- (3) This is the VCO post-scale counter K.
- (4) This input port is fed by a pin-driven dedicated GCLK, or through a clock control block if the clock control block is fed by an output from another PLL or a pin-driven dedicated GCLK. An internally generated global signal cannot drive the PLL.
- (5) For the general purpose PLL and multipurpose PLL counter outputs connectivity to the GCLKs, refer to Table 5–1 on page 5–2 and Table 5–2 on page 5–4.
- (6) Only the CI output counter can drive the TX serial clock.
- (7) Only the C2 output counter can drive the TX load enable.
- (8) Only the C3 output counter can drive the TX parallel clock.

The IOE registers in each I/O block share the same source for the preset or clear features. You can program preset or clear for each individual IOE, but you cannot use both features simultaneously. You can also program the registers to power-up high or low after configuration is complete. If programmed to power-up low, an asynchronous clear can control the registers. If programmed to power-up high, an asynchronous preset can control the registers. This feature prevents the inadvertent activation of the active-low input of another device upon power-up. If one register in an IOE uses a preset or clear signal, all registers in the IOE must use that same signal if they require preset or clear. Additionally, a synchronous reset signal is available for the IOE registers.

**\*** For more information about the input and output pin delay settings, refer to the *Area and Timing Optimization* chapter in volume 2 of the *Quartus II Handbook*.

### **PCI-Clamp Diode**

Cyclone IV devices provide an optional PCI-clamp diode enabled input and output for each I/O pin. Dual-purpose configuration pins support the diode in user mode if the specific pins are not used as configuration pins for the selected configuration scheme. For example, if you are using the active serial (AS) configuration scheme, you cannot use the clamp diode on the ASDO and nCSO pins in user mode. Dedicated configuration pins do not support the on-chip diode.

The PCI-clamp diode is available for the following I/O standards:

- 3.3-V LVTTL
- 3.3-V LVCMOS
- 3.0-V LVTTL
- 3.0-V LVCMOS
- 2.5-V LVTTL/LVCMOS
- PCI
- PCI-X

If the input I/O standard is one of the listed standards, the PCI-clamp diode is enabled by default in the Quartus II software.

# **OCT Support**

Cyclone IV devices feature OCT to provide I/O impedance matching and termination capabilities. OCT helps prevent reflections and maintain signal integrity while minimizing the need for external resistors in high pin-count ball grid array (BGA) packages. Cyclone IV devices provide I/O driver on-chip impedance matching and R<sub>S</sub> OCT for single-ended outputs and bidirectional pins.

When using R<sub>S</sub> OCT, programmable current strength is not available.

There are two ways to implement OCT in Cyclone IV devices:

- OCT with calibration
- OCT without calibration



#### Figure 6–11. Cyclone IV GX I/O Banks for EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 <sup>(1), (2), (9)</sup>

#### Notes to Figure 6–11:

- (1) This is a top view of the silicon die. For exact pin locations, refer to the pin list and the Quartus II software.
- (2) True differential (PPDS, LVDS, mini-LVDS, and RSDS I/O standards) outputs are supported in row I/O banks 5 and 6 only. External resistors are needed for the differential outputs in column I/O banks.
- (3) The LVPECL I/O standard is only supported on clock input pins. This I/O standard is not supported on output pins.
- (4) The HSTL-12 Class II is supported in column I/O banks 4, 7, and 8.
- (5) The differential SSTL-18 and SSTL-2, differential HSTL-18, and HSTL-15 I/O standards are supported only on clock input pins and phase-locked loops (PLLs) output clock pins. PLL output clock pins do not support Class II interface type of differential SSTL-18, HSTL-18, HSTL-15, and HSTL-12 I/O standards.
- (6) The differential HSTL-12 I/O standard is only supported on clock input pins and PLL output clock pins. Differential HSTL-12 Class II is supported only in column I/O banks 4, 7, and 8.
- (7) BLVDS output uses two single-ended outputs with the second output programmed as inverted. BLVDS input uses the LVDS input buffer.
- (8) The PCI-X I/O standard does not meet the IV curve requirement at the linear region.
- (9) The OCT block is located in the shaded banks 4, 5, and 7.
- (10) The dedicated clock input I/O banks 3A, 3B, 8A, and 8B can be used either for HSSI input reference clock pins or clock input pins.
- (11) Single-ended clock input support is available for dedicated clock input I/O banks 3B and 8B.

Altera recommends putting a buffer before the DATA and DCLK output from the master device to avoid signal strength and signal integrity issues. The buffer must not significantly change the DATA-to-DCLK relationships or delay them with respect to other AS signals (ASDI and nCS). Also, the buffer must only drive the slave devices to ensure that the timing between the master device and the serial configuration device is unaffected.

This configuration method supports both compressed and uncompressed **.sof**. Therefore, if the configuration bitstream size exceeds the capacity of a serial configuration device, you can enable the compression feature in the **.sof** or you can select a larger serial configuration device.

# Guidelines for Connecting a Serial Configuration Device to Cyclone IV Devices for an AS Interface

For single- and multi-device AS configurations, the board trace length and loading between the supported serial configuration device and Cyclone IV device must follow the recommendations listed in Table 8–7.

| Cyclone IV<br>Device AS Pins | Maximum Board T<br>Cyclone IV Device to<br>Device | race Length from a<br>a Serial Configuration<br>(Inches) | Maximum Board Load (pF) |
|------------------------------|---------------------------------------------------|----------------------------------------------------------|-------------------------|
|                              | Cyclone IV E                                      | Cyclone IV GX                                            |                         |
| DCLK                         | 10                                                | 6                                                        | 15                      |
| DATA [0]                     | 10                                                | 6                                                        | 30                      |
| nCSO                         | 10                                                | 6                                                        | 30                      |
| ASDO                         | 10                                                | 6                                                        | 30                      |

Table 8–7. Maximum Trace Length and Loading for AS Configuration

Note to Table 8-7:

(1) For multi-devices AS configuration using Cyclone IV E with 1,0 V core voltage, the maximum board trace-length from the serial configuration device to the junction-split on both DCLK and Data0 line is 3.5 inches.

#### **Estimating AS Configuration Time**

AS configuration time is dominated by the time it takes to transfer data from the serial configuration device to the Cyclone IV device. This serial interface is clocked by the Cyclone IV device DCLK output (generated from a 40-MHz internal oscillator for Cyclone IV E devices, a 20- or 40-MHz internal oscillator, or an external CLKUSR of up to 40 MHz for Cyclone IV GX devices).

Equation 8–2 and Equation 8–3 show the configuration time calculations.

#### Equation 8-2.

```
Size \times \left(\frac{\text{maximum DCLK period}}{1 \text{ bit}}\right) = estimated maximum configuration ti
```

#### Equation 8-3.

9,600,000 bits  $\times \left(\frac{50 \text{ ns}}{1 \text{ bit}}\right) = 480 \text{ ms}$ 

You can use the Quartus II software with the APU and the appropriate configuration device programming adapter to program serial configuration devices. All serial configuration devices are offered in an 8- or 16-pin small outline integrated circuit (SOIC) package.

In production environments, serial configuration devices are programmed using multiple methods. Altera programming hardware or other third-party programming hardware is used to program blank serial configuration devices before they are mounted onto PCBs. Alternatively, you can use an on-board microprocessor to program the serial configuration device in-system by porting the reference C-based SRunner software driver provided by Altera.

A serial configuration device is programmed in-system by an external microprocessor with the SRunner software driver. The SRunner software driver is a software driver developed for embedded serial configuration device programming, which is easily customized to fit in different embedded systems. The SRunner software driver is able to read a Raw Programming Data (**.rpd**) file and write to serial configuration devices. The serial configuration device programming time, using the SRunner software driver, is comparable to the programming time with the Quartus II software.



# **AP Configuration (Supported Flash Memories)**

The AP configuration scheme is only supported in Cyclone IV E devices. In the AP configuration scheme, Cyclone IV E devices are configured using commodity 16-bit parallel flash memory. These external non-volatile configuration devices are industry standard microprocessor flash memories. The flash memories provide a fast interface to access configuration data. The speed up in configuration time is mainly due to the 16-bit wide parallel data bus, which is used to retrieve data from the flash memory.

Some of the smaller Cyclone IV E devices or package options do not support the AP configuration scheme. Table 8–9 lists the supported AP configuration scheme for each Cyclone IV E devices.

 Table 8–9.
 Supported AP Configuration Scheme for Cyclone IV E Devices

| Deviee   | Package Options |      |      |      |      |              |              |              |              |
|----------|-----------------|------|------|------|------|--------------|--------------|--------------|--------------|
| Device   | E144            | M164 | M256 | U256 | F256 | F324         | U484         | F484         | F780         |
| EP4CE6   | —               | —    | —    | —    | —    | —            | —            | —            | —            |
| EP4CE10  | _               | _    |      |      |      | _            | _            | _            | _            |
| EP4CE15  | —               | —    | —    | —    | —    | —            | —            | ~            | —            |
| EP4CE22  | —               | —    | _    | _    | —    | —            | —            | —            | —            |
| EP4CE30  | —               | —    | —    | _    | _    | $\checkmark$ | —            | ~            | $\checkmark$ |
| EP4CE40  | —               | —    | —    | _    | _    | $\checkmark$ | $\checkmark$ | ~            | $\checkmark$ |
| EP4CE55  | —               | —    | —    | —    | —    | —            | $\checkmark$ | ~            | ~            |
| EP4CE75  | _               | _    | _    | _    | _    | _            | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| EP4CE115 |                 |      |      |      |      | _            | _            | ~            | ~            |

The nSTATUS and CONF\_DONE pins on all target devices are connected together with external pull-up resistors, as shown in Figure 8–8 on page 8–26 and Figure 8–9 on page 8–27. These pins are open-drain bidirectional pins on the devices. When the first device asserts nCEO (after receiving all its configuration data), it releases its CONF\_DONE pin. However, the subsequent devices in the chain keep this shared CONF\_DONE line low until they receive their configuration data. When all target devices in the chain receive their configuration data and release CONF\_DONE, the pull-up resistor drives a high level on this line and all devices simultaneously enter initialization mode.

# Guidelines for Connecting Parallel Flash to Cyclone IV E Devices for an AP Interface

For single- and multi-device AP configuration, the board trace length and loading between the supported parallel flash and Cyclone IV E devices must follow the recommendations listed in Table 8–11. These recommendations also apply to an AP configuration with multiple bus masters.

| Cyclone IV E AP Pins | Maximum Board Trace Length from<br>Cyclone IV E Device to Flash Device<br>(inches) | Maximum Board Load (pF) |  |  |
|----------------------|------------------------------------------------------------------------------------|-------------------------|--|--|
| DCLK                 | 6                                                                                  | 15                      |  |  |
| DATA[150]            | 6                                                                                  | 30                      |  |  |
| PADD[230]            | 6                                                                                  | 30                      |  |  |
| nRESET               | 6                                                                                  | 30                      |  |  |
| Flash_nCE            | 6                                                                                  | 30                      |  |  |
| nOE                  | 6                                                                                  | 30                      |  |  |
| nAVD                 | 6                                                                                  | 30                      |  |  |
| nWE                  | 6                                                                                  | 30                      |  |  |
| I/O (1)              | 6                                                                                  | 30                      |  |  |

 Table 8–11. Maximum Trace Length and Loading for AP Configuration

Note to Table 8-11:

(1) The AP configuration ignores the WAIT signal from the flash during configuration mode. However, if you are accessing flash during user mode with user logic, you can optionally use the normal I/O to monitor the WAIT signal from the Micron P30 or P33 flash.

#### **Configuring With Multiple Bus Masters**

Similar to the AS configuration scheme, the AP configuration scheme supports multiple bus masters for the parallel flash. For another master to take control of the AP configuration bus, the master must assert nCONFIG low for at least 500 ns to reset the master Cyclone IV E device and override the weak 10-k $\Omega$  pull-down resistor on the nCE pin. This resets the master Cyclone IV E device then takes control of the AP configuration bus. The other master device then takes control of the AP configuration bus, then releases the nCE pin, and finally pulses nCONFIG low to restart the configuration.

In the AP configuration scheme, multiple masters share the parallel flash. Similar to the AS configuration scheme, the bus control is negotiated by the nCE pin.

Figure 10–2 shows the Cyclone IV GX HSSI receiver BSC.





**To** For more information about Cyclone IV devices user I/O boundary-scan cells, refer to the *IEEE 1149.1 (JTAG) Boundary-Scan Testing for Cyclone III Devices* chapter.

# **BST Operation Control**

Table 10–1 lists the boundary-scan register length for Cyclone IV devices.

Table 10–1. Boundary-Scan Register Length for Cyclone IV Devices (Part 1 of 2)

| Device                  | Boundary-Scan Register Length |
|-------------------------|-------------------------------|
| EP4CE6                  | 603                           |
| EP4CE10                 | 603                           |
| EP4CE15                 | 1080                          |
| EP4CE22                 | 732                           |
| EP4CE30                 | 1632                          |
| EP4CE40                 | 1632                          |
| EP4CE55                 | 1164                          |
| EP4CE75                 | 1314                          |
| EP4CE115                | 1620                          |
| EP4CGX15                | 260                           |
| EP4CGX22                | 494                           |
| EP4CGX30 <sup>(1)</sup> | 494                           |
| EP4CGX50                | 1006                          |

- Programmable equalization—boosts the high-frequency gain of the incoming signal up to 7 dB. This compensates for the low-pass filter effects of the transmission media. The amount of high-frequency gain required depends on the loss characteristics of the physical medium.
- Programmable DC gain—provides equal boost to incoming signal across the frequency spectrum with DC gain settings up to 6 dB.
- Programmable differential OCT—provides calibrated OCT at 100 Ω or 150 Ω with on-chip receiver common mode voltage at 0.82 V. The common mode voltage is tristated when you disable the OCT to use external termination.
- Offset cancellation—corrects the analog offset voltages that might exist from process variations between the positive and negative differential signals in the equalizer stage and CDR circuit.
- Signal detection—detects if the signal level present at the receiver input buffer is higher than the threshold with a built-in signal threshold detection circuitry. The circuitry has a hysteresis response that filters out any high-frequency ringing caused by ISI effects or high-frequency losses in the transmission medium. Detection is indicated by the assertion of the rx\_signaldetect signal. Signal detection is only supported when 8B/10B encoder/decoder block is enabled. When not supported, the rx\_signaldetect signal is forced high, bypassing the signal detection function.
- Disable OCT to use external termination if the link requires a 85  $\Omega$  termination, such as when you are interfacing with certain PCIe Gen1 or Gen2 capable devices.
  - For specifications on programmable equalization and DC gain settings, refer to the *Cyclone IV Device Data Sheet*.

# **Rate Match FIFO**

In asynchronous systems, the upstream transmitter and local receiver can be clocked with independent reference clocks. Frequency differences in the order of a few hundred ppm can corrupt the data when latching from the recovered clock domain (the same clock domain as the upstream transmitter reference clock) to the local receiver reference clock domain. Figure 1–21 shows the rate match FIFO block diagram.

Figure 1–21. Rate Match FIFO Block Diagram



The rate match FIFO compensates for small clock frequency differences of up to  $\pm 300$  ppm (600 ppm total) between the upstream transmitter and the local receiver clocks by performing the following functions:

- Insert skip symbols when the local receiver reference clock frequency is greater than the upstream transmitter reference clock frequency
- Delete skip symbols when the local receiver reference clock frequency is less than the upstream transmitter reference clock frequency

The 20-word deep rate match FIFO and logics control insertion and deletion of skip symbols, depending on the ppm difference. The operation begins after the word aligner synchronization status (rx\_syncstatus) is asserted.

P

Rate match FIFO is only supported with 8B/10B encoded data and the word aligner in automatic synchronization state machine mode.

## **8B/10B Decoder**

The 8B/10B decoder receives 10-bit data and decodes it into an 8-bit data and a 1-bit control identifier. The decoder is compliant with Clause 36 of the IEEE 802.3 specification.

Figure 1–22 shows the 8B/10B decoder block diagram.

#### Figure 1–22. 8B/10B Decoder Block Diagram



In any configuration, a receiver channel cannot source CDR clocks from other PLLs beyond the two multipurpose PLLs directly adjacent to transceiver block where the channel resides.

The Cyclone IV GX transceivers support non-bonded (×1) and bonded (×2 and ×4) channel configurations. The two configurations differ in regards to clocking and phase compensation FIFO control. Bonded configuration provides a relatively lower channel-to-channel skew between the bonded channels than in non-bonded configuration. Table 1–8 lists the supported conditions in non-bonded and bonded channel configurations.

Table 1–8. Supported Conditions in Non-Bonded and Bonded Channel Configurations

| Channel<br>Configuration | Description                                                                                                                                                            | Supported Channel<br>Operation Mode                                     |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
|                          | Low-speed clock in each channel is sourced independently                                                                                                               | Transmitter Only                                                        |
| Non-bonded<br>(×1)       | Phase compensation FIFO in each channel has its own pointers and control logic                                                                                         | <ul> <li>Receiver Only</li> <li>Transmitter and<br/>Receiver</li> </ul> |
|                          | <ul> <li>Low-speed clock in each bonded channel is sourced from a common bonded<br/>clock path for lower channel-to-channel skew</li> </ul>                            | <ul> <li>Transmitter Only</li> <li>Transmitter and</li> </ul>           |
| Bonded (×2<br>and ×4)    | <ul> <li>Phase compensation FIFOs in bonded channels share common pointers and<br/>control logic for equal latency through the FIFOs in all bonded channels</li> </ul> | Receiver                                                                |
|                          | <ul> <li>×2 bonded configuration is supported with channel 0 and channel 1 in a<br/>transceiver block</li> </ul>                                                       |                                                                         |
|                          | • ×4 bonded configuration is supported with all four channels in a transceiver block                                                                                   |                                                                         |

#### **Non-Bonded Channel Configuration**

In non-bonded channel configuration, the high- and low-speed clocks for each channel are sourced independently. The phase compensation FIFOs in each channel has its own pointers and control logic. When implementing multi-channel serial interface in non-bonded channel configuration, the clock skew and unequal latency results in larger channel-to-channel skew.

Altera recommends using bonded channel configuration (×2 or ×4) when implementing multi-channel serial interface for a lower channel-to-channel skew.

In a transceiver block, the high- and low-speed clocks for each channel are distributed primarily from one of the two multipurpose PLLs directly adjacent to the block. Transceiver channels for devices in F484 and larger packages support additional clocking flexibility. In these packages, some channels support high-speed and low-speed clock distribution from PLLs beyond the two multipurpose PLLs directly adjacent to the block.

- transmitter in electrical idle
- receiver signal detect
- receiver spread spectrum clocking

#### **Low-Latency PCS Operation**

When configured in low-latency PCS operation, the following blocks in the transceiver PCS are bypassed, resulting in a lower latency PCS datapath:

- 8B/10B encoder and decoder
- word aligner
- rate match FIFO
- byte ordering

Figure 1–47 shows the transceiver channel datapath in Basic mode with low-latency PCS operation.

Figure 1–47. Transceiver Channel Datapath in Basic Mode with Low-Latency PCS Operation



#### **Transmitter in Electrical Idle**

The transmitter buffer supports electrical idle state, where when enabled, the differential output buffer driver is tri-stated. During electrical idle, the output buffer assumes the common mode output voltage levels. For details about the electrical idle features, refer to "PCI Express (PIPE) Mode" on page 1–52.

P

<sup>2</sup> The transmitter in electrical idle feature is required for compliance to the version 2.00 of PHY Interface for the PCI Express (PIPE) Architecture specification for PCIe protocol implementation.

#### **Signal Detect at Receiver**

Signal detect at receiver is only supported when 8B/10B encoder/decoder block is enabled.

Figure 1–67 shows the transceiver configuration in Deterministic Latency mode.

| Functional Mode                                                       |               |                 |                    |                |               |                |               |                |
|-----------------------------------------------------------------------|---------------|-----------------|--------------------|----------------|---------------|----------------|---------------|----------------|
| Channel Bonding                                                       |               | ×1, ×4          |                    |                |               |                |               |                |
| Low-Latency PCS                                                       |               | Disa            | bled               |                |               |                |               |                |
| Word Aligner (Pattern Length)                                         |               | Manual /<br>(10 | Alignment<br>-Bit) |                |               | Bit<br>(10     | Slip<br>-Bit) |                |
| 8B/10B Encoder/Decoder                                                | Enab          | led             | Disa               | bled           | Ena           | bled           | Dise          | abled          |
| Rate Match FIFO                                                       | Disabled      |                 | Disabled           |                | Disabled      |                | Disabled      |                |
| Byte SERDES                                                           | Enabled       | Disabled        | Enabled            | Disabled       | Enabled       | Disabled       | Enabled       | Disabled       |
| Data Rate (Gbps)                                                      | 0.6-<br>3.125 | 0.6-<br>1.5625  | 0.6-<br>3.125      | 0.6-<br>1.5625 | 0.6-<br>3.125 | 0.6-<br>1.5625 | 0.6-<br>3.125 | 0.6-<br>1.5625 |
| Byte Ordering                                                         | Disabled      | Disabled        | Disabled           | Disabled       | Disabled      | Disabled       | Disabled      | Disabled       |
| FPGA Fabric-to-Transceiver<br>Interface Width                         | ▼<br>16-Bit   | 8-Bit           | 20-Bit             | 10-Bit         | 16-Bit        | 8-Bit          | 20-Bit        | 10-Bit         |
| FPGA Fabric-to-Transceiver<br>Interface Frequency (MHz)               | 60-<br>156.25 | 30-<br>156.25   | 60-<br>156.25      | 30-<br>156.25  | 60-<br>156.25 | 30-<br>156.25  | 60-<br>156.25 | 30-<br>156.25  |
| TX PCS Latency (FPGA<br>Fabric-Transceiver Interface<br>Clock Cycles) | 2.5 - 3.5     | 4 - 5           | 2.5 - 3.5          | 4 - 5          | 2.5 - 3       | 4              | 2.5 - 3       | 4              |
| RX PCS Latency (FPGA<br>Fabric-Transceiver Interface                  | 5-6           | 8-9             | 5-6                | 8-9            | 5-6           | 8-9            | 5-6           | 8-9            |

Figure 1–67. Transceiver Configuration in Deterministic Latency Mode

Both CPRI and OBSAI protocols define the serial interface connecting the base station component (specifically channel cards) and remote radio heads (specifically radio frequency cards) in a radio base station system with fiber optics. The protocols require the accuracy of round trip delay measurement for single-hop and multi-hop connections to be within  $\pm$  16.276 ns. The Cyclone IV GX transceivers support the following CPRI and OBSAI line rates using Deterministic Latency mode:

- CPRI —614.4 Mbps, 1.2288 Gbps, 2.4576 Gbps, and 3.072 Gbps
- OBSAI—768 Mbps, 1.536 Gbps, and 3.072 Gbps

• For more information about deterministic latency implementation, refer to *AN 610: Implementing Deterministic Latency for CPRI and OBSAI Protocols in Stratix IV, HardCopy IV, Arria II GX, and Cyclone IV Devices.* 

#### **Registered Mode Phase Compensation FIFO**

In Deterministic Latency mode, the RX phase compensation FIFO is set to registered mode while the TX phase compensation FIFO supports optional registered mode. When set into registered mode, the phase compensation FIFO acts as a register and eliminates the latency uncertainty through the FIFOs.

Serial loopback mode can only be dynamically enabled or disabled during user mode by performing a dynamic channel reconfiguration.

Figure 1–71. Serial Loopback Path<sup>(1)</sup>



Note to Figure 1–71:

(1) Grayed-Out Blocks are Not Active in this mode.

# **Reverse Serial Loopback**

The reverse serial loopback mode is available for all functional modes except for XAUI mode. The two reverse serial loopback options from the receiver to the transmitter are:

- Pre-CDR mode where data received through the RX input buffer is looped back to the TX output buffer using the **Reverse serial loopback (pre-CDR)** option
- Post-CDR mode where retimed data through the receiver CDR from the RX input buffer is looped back to the TX output buffer using the Reverse serial loopback option

The received data is also available to the FPGA logic. In the transmitter channel, only the transmitter buffer is active.

- The transmitter pre-emphasis feature is not available in reverse serial loopback (pre-CDR) mode.
- Reverse serial loopback modes can only be dynamically enabled or disabled during user mode by performing a dynamic channel reconfiguration.

# **Document Revision History**

Table 1–30 lists the revision history for this chapter.

| Table 1-30. | Document | Revision | History |
|-------------|----------|----------|---------|
|             | Boounion |          |         |

| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                           |
|---------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | ■ Updated the GiGE row in Table 1–14.                                                                                                                                                                                                                                                                                                                                             |
| February 2015 | 3.7     | <ul> <li>Updated the "GIGE Mode" section.</li> </ul>                                                                                                                                                                                                                                                                                                                              |
|               |         | <ul> <li>Updated the note in the "Clock Frequency Compensation" section.</li> </ul>                                                                                                                                                                                                                                                                                               |
| October 2013  | 3.6     | Updated Figure 1–15 and Table 1–4.                                                                                                                                                                                                                                                                                                                                                |
| May 2013      | 3.5     | Updated Table 1–27 by setting "rx_locktodata" and "rx_locktorefclk" to "Input"                                                                                                                                                                                                                                                                                                    |
|               |         | ■ Updated the data rate for the V-by-one protocol and the F324 package support in HD-SDI in Table 1–1.                                                                                                                                                                                                                                                                            |
| October 2012  | 3.4     | ■ Updated note (1) to Figure 1–27.                                                                                                                                                                                                                                                                                                                                                |
|               |         | <ul> <li>Added latency information to Figure 1–67.</li> </ul>                                                                                                                                                                                                                                                                                                                     |
| November 2011 | 2.2     | <ul> <li>Updated "Word Aligner" and "Basic Mode" sections.</li> </ul>                                                                                                                                                                                                                                                                                                             |
|               | 3.3     | ■ Updated Figure 1–37.                                                                                                                                                                                                                                                                                                                                                            |
|               |         | <ul> <li>Updated for the Quartus II software version 10.1 release.</li> </ul>                                                                                                                                                                                                                                                                                                     |
|               |         | ■ Updated Table 1–1, Table 1–5, Table 1–11, Table 1–14, Table 1–24, Table 1–25, Table 1–26, Table 1–27, Table 1–28, and Table 1–29.                                                                                                                                                                                                                                               |
| December 2010 | 3.2     | <ul> <li>Updated "8B/10B Encoder", "Transmitter Output Buffer", "Receiver Input Buffer",<br/>"Clock Data Recovery", "Miscellaneous Transmitter PCS Features", "Miscellaneous<br/>Receiver PCS Feature", "Input Reference Clocking", "PCI Express (PIPE) Mode",<br/>"Channel Deskewing", "Lane Synchronization", "Serial Loopback", and "Self Test<br/>Modes" sections.</li> </ul> |
|               |         | ■ Added Figure 1–9, Figure 1–10, Figure 1–19, Figure 1–20, and Figure 1–43.                                                                                                                                                                                                                                                                                                       |
|               |         | ■ Updated Figure 1–53, Figure 1–55, Figure 1–59, Figure 1–60, Figure 1–69, Figure 1–70, Figure 1–71, Figure 1–72, Figure 1–73, and Figure 1–74.                                                                                                                                                                                                                                   |
| November 2010 | 3.1     | Updated Introductory information.                                                                                                                                                                                                                                                                                                                                                 |
|               |         | <ul> <li>Updated information for the Quartus II software version 10.0 release.</li> </ul>                                                                                                                                                                                                                                                                                         |
| July 2010     | 3.0     | <ul> <li>Reset control, power down, and dynamic reconfiguration information moved to<br/>new Cyclone IV Reset Control and Power Down and Cyclone IV Dynamic<br/>Reconfiguration chapters.</li> </ul>                                                                                                                                                                              |

Figure 3–3 shows the timing diagram for a offset cancellation process.





#### Notes to Figure 3-3:

- (1) After device power up, the busy signal remains low for the first reconfig\_clk cycle.
- (2) The busy signal then gets asserted for the second reconfig\_clk cycle, when the dynamic reconfiguration controller initiates the offset cancellation process.
- (3) The deassertion of the busy signal indicates the successful completion of the offset cancellation process.

### **Functional Simulation of the Offset Cancellation Process**

You must connect the ALTGX\_RECONFIG instances to the ALTGX instances in your design for functional simulation. Functional simulation uses a reduced timing model of the dynamic reconfiguration controller. Therefore, the duration of the offset cancellation process is 16 reconfig\_clk clock cycles for functional simulation only. The gxb\_powerdown signal must not be asserted during the offset cancellation sequence (for functional simulation and silicon).

# **Dynamic Reconfiguration Modes**

When you enable the dynamic reconfiguration feature, you can reconfigure the following portions of each transceiver channel dynamically, without powering down the other transceiver channels or the FPGA fabric of the device:

- Analog (PMA) controls reconfiguration
- Channel reconfiguration
- PLL reconfiguration

Table 3–3 lists the supported dynamic reconfiguration modes for Cyclone IV GX devices.

|                                           | Ope                 | erational Mo     | ode                                    | Qua          |                    |                     |                      |
|-------------------------------------------|---------------------|------------------|----------------------------------------|--------------|--------------------|---------------------|----------------------|
| Dynamic Reconfiguration<br>Supported Mode | Transmitter<br>Only | Receiver<br>Only | Transmitter<br>and<br>Receiver<br>Only | ALTGX        | ALTGX_<br>Reconfig | ALTPLL_<br>Reconfig | .mif<br>Requirements |
| Offset Cancellation                       | —                   | $\checkmark$     | $\checkmark$                           | $\checkmark$ | $\checkmark$       | —                   | —                    |
| Analog (PMA) Controls<br>Reconfiguration  | ~                   | ~                | ~                                      | $\checkmark$ | ~                  | _                   | —                    |

Table 3-3. Cyclone IV GX Supported Dynamic Reconfiguration Mode (Part 1 of 2)

**\*** For more information about receiver input and transmitter output waveforms, and for other differential I/O standards, refer to the *I/O Features in Cyclone IV Devices* chapter.

Table 1–18. Differential SSTL I/O Standard Specifications for Cyclone IV Devices (1)

| I/O Standard           | v     | / <sub>ccio</sub> (V | )     | V <sub>Swinç</sub> | <sub>I(DC)</sub> (V) | V <sub>X(</sub> ,               | <sub>AC)</sub> (V) |                                 | V <sub>Swi</sub><br>( | ng(AC)<br><b>V)</b>   | V <sub>OX</sub>                 |     |                                 |
|------------------------|-------|----------------------|-------|--------------------|----------------------|---------------------------------|--------------------|---------------------------------|-----------------------|-----------------------|---------------------------------|-----|---------------------------------|
|                        | Min   | Тур                  | Max   | Min                | Max                  | Min                             | Тур                | Max                             | Min                   | Max                   | Min                             | Тур | Max                             |
| SSTL-2<br>Class I, II  | 2.375 | 2.5                  | 2.625 | 0.36               | V <sub>CCIO</sub>    | $V_{CC10}/2 - 0.2$              | _                  | V <sub>CCI0</sub> /2<br>+ 0.2   | 0.7                   | V <sub>CCI</sub><br>0 | V <sub>CCIO</sub> /2 –<br>0.125 | _   | V <sub>CCI0</sub> /2<br>+ 0.125 |
| SSTL-18<br>Class I, II | 1.7   | 1.8                  | 1.90  | 0.25               | V <sub>CCIO</sub>    | V <sub>CCIO</sub> /2 –<br>0.175 | _                  | V <sub>CCI0</sub> /2<br>+ 0.175 | 0.5                   | V <sub>CCI</sub><br>0 | V <sub>CCIO</sub> /2 –<br>0.125 | _   | V <sub>CCI0</sub> /2<br>+ 0.125 |

Note to Table 1-18:

(1) Differential SSTL requires a V<sub>REF</sub> input.

Table 1–19. Differential HSTL I/O Standard Specifications for Cyclone IV Devices <sup>(1)</sup>

|                        | ١     | / <sub>ccio</sub> (V | )     | V <sub>DIF(</sub> | <sub>DC)</sub> (V) | Vx                     | ( <b>V)</b> |                             | V                           | CM(DC) | V)                          | VDI     | <sub>F(AC)</sub> (V)        |
|------------------------|-------|----------------------|-------|-------------------|--------------------|------------------------|-------------|-----------------------------|-----------------------------|--------|-----------------------------|---------|-----------------------------|
| I/O Standard           | Min   | Тур                  | Max   | Min               | Max                | Min                    | Тур         | Max                         | Min                         | Тур    | Max                         | Mi<br>n | Max                         |
| HSTL-18<br>Class I, II | 1.71  | 1.8                  | 1.89  | 0.2               | _                  | 0.85                   | _           | 0.95                        | 0.85                        |        | 0.95                        | 0.4     | _                           |
| HSTL-15<br>Class I, II | 1.425 | 1.5                  | 1.575 | 0.2               | _                  | 0.71                   | _           | 0.79                        | 0.71                        |        | 0.79                        | 0.4     | _                           |
| HSTL-12<br>Class I, II | 1.14  | 1.2                  | 1.26  | 0.16              | V <sub>CCIO</sub>  | $0.48 \times V_{CCIO}$ | _           | 0.52 x<br>V <sub>CCI0</sub> | 0.48 x<br>V <sub>CCI0</sub> |        | 0.52 x<br>V <sub>CCI0</sub> | 0.3     | 0.48 x<br>V <sub>CCI0</sub> |

Note to Table 1-19:

(1) Differential HSTL requires a V<sub>REF</sub> input.

 Table 1–20. Differential I/O Standard Specifications for Cyclone IV Devices <sup>(1)</sup> (Part 1 of 2)

| 1/0 Standard       |       | V <sub>CCIO</sub> (V) | )     | V <sub>ID</sub> ( | (mV) |      | V <sub>IcM</sub> (V) <sup>(2)</sup>                                                                  |      | Vo  | <sub>D</sub> (mV) | (3) |       | V <sub>os</sub> (V) <sup>(3</sup> | 8)    |
|--------------------|-------|-----------------------|-------|-------------------|------|------|------------------------------------------------------------------------------------------------------|------|-----|-------------------|-----|-------|-----------------------------------|-------|
| i/U Stanuaru       | Min   | Тур                   | Max   | Min               | Max  | Min  | Condition                                                                                            | Max  | Min | Тур               | Max | Min   | Тур                               | Max   |
|                    |       |                       |       |                   |      | 0.05 | $D_{MAX} \leq 500 \; Mbps$                                                                           | 1.80 |     |                   |     |       |                                   |       |
| (Row I/Os)         | 2.375 | 2.5                   | 2.625 | 100               | _    | 0.55 | $\begin{array}{l} 500 \text{ Mbps} \leq \text{ D}_{\text{MAX}} \\ \leq 700 \text{ Mbps} \end{array}$ | 1.80 | _   | _                 | _   | —     | —                                 | —     |
|                    |       |                       |       |                   |      | 1.05 | D <sub>MAX</sub> > 700 Mbps                                                                          | 1.55 |     |                   |     |       |                                   |       |
|                    |       |                       |       |                   |      | 0.05 | $D_{MAX} \leq ~500~Mbps$                                                                             | 1.80 |     |                   |     |       |                                   |       |
| (Column            | 2.375 | 2.5                   | 2.625 | 100               | _    | 0.55 | $\begin{array}{l} 500 \text{ Mbps} \leq \text{D}_{\text{MAX}} \\ \leq 700 \text{ Mbps} \end{array}$  | 1.80 | _   | _                 | _   | _     | —                                 | —     |
| 1,00)              |       |                       |       |                   |      | 1.05 | D <sub>MAX</sub> > 700 Mbps                                                                          | 1.55 |     |                   |     |       |                                   |       |
|                    |       |                       |       |                   |      | 0.05 | $D_{MAX} \leq  500 \; Mbps$                                                                          | 1.80 |     |                   |     |       |                                   |       |
| LVDS (Row<br>I/Os) | 2.375 | 2.5                   | 2.625 | 100               | _    | 0.55 | $\begin{array}{l} 500 \mbox{ Mbps} \leq D_{MAX} \\ \leq \mbox{ 700 } \mbox{ Mbps} \end{array}$       | 1.80 | 247 | _                 | 600 | 1.125 | 1.25                              | 1.375 |
|                    |       |                       |       |                   |      | 1.05 | D <sub>MAX</sub> > 700 Mbps                                                                          | 1.55 |     |                   |     |       |                                   |       |

| er   | Term                                  | Definitions                                                                                                                                                                                 |  |  |  |  |  |  |  |  |
|------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
|      | t <sub>C</sub>                        | High-speed receiver and transmitter input and output clock period.                                                                                                                          |  |  |  |  |  |  |  |  |
|      | Channel-to-<br>channel-skew<br>(TCCS) | High-speed I/O block: The timing difference between the fastest and slowest output edges, including $t_{CO}$ variation and clock skew. The clock is included in the TCCS measurement.       |  |  |  |  |  |  |  |  |
| Ī    | t <sub>cin</sub>                      | Delay from the clock pad to the I/O input register.                                                                                                                                         |  |  |  |  |  |  |  |  |
| Ī    | t <sub>co</sub>                       | Delay from the clock pad to the I/O output.                                                                                                                                                 |  |  |  |  |  |  |  |  |
|      | t <sub>cout</sub>                     | Delay from the clock pad to the I/O output register.                                                                                                                                        |  |  |  |  |  |  |  |  |
|      | t <sub>DUTY</sub>                     | High-speed I/O block: Duty cycle on high-speed transmitter output clock.                                                                                                                    |  |  |  |  |  |  |  |  |
|      | t <sub>FALL</sub>                     | Signal high-to-low transition time (80–20%).                                                                                                                                                |  |  |  |  |  |  |  |  |
|      | t <sub>H</sub>                        | Input register hold time.                                                                                                                                                                   |  |  |  |  |  |  |  |  |
|      | Timing Unit<br>Interval (TUI)         | High-speed I/O block: The timing budget allowed for skew, propagation delays, and data sampling window. (TUI = $1/(\text{Receiver Input Clock Frequency Multiplication Factor}) = t_C/w)$ . |  |  |  |  |  |  |  |  |
|      | t <sub>INJITTER</sub>                 | Period jitter on the PLL clock input.                                                                                                                                                       |  |  |  |  |  |  |  |  |
|      | t <sub>outjitter_dedclk</sub>         | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                |  |  |  |  |  |  |  |  |
|      | t <sub>outjitter_i0</sub>             | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                   |  |  |  |  |  |  |  |  |
|      | t <sub>pllcin</sub>                   | Delay from the PLL inclk pad to the I/O input register.                                                                                                                                     |  |  |  |  |  |  |  |  |
|      | t <sub>plicout</sub>                  | Delay from the PLL inclk pad to the I/O output register.                                                                                                                                    |  |  |  |  |  |  |  |  |
|      |                                       | Transmitter output waveforms for the LVDS, mini-LVDS, PPDS and RSDS Differential I/O<br>Standards:<br>Single-Ended Waveform                                                                 |  |  |  |  |  |  |  |  |
|      |                                       | Positive Channel (p) = V <sub>OH</sub>                                                                                                                                                      |  |  |  |  |  |  |  |  |
|      | <b>-</b>                              | V <sub>ob</sub><br>V <sub>os</sub><br>Negative Channel (n) = V <sub>oL</sub>                                                                                                                |  |  |  |  |  |  |  |  |
|      | I ransmitter                          | Ground                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Wave | Waveform                              |                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|      |                                       | Differential Waveform (Mathematical Function of Positive & Negative Channel)                                                                                                                |  |  |  |  |  |  |  |  |
|      |                                       |                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|      |                                       |                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
|      |                                       |                                                                                                                                                                                             |  |  |  |  |  |  |  |  |