

Welcome to E-XFL.COM

Embedded - Microcontrollers - Application Specific: Tailored Solutions for Precision and Performance

### Embedded - Microcontrollers - Application Specific

represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications.

### What Are <u>Embedded - Microcontrollers -</u> <u>Application Specific</u>?

Application enacific microcontrollars are angineered to

### Details

 $\times$  F

| Details                 |                                                                              |
|-------------------------|------------------------------------------------------------------------------|
| Product Status          | Obsolete                                                                     |
| Applications            | Capacitive Sensing                                                           |
| Core Processor          | M8C                                                                          |
| Program Memory Type     | FLASH (16kB)                                                                 |
| Controller Series       | CY8C20xx6                                                                    |
| RAM Size                | 2K x 8                                                                       |
| Interface               | I <sup>2</sup> C, SPI                                                        |
| Number of I/O           | 13                                                                           |
| Voltage - Supply        | 1.71V ~ 5.5V                                                                 |
| Operating Temperature   | -40°C ~ 85°C                                                                 |
| Mounting Type           | Surface Mount                                                                |
| Package / Case          | 16-UFQFN                                                                     |
| Supplier Device Package | 16-QFN (3x3)                                                                 |
| Purchase URL            | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c20246-24lkxit |
|                         |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# PSoC<sup>®</sup> Functional Overview

The PSoC family consists of on-chip Controller devices. These devices are designed to replace multiple traditional MCU-based components with one, low cost single-chip programmable component. A PSoC device includes configurable analog and digital blocks, and programmable interconnect. This architecture allows the user to create customized peripheral configurations, to match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts.

The architecture for this device family, as shown in the Logic Block Diagram on page 2, is comprised of three main areas: the Core, the CapSense Analog System, and the System Resources (including a full speed USB port). A common, versatile bus allows connection between I/O and the analog system. Each CY8C20x36/46/66/96 PSoC Device includes a dedicated CapSense block that provides sensing and scanning control circuitry for capacitive sensing applications. Depending on the PSoC package, up to 36 general purpose IO (GPIO) are also included. The GPIO provides access to the MCU and analog mux.

### **PSoC Core**

The PSoC Core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, and IMO (internal main oscillator) and ILO (internal low speed oscillator). The CPU core, called the M8C, is a powerful processor with speeds up to 24 MHz. The M8C is a 4-MIPS, 8-bit Harvard architecture microprocessor.

System Resources provide additional capability, such as configurable USB and I2C slave/SPI master-slave communication interface, three 16-bit programmable timers, and various system resets supported by the M8C.

The Analog System is composed of the CapSense PSoC block and an internal 1.2V analog reference, which together support capacitive sensing of up to 36 inputs.

### CapSense Analog System

The Analog System contains the capacitive sensing hardware. Several hardware algorithms are supported. This hardware performs capacitive sensing and scanning without requiring external components. Capacitive sensing is configurable on each GPIO pin. Scanning of enabled CapSense pins are completed quickly and easily across multiple ports.



### Figure 1. Analog System Block Diagram

### Analog Multiplexer System

The Analog Mux Bus can connect to every GPIO pin. Pins are connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with the CapSense block comparator.

Switch control logic enables selected pins to precharge continuously under hardware control. This enables capacitive measurement for applications such as touch sensing. Other multiplexer applications include:

- Complex capacitive sensing interfaces, such as sliders and touchpads.
- Chip-wide mux that allows analog input from any I/O pin.
- Crosspoint connection between any I/O pin combinations.

When designing capacitive sensing applications, refer to the latest signal-to-noise signal level requirements Application Notes, which can be found under http://www.cypress.com > Documentation > Application Notes. In general, and unless otherwise noted in the relevant Application Notes, the minimum signal-to-noise ratio (SNR) for CapSense applications is 5:1.





### **Development Tools**

PSoC Designer is a Microsoft<sup>®</sup> Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE and application runs on Windows XP and Windows Vista.

This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and built-in support for third-party assemblers and C compilers.

PSoC Designer also supports C language compilers developed specifically for the devices in the PSoC family.

### **PSoC Designer Software Subsystems**

#### System-Level View

The system-level view is a drag-and-drop visual embedded system design environment based on PSoC Express. In this view you solve design problems the same way you might think about the system. Select input and output devices based upon system requirements. Add a communication interface and define the interface to the system (registers). Define when and how an output device changes state based upon any/all other system devices. Based upon the design, PSoC Designer automatically selects one or more PSoC devices that match your system requirements.

PSoC Designer generates all embedded code, then compiles and links it into a programming file for a specific PSoC device.

#### Chip-Level View

The chip-level view is a more traditional integrated development environment (IDE) based on PSoC Designer 4.x. You choose a base device to work with and then select different onboard analog and digital components called user modules that use the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters. You configure the user modules for your chosen application and connect them to each other and to the proper pins. Then you generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration allows for changing configurations at run time.

### Hybrid Designs

You can begin in the system-level view, allow it to choose and configure your user modules, routing, and generate code, then switch to the chip-level view to gain complete control over onchip resources. All views of the project share common code editor, builder, and common debug, emulation, and programming tools.

#### Code Generation Tools

PSoC Designer supports multiple third-party C compilers and assemblers. The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. The choice is yours.

**Assemblers.** The assemblers allow assembly code to be merged seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compilers.** C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices.

The optimizing C compilers provide all the features of C tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### Debugger

PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read and program and read and write data memory, read and write I/O registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started.

#### In-Circuit Emulator

A low cost, high functionality In-Circuit Emulator (ICE) is available for development support. This hardware has the capability to program single devices.

The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation.





### **Designing with PSoC Designer**

The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions.

The PSoC development process can be summarized in the following four steps:

- 1. Select Components
- 2. Configure Components
- 3. Organize and Connect
- 4. Generate, Verify, and Debug

### Select Components

Both the system-level and chip-level views provide a library of pre-built, pre-tested hardware peripheral components. In the system-level view these components are called "drivers" and correspond to inputs (a thermistor, for example), outputs (a brushless DC fan, for example), communication interfaces (I<sup>2</sup>C-bus, for example), and the logic to control how they interact with one another (called valuators).

In the chip-level view the components are called "user modules." User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and programmable system-on-chip varieties.

### **Configure Components**

Each of the components you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a Pulse Width Modulator (PWM) User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus.

Both the system-level drivers and chip-level user modules are documented in data sheets that are viewed directly in PSoC Designer. These data sheets explain the internal operation of the component and provide performance specifications. Each data sheet describes the use of each user module parameter or driver property, and other information you may need to successfully implement your design.

#### **Organize and Connect**

You build signal chains at the chip level by interconnecting user modules to each other and the I/O pins, or connect system-level inputs, outputs, and communication interfaces to each other with valuator functions.

In the system-level view selecting a potentiometer driver to control a variable speed fan driver and setting up the valuators to control the fan speed based on input from the pot selects, places, routes, and configures a programmable gain amplifier (PGA) to buffer the input from the potentiometer, an analog-todigital converter (ADC) to convert the potentiometer's output to a digital signal, and a PWM to control the fan.

In the chip-level view, you perform the selection, configuration, and routing so that you have complete control over the use of all on-chip resources.

### Generate, Verify, and Debug

When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system.

Both system-level and chip-level designs generate software based on your design. The chip-level design provides application programming interfaces (APIs) with high-level functions to control and respond to hardware events at run time and interrupt service routines that you can adapt as needed. The system-level design also generates a C main() program that completely controls the chosen application and contains placeholders for custom code at strategic positions allowing you to further refine the software without disrupting the generated code.

A complete code development environment allows you to develop and customize your applications in C, assembly language, or both.

The last step in the development process takes place inside PSoC Designer's Debugger (access by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the debug interface provides a large trace buffer and allows you to define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals.



### **Document Conventions**

### Acronyms Used

The following table lists the acronyms that are used in this document.

### Table 1. Acronyms

| Acronym | Description                       |
|---------|-----------------------------------|
| AC      | alternating current               |
| API     | application programming interface |
| CPU     | central processing unit           |
| DC      | direct current                    |
| FSR     | full scale range                  |
| GPIO    | general purpose I/O               |
| GUI     | graphical user interface          |
| ICE     | in-circuit emulator               |
| ILO     | internal low speed oscillator     |
| IMO     | internal main oscillator          |
| I/O     | input/output                      |
| LSb     | least-significant bit             |
| LVD     | low voltage detect                |
| MSb     | most-significant bit              |
| POR     | power on reset                    |
| PPOR    | precision power on reset          |
| PSoC®   | Programmable System-on-Chip™      |
| SLIMO   | slow IMO                          |
| SRAM    | static random access memory       |

#### **Units of Measure**

A units of measure table is located in the Electrical Specifications section. Table 11 on page 17 lists all the abbreviations used to measure the PSoC devices.

### **Numeric Naming**

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or 0x are decimal.



## Pinouts

The CY8C20x36/46/66/96 PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of Digital I/O and connection to the common analog bus. However, Vss, Vdd, and XRES are not capable of Digital I/O.

### 16-Pin QFN (No E-Pad)

| Pin | Ту      | pe     | Name  | Description                                        |
|-----|---------|--------|-------|----------------------------------------------------|
| No. | Digital | Analog | Name  | Description                                        |
| 1   | I/O     | I      | P2[5] | Crystal output (XOut)                              |
| 2   | I/O     | I      | P2[3] | Crystal input (XIn)                                |
| 3   | IOHR    | I      | P1[7] | I2C SCL, SPI SS                                    |
| 4   | IOHR    | I      | P1[5] | I2C SDA, SPI MISO                                  |
| 5   | IOHR    | I      | P1[3] | SPI CLK                                            |
| 6   | IOHR    | I      | P1[1] | ISSP CLK <sup>[1]</sup> , I2C SCL, SPI<br>MOSI     |
| 7   | Po      | wer    | Vss   | Ground connection                                  |
| 8   | IOHR    | I      | P1[0] | ISSP DATA <sup>[1]</sup> , I2C SDA, SPI<br>CLK     |
| 9   | IOHR    | I      | P1[2] |                                                    |
| 10  | IOHR    | I      | P1[4] | Optional external clock<br>(EXTCLK)                |
| 11  | Inj     | put    | XRES  | Active high external reset with internal pull down |
| 12  | IOH     | I      | P0[4] |                                                    |
| 13  | Po      | wer    | Vdd   | Supply voltage                                     |
| 14  | IOH     | I      | P0[7] |                                                    |
| 15  | IOH     | I      | P0[3] | Integrating input                                  |
| 16  | IOH     | I      | P0[1] | Integrating input                                  |

### Table 2. Pin Definitions - CY8C20236, CY8C20246 PSoC Device [2]



Figure 2. CY8C20236, CY8C20246 PSoC Device

LEGEND A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output.

Notes

1. These are the ISSP pins, which are not High Z at POR (Power On Reset).

2. During power up or reset event, device P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter any issues.



### 24-Pin QFN

### Table 3. Pin Definitions - CY8C20336, CY8C20346 <sup>[2, 3]</sup>

| Pin | Ту      | ре     | Name  | Description                                        |
|-----|---------|--------|-------|----------------------------------------------------|
| No. | Digital | Analog | Name  | Description                                        |
| 1   | I/O     | I      | P2[5] | Crystal output (XOut)                              |
| 2   | I/O     | I      | P2[3] | Crystal input (XIn)                                |
| 3   | I/O     | I      | P2[1] |                                                    |
| 4   | IOHR    | I      | P1[7] | I2C SCL, SPI SS                                    |
| 5   | IOHR    | I      | P1[5] | I2C SDA, SPI MISO                                  |
| 6   | IOHR    | I      | P1[3] | SPI CLK                                            |
| 7   | IOHR    | I      | P1[1] | ISSP CLK <sup>[1]</sup> , I2C SCL, SPI<br>MOSI     |
| 8   |         |        | NC    | No connection                                      |
| 9   | Po      | wer    | Vss   | Ground connection                                  |
| 10  | IOHR    | I      | P1[0] | ISSP DATA <sup>[1]</sup> , I2C SDA, SPI<br>CLK     |
| 11  | IOHR    | I      | P1[2] |                                                    |
| 12  | IOHR    | I      | P1[4] | Optional external clock input<br>(EXTCLK)          |
| 13  | IOHR    | I      | P1[6] |                                                    |
| 14  | In      | put    | XRES  | Active high external reset with internal pull down |
| 15  | I/O     | -      | P2[0] |                                                    |
| 16  | IOH     | I      | P0[0] |                                                    |
| 17  | IOH     | I      | P0[2] |                                                    |
| 18  | IOH     | I      | P0[4] |                                                    |
| 19  | IOH     | I      | P0[6] |                                                    |
| 20  | Po      | wer    | Vdd   | Supply voltage                                     |
| 21  | IOH     | I      | P0[7] |                                                    |
| 22  | IOH     | I      | P0[5] |                                                    |
| 23  | IOH     | I      | P0[3] | Integrating input                                  |
| 24  | IOH     | I      | P0[1] | Integrating input                                  |
| СР  | Po      | wer    | Vss   | Center pad must be connected to ground             |

### Figure 3. CY8C20336, CY8C20346 PSoC Device



LEGEND A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output.

Note
3. The center pad (CP) on the QFN package must be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal.



### 24-Pin QFN with USB

### Table 4. Pin Definitions - CY8C20396 PSoC Device [2, 3]

| Pin No.         Digital         Analog         Name         Description           1         I/O         I         P2[5]         Image: Construct of the second se | Dischla | Тур     | be     | Nama  | Description                                        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|--------|-------|----------------------------------------------------|
| 1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PIN NO. | Digital | Analog | Name  | Description                                        |
| 3         I/O         I         P2[1]           4         IOHR         I         P1[7]         I2C SCL, SPI SS           5         IOHR         I         P1[5]         I2C SDA, SPI MISO           6         IOHR         I         P1[3]         SPI CLK           7         IOHR         I         P1[1]         ISSP CLK, I2C SCL, SPI MOSI           8         Power         VSS         Ground           9         I/O         I         D+         USB D+           10         I/O         I         D+         USB D-           11         Power         VDD         Supply           12         IOHR         I         P1[2]           14         IOHR         I         P1[2]           14         IOHR         I         P1[6]           15         IOHR         I         P1[6]           16         RESET INPUT         XRES         Active high external reset with internal pull down           17         IOH         I         P0[0]           18         IOH         I         P0[4]           20         IOH         I         P0[6]           21         IOH         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1       | I/O     | I      | P2[5] |                                                    |
| 4         IOHR         I         P1[7]         I2C SCL, SPI SS           5         IOHR         I         P1[5]         I2C SDA, SPI MISO           6         IOHR         I         P1[3]         SPI CLK           7         IOHR         I         P1[1]         ISSP CLK, I2C SCL, SPI MOSI           8         Power         VSS         Ground           9         I/O         I         D+         USB D+           10         I/O         I         D-         USB D-           11         Power         VDD         Supply           12         IOHR         I         P1[2]           14         IOHR         I         P1[2]           14         IOHR         I         P1[4]         Optional external clock input<br>(EXTCLK)           15         IOHR         I         P1[6]         I           16         RESET INPUT         XRES         Active high external reset with<br>internal pull down           17         IOH         I         P0[0]           18         IOH         I         P0[4]           20         IOH         I         P0[5]           23         IOH         I         P0[3] <td>2</td> <td>I/O</td> <td>I</td> <td>P2[3]</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2       | I/O     | I      | P2[3] |                                                    |
| 5         IOHR         I         P1[5]         I2C SDA, SPI MISO           6         IOHR         I         P1[5]         I2C SDA, SPI MISO           6         IOHR         I         P1[3]         SPI CLK           7         IOHR         I         P1[1]         ISSP CLK, I2C SCL, SPI MOSI           8         Power         VSS         Ground           9         I/O         I         D+         USB D+           10         I/O         I         D-         USB D-           11         Power         VDD         Supply           12         IOHR         I         P1[0]         ISSP DATA, I2C SDA           13         IOHR         I         P1[2]         ISSP DATA, I2C SDA           13         IOHR         I         P1[2]         ISSP DATA, I2C SDA           14         IOHR         I         P1[2]         ISSP DATA, I2C SDA           15         IOHR         I         P1[4]         Optional external clock input (EXTCLK)           15         IOHR         I         P1[6]         Internal pull down           17         IOH         I         P0[2]         IOH           18         IOH <td< td=""><td>3</td><td>I/O</td><td>I</td><td>P2[1]</td><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3       | I/O     | I      | P2[1] |                                                    |
| 6         IOHR         I         P1[3]         SPI CLK           7         IOHR         I         P1[1]         ISSP CLK, I2C SCL, SPI MOSI           8         Power         VSS         Ground           9         I/O         I         D+         USB D+           10         I/O         I         D-         USB D-           11         Power         VDD         Supply           12         IOHR         I         P1[0]         ISSP DATA, I2C SDA           13         IOHR         I         P1[2]            14         IOHR         I         P1[2]            14         IOHR         I         P1[4]         Optional external clock input (EXTCLK)           15         IOHR         I         P1[6]             16         RESET INPUT         XRES         Active high external reset with internal pull down           17         IOH         I         P0[0]            18         IOH         I         P0[4]            20         IOH         I         P0[6]            21         IOH         I         P0[5]      <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4       | IOHR    | I      | P1[7] | I2C SCL, SPI SS                                    |
| 7         IOHR         I         P1[1]         ISSP CLK, I2C SCL, SPI MOSI           8         Power         VSS         Ground           9         I/O         I         D+         USB D+           10         I/O         I         D-         USB D-           11         Power         VDD         Supply           12         IOHR         I         P1[0]         ISSP DATA, I2C SDA           13         IOHR         I         P1[2]           14         IOHR         I         P1[4]         Optional external clock input<br>(EXTCLK)           15         IOHR         I         P1[6]           16         RESET INPUT         XRES         Active high external reset with<br>internal pull down           17         IOH         I         P0[0]           18         IOH         I         P0[4]           20         IOH         I         P0[6]           21         IOH         I         P0[5]           23         IOH         I         P0[3]         Integrating input           24         IOH         I         P0[1]         Integrating input           CP         Power         VSS         Thermal pa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5       | IOHR    | I      | P1[5] | I2C SDA, SPI MISO                                  |
| 8         Power         VSS         Ground           9         I/O         I         D+         USB D+           10         I/O         I         D-         USB D-           11         Power         VDD         Supply           12         IOHR         I         P1[0]         ISSP DATA, I2C SDA           13         IOHR         I         P1[2]           14         IOHR         I         P1[2]           14         IOHR         I         P1[4]         Optional external clock input<br>(EXTCLK)           15         IOHR         I         P1[6]           16         RESET INPUT         XRES         Active high external reset with<br>internal pull down           17         IOH         I         P0[0]           18         IOH         I         P0[2]           19         IOH         I         P0[6]           20         IOH         I         P0[5]           23         IOH         I         P0[3]           24         IOH         I         P0[1]         Integrating input           24         IOH         I         P0[1]         Integrating input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6       | IOHR    | I      | P1[3] | SPI CLK                                            |
| 9         I/O         I         D+         USB D+           10         I/O         I         D-         USB D-           11         Power         VDD         Supply           12         IOHR         I         P1[0]         ISSP DATA, I2C SDA           13         IOHR         I         P1[2]           14         IOHR         I         P1[4]         Optional external clock input<br>(EXTCLK)           15         IOHR         I         P1[6]           16         RESET INPUT         XRES         Active high external reset with<br>internal pull down           17         IOH         I         P0[0]           18         IOH         I         P0[2]           19         IOH         I         P0[4]           20         IOH         I         P0[6]           21         IOH         I         P0[5]           23         IOH         I         P0[3]         Integrating input           24         IOH         I         P0[1]         Integrating input           CP         Power         VSS         Thermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 7       | IOHR    | I      | P1[1] | ISSP CLK, I2C SCL, SPI MOSI                        |
| 10I/OID-USB D-11PowerVDDSupply12IOHRIP1[0]ISSP DATA, I2C SDA13IOHRIP1[2]14IOHRIP1[4]Optional external clock input<br>(EXTCLK)15IOHRIP1[6]16RESET INPUTXRESActive high external reset with<br>internal pull down17IOHIP0[0]18IOHIP0[2]19IOHIP0[4]20IOHIP0[6]21IOHIP0[5]23IOHIP0[3]24IOHIP0[1]CPPowerVSSThermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 8       | Pov     | ver    | VSS   | Ground                                             |
| 11PowerVDDSupply12IOHRIP1[0]ISSP DATA, I2C SDA13IOHRIP1[2]14IOHRIP1[4]Optional external clock input<br>(EXTCLK)15IOHRIP1[6]16RESET INPUTXRESActive high external reset with<br>internal pull down17IOHIP0[0]18IOHIP0[2]19IOHIP0[4]20IOHIP0[6]21IOHIP0[5]23IOHIP0[3]24IOHIP0[1]CPPowerVSSThermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 9       | I/O     | I      | D+    | USB D+                                             |
| 12IOHRIP1[0]ISSP DATA, I2C SDA13IOHRIP1[2]14IOHRIP1[4]Optional external clock input<br>(EXTCLK)15IOHRIP1[6]16RESET INPUTXRESActive high external reset with<br>internal pull down17IOHIP0[0]18IOHIP0[2]19IOHIP0[4]20IOHIP0[6]21IOHIP0[5]23IOHIP0[3]24IOHIP0[1]CPPowerVSSThermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10      | I/O     | I      | D-    | USB D-                                             |
| 13IOHRIP1[2]14IOHRIP1[4]Optional external clock input<br>(EXTCLK)15IOHRIP1[6]16RESET INPUTXRESActive high external reset with<br>internal pull down17IOHIP0[0]18IOHIP0[2]19IOHIP0[4]20IOHIP0[6]21IOHIP0[5]23IOHIP0[3]24IOHIP0[1]CPPowerVSSThermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 11      | Pov     | ver    | VDD   | Supply                                             |
| 14IOHRIP1[4]Optional external clock input<br>(EXTCLK)15IOHRIP1[6]16RESET INPUTXRESActive high external reset with<br>internal pull down17IOHIP0[0]18IOHIP0[2]19IOHIP0[4]20IOHIP0[6]21IOHIP0[5]23IOHIP0[3]24IOHIP0[1]CPPowerVSSThermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 12      | IOHR    | Ι      | P1[0] | ISSP DATA, I2C SDA                                 |
| 15IOHRIP1[6]16RESET INPUTXRESActive high external reset with<br>internal pull down17IOHIP0[0]18IOHIP0[2]19IOHIP0[4]20IOHIP0[6]21IOHIP0[5]23IOHIP0[3]24IOHIP0[1]CPPowerVSSThermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 13      | IOHR    | I      | P1[2] |                                                    |
| 16RESET INPUTXRESActive high external reset with<br>internal pull down17IOHIP0[0]18IOHIP0[2]19IOHIP0[4]20IOHIP0[6]21IOHIP0[7]22IOHIP0[5]23IOHIP0[3]24IOHIP0[1]CPPowerVSSThermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 14      | IOHR    | I      | P1[4] |                                                    |
| internal pull down           17         IOH         I         P0[0]           18         IOH         I         P0[2]           19         IOH         I         P0[4]           20         IOH         I         P0[6]           21         IOH         I         P0[7]           22         IOH         I         P0[5]           23         IOH         I         P0[3]         Integrating input           24         IOH         I         P0[1]         Integrating input           CP         Power         VSS         Thermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 15      | IOHR    | I      | P1[6] |                                                    |
| 18         IOH         I         P0[2]           19         IOH         I         P0[4]           20         IOH         I         P0[6]           21         IOH         I         P0[7]           22         IOH         I         P0[5]           23         IOH         I         P0[3]         Integrating input           24         IOH         I         P0[1]         Integrating input           CP         Power         VSS         Thermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 16      | RESET   | INPUT  | XRES  | Active high external reset with internal pull down |
| 19         IOH         I         P0[4]           20         IOH         I         P0[6]           21         IOH         I         P0[7]           22         IOH         I         P0[5]           23         IOH         I         P0[3]           24         IOH         I         P0[1]           CP         Power         VSS         Thermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 17      | IOH     | I      | P0[0] |                                                    |
| 20         IOH         I         P0[6]           21         IOH         I         P0[7]           22         IOH         I         P0[5]           23         IOH         I         P0[3]         Integrating input           24         IOH         I         P0[1]         Integrating input           CP         Power         VSS         Thermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 18      | IOH     | I      | P0[2] |                                                    |
| 21     IOH     I     P0[7]       22     IOH     I     P0[5]       23     IOH     I     P0[3]       24     IOH     I       P0[1]     Integrating input       CP     Power     VSS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 19      | IOH     | I      | P0[4] |                                                    |
| 22     IOH     I     P0[5]       23     IOH     I     P0[3]     Integrating input       24     IOH     I     P0[1]     Integrating input       CP     Power     VSS     Thermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 20      | IOH     | I      | P0[6] |                                                    |
| 23     IOH     I     P0[3]     Integrating input       24     IOH     I     P0[1]     Integrating input       CP     Power     VSS     Thermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 21      | IOH     | I      | P0[7] |                                                    |
| 24         IOH         I         P0[1]         Integrating input           CP         Power         VSS         Thermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 22      | IOH     | I      | P0[5] |                                                    |
| CP Power VSS Thermal pad must be                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 23      | IOH     | I      | P0[3] | Integrating input                                  |
| CP Power VSS Thermal pad must be connected to Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 24      | IOH     | I      | P0[1] | Integrating input                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | CP      | Pov     | ver    | VSS   | Thermal pad must be<br>connected to Ground         |

LEGEND I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output





### 48-Pin SSOP

Table 7. Pin Definitions - CY8C20536, CY8C20546, and CY8C20566 PSoC Device  $\ensuremath{^{[2]}}$ 

|         |         |        |       |                                                    | 1       |           | 0.10   | 000-00                        | 01/0                             | 00540     |                            |                                  |
|---------|---------|--------|-------|----------------------------------------------------|---------|-----------|--------|-------------------------------|----------------------------------|-----------|----------------------------|----------------------------------|
| Pin No. | Digital | Analog | Name  | Description                                        | Figu    | ure 6.    | CY8    | AI, P0[<br>AI, P0[<br>AI, P0[ | 7] <b>p<sup>0</sup></b> 1        | ;20546, a | 48 🗖                       | VDD                              |
| 1       | IOH     | 1      | P0[7] |                                                    |         |           |        | AI, P0[<br>AI, P0[            |                                  |           |                            | P0[6], AI<br>P0[4], AI           |
| 2       | IOH     | 1      | P0[5] |                                                    |         |           |        | AI P0[                        | 1] 🖬 4                           |           | 45 🗖                       | P0[2], AI                        |
| 3       | IOH     | 1      | P0[3] |                                                    |         |           | хт     | AI, P2[<br>ALOUT, P2]         |                                  |           |                            | P0[0], Al<br>P2[6], Al           |
| 4       | IOH     |        | P0[1] |                                                    |         |           |        | TALIN, P2[3                   | 3] 🖬 7                           |           | 42 🗖                       | P2[4], AI                        |
| 5       | I/O     | 1      | P2[7] |                                                    |         |           |        | AI, P2[1                      | ] <b>=</b> 8<br>C <b>=</b> 9     |           |                            | P2[2], Al<br>P2[0], Al           |
| 6       | 1/O     |        | P2[5] | XTAL Out                                           |         |           |        | N                             | C 🗖 10                           |           |                            | P3[6], Al                        |
| 7       | 1/O     |        | P2[3] | XTAL In                                            |         |           |        |                               | 3] <b>=</b> 11<br>1] <b>=</b> 12 |           |                            | P3[4], Al<br>P3[2], Al           |
| 8       | 1/O     |        | P2[1] |                                                    | 1       |           |        | N                             | C 🖬 13                           | SSOP      | 36 🗖                       | P3[0], AI                        |
| 9       |         | ·      | NC    | No connection                                      | 1       |           |        |                               | 7] <b>=</b> 14<br>5] <b>=</b> 15 |           |                            | XRES                             |
| 10      |         |        | NC    | No connection                                      |         |           |        |                               | 3] <b>=</b> 16                   |           | 34 <b>=</b><br>33 <b>=</b> |                                  |
| 11      | I/O     | 1      | P4[3] |                                                    | 1       |           |        | AI, P3[                       | 1] <b>日</b> 17                   |           | 32 🗖                       | NC                               |
| 12      | 1/O     |        | P4[1] |                                                    |         |           |        | N                             | C 🖬 18<br>C 🔳 19                 |           | 31 <b>-</b><br>30 <b>-</b> |                                  |
| 13      |         |        | NC    | No connection                                      |         |           |        | SPI SS, P1[<br>I MISO, P1[    |                                  |           | 29 🗖                       | NC                               |
| 14      | I/O     | 1      | P3[7] |                                                    |         | 120 3     |        | PI CLK, P1                    |                                  |           | 27                         | P1[6], AI<br>P1[4], EXT CLK      |
| 15      | 1/0     | I      | P3[5] |                                                    | TC CL   | .K, I2C S |        | I MOSI, P1[                   | 1] <b>=</b> 23                   |           | 26                         | P1[2], Al                        |
| 16      | I/O     | 1      | P3[3] |                                                    |         |           |        | V5                            | S <b>■</b> 24                    |           | 25                         | P1[0], TC DATA, I2C SDA, SPI CLK |
| 17      | I/O     | I      | P3[1] |                                                    |         |           |        |                               |                                  |           |                            |                                  |
| 18      |         |        | NC    | No connection                                      |         |           |        |                               |                                  |           |                            |                                  |
| 19      |         |        | NC    | No connection                                      |         |           |        |                               |                                  |           |                            |                                  |
| 20      | IOHR    | 1      | P1[7] | I2C SCL, SPI SS                                    |         |           |        |                               |                                  |           |                            |                                  |
| 21      | IOHR    | I      | P1[5] | I2C SDA, SPI MISO                                  |         |           |        |                               |                                  |           |                            |                                  |
| 22      | IOHR    | I      | P1[3] | SPI CLK                                            | 1       |           |        |                               |                                  |           |                            |                                  |
| 23      | IOHR    | I      | P1[1] | TC CLK <sup>[1]</sup> , I2C SCL, SPI MOSI          | 1       |           |        |                               |                                  |           |                            |                                  |
| 24      |         |        | VSS   | Ground Pin                                         |         |           |        |                               |                                  |           |                            |                                  |
| 25      | IOHR    | I      | P1[0] | TC DATA <sup>[1]</sup> , I2C SDA, SPI CLK          |         |           |        |                               |                                  |           |                            |                                  |
| 26      | IOHR    | I      | P1[2] |                                                    |         |           |        |                               |                                  |           |                            |                                  |
| 27      | IOHR    | I      | P1[4] | EXT CLK                                            |         |           |        |                               |                                  |           |                            |                                  |
| 28      | IOHR    | I      | P1[6] |                                                    |         |           |        |                               |                                  |           |                            |                                  |
| 29      |         |        | NC    | No connection                                      |         |           |        |                               |                                  |           |                            |                                  |
| 30      |         |        | NC    | No connection                                      |         |           |        |                               |                                  |           |                            |                                  |
| 31      |         |        | NC    | No connection                                      |         |           |        |                               |                                  |           |                            |                                  |
| 32      |         |        | NC    | No connection                                      | Pin No. | Digital   | Analog | Name                          |                                  |           | Des                        | scription                        |
| 33      |         |        | NC    | No connection                                      | 41      | I/O       | Ι      | P2[2]                         |                                  |           |                            |                                  |
| 34      |         |        | NC    | No connection                                      | 42      | I/O       | Ι      | P2[4]                         |                                  |           |                            |                                  |
| 35      |         |        | XRES  | Active high external reset with internal pull down | 43      | I/O       | I      | P2[6]                         |                                  |           |                            |                                  |
| 36      | I/O     | I      | P3[0] |                                                    | 44      | IOH       | Ι      | P0[0]                         |                                  |           |                            |                                  |
| 37      | I/O     | I      | P3[2] |                                                    | 45      | IOH       | Ι      | P0[2]                         |                                  |           |                            |                                  |
| 38      | I/O     | I      | P3[4] |                                                    | 46      | IOH       | Ι      | P0[4]                         |                                  |           |                            |                                  |
| 39      | I/O     | I      | P3[6] |                                                    | 47      | IOH       | I      | P0[6]                         |                                  |           |                            |                                  |
| 40      | I/O     | I      | P2[0] |                                                    | 48      | Powe      | er     | Vdd                           | Power                            | Pin       |                            |                                  |

LEGEND A = Analog, I = Input, O = Output, NC = No Connection, H = 5 mA High Output Drive, R = Regulated Output Option.



ਵੋ ਕ ਕ ਕ

### 48-Pin QFN

### Table 8. Pin Definitions - CY8C20636 PSoC Device <sup>[2, 3]</sup>

| Pin<br>No. | Digital | Analog | Name  | Description                                           |            |          |        | Figu                  |
|------------|---------|--------|-------|-------------------------------------------------------|------------|----------|--------|-----------------------|
| 1          |         |        | NC    | No connection                                         | 1          |          |        |                       |
| 2          | I/O     | I      | P2[7] |                                                       | 1          |          |        |                       |
| 3          | I/O     | I      | P2[5] | Crystal output (XOut)                                 | 1          |          |        | AI, F                 |
| 4          | I/O     | I      | P2[3] | Crystal input (XIn)                                   | 1          |          |        | XOut, F<br>I, XIn , F |
| 5          | I/O     | Ι      | P2[1] |                                                       |            |          |        | AI, F                 |
| 6          | I/O     | Ι      | P4[3] |                                                       |            |          |        | AI, F                 |
| 7          | I/O     | Ι      | P4[1] |                                                       |            |          |        | AI, F<br>AI, F        |
| 8          | I/O     | Ι      | P3[7] |                                                       |            |          |        | AI, F                 |
| 9          | I/O     | Ι      | P3[5] |                                                       |            |          |        | AI,F<br>AI F          |
| 10         | I/O     | Ι      | P3[3] |                                                       |            | AI, 12 C | SCL, S | SPI SS, F             |
| 11         | I/O     | Ι      | P3[1] |                                                       |            |          |        |                       |
| 12         | IOHR    | Ι      | P1[7] | I2C SCL, SPI SS                                       |            |          |        |                       |
| 13         | IOHR    | Ι      | P1[5] | I2C SDA, SPI MISO                                     |            |          |        |                       |
| 14         |         |        | NC    | No connection                                         |            |          |        |                       |
| 15         |         |        | NC    | No connection                                         |            |          |        |                       |
| 16         | IOHR    | Ι      | P1[3] | SPI CLK                                               |            |          |        |                       |
| 17         | IOHR    | I      | P1[1] | ISSP CLK <sup>[1]</sup> , I2C SCL, SPI MOSI           | 1          |          |        |                       |
| 18         | Pow     | /er    | Vss   | Ground connection                                     |            |          |        |                       |
| 19         |         |        | DNU   |                                                       |            |          |        |                       |
| 20         |         |        | DNU   |                                                       |            |          |        |                       |
| 21         | Pow     | /er    | Vdd   | Supply voltage                                        |            |          |        |                       |
| 22         | IOHR    | I      | P1[0] | ISSP DATA <sup>[1]</sup> , I2C SDA, SPI CLK           |            |          |        |                       |
| 23         | IOHR    | I      | P1[2] |                                                       |            |          |        |                       |
| 24         | IOHR    | I      | P1[4] | Optional external clock input<br>(EXTCLK)             |            |          |        |                       |
| 25         | IOHR    | Ι      | P1[6] |                                                       |            |          |        |                       |
| 26         | Inp     | ut     | XRES  | Active high external reset with<br>internal pull down |            |          |        |                       |
| 27         | I/O     | Ι      | P3[0] |                                                       |            |          |        |                       |
| 28         | I/O     | I      | P3[2] |                                                       | 1          |          |        |                       |
| 29         | I/O     | I      | P3[4] |                                                       | Pin<br>No. | Digital  | Analog | Nam                   |
| 30         | I/O     | I      | P3[6] |                                                       | 40         | IOH      | I      | P0[6]                 |
| 31         | I/O     | I      | P4[0] |                                                       | 41         | Pov      | ver    | Vdd                   |
| 32         | I/O     | I      | P4[2] |                                                       | 42         |          |        | NC                    |
| 33         | I/O     | I      | P2[0] |                                                       | 43         |          |        | NC                    |
| 34         | I/O     | I      | P2[2] |                                                       | 44         | IOH      | I      | P0[7]                 |
| 35         | I/O     | I      | P2[4] |                                                       | 45         | IOH      | I      | P0[5]                 |
| 36         | I/O     | I      | P2[6] |                                                       | 46         | IOH      | I      | P0[3]                 |
| 37         | IOH     | I      | P0[0] |                                                       | 47         | Pov      | ver    | Vss                   |
| 38         | IOH     | I      | P0[2] |                                                       | 48         | IOH      | I      | P0[1]                 |
| 39         | IOH     | I      | P0[4] |                                                       | CP         | Pov      | ver    | Vss                   |

### Figure 7. CY8C20636 PSoC Device

ৰ ৰৰৰ

|  | AI, 12 C   | AI     | NC<br>AI, P2[7]<br>XOut, P2[5]<br>AI, P2[1]<br>AI, P4[3]<br>AI, P4[3]<br>AI, P3[5]<br>AI, P3[5]<br>AI, P3[7]<br>PI SS, P1[7] | 2       35       P2[4] Al         3       34       P2[2] Al         4       33       P2[0] Al         5       32       P4[2] Al         6       QFN       31         7       (Top View)       30         8       29       P3[4] Al         9       28       P3[2] Al         10       27       P3[0] Al |
|--|------------|--------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|  | Digital    | Analog | Name                                                                                                                         | Description                                                                                                                                                                                                                                                                                             |
|  | IOH<br>Pov | l      | P0[6]<br>Vdd                                                                                                                 | Supply voltage                                                                                                                                                                                                                                                                                          |
|  | FOV        | vei    | NC                                                                                                                           | Supply voltage No connection                                                                                                                                                                                                                                                                            |
|  |            |        | NC                                                                                                                           | No connection                                                                                                                                                                                                                                                                                           |
|  | IOH        | 1      | P0[7]                                                                                                                        |                                                                                                                                                                                                                                                                                                         |
|  | IOH        |        | P0[5]                                                                                                                        |                                                                                                                                                                                                                                                                                                         |
|  | IOH        |        | P0[3]                                                                                                                        | Integrating input                                                                                                                                                                                                                                                                                       |
|  | Pov        |        | Vss                                                                                                                          | Ground connection                                                                                                                                                                                                                                                                                       |
|  | IOH        | I      | P0[1]                                                                                                                        |                                                                                                                                                                                                                                                                                                         |
|  |            |        |                                                                                                                              |                                                                                                                                                                                                                                                                                                         |

Center pad must be connected to ground

LEGEND A = Analog, I = Input, O = Output, NC = No Connection H = 5 mA High Output Drive, R = Regulated Output.



### **DC Chip-Level Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 14. DC Chip-Level Specifications

| Symbol            | Description                                   | Conditions                                                                                                                | Min  | Тур  | Max | Units |
|-------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|------|-----|-------|
| Vdd               | Supply Voltage                                | Refer the table DC POR and LVD<br>Specifications on page 24                                                               | 1.71 | -    | 5.5 | V     |
| I <sub>DD24</sub> | Supply Current, IMO = 24 MHz                  | Conditions are Vdd = 3.0V, T <sub>A</sub> = 25°C,<br>CPU = 24 MHz. CapSense running at 12<br>MHz, no I/O sourcing current | _    | 2.88 | 4.0 | mA    |
| I <sub>DD12</sub> | Supply Current, IMO = 12 MHz                  | Conditions are Vdd = 3.0V, T <sub>A</sub> = 25°C,<br>CPU = 12 MHz. CapSense running at 12<br>MHz, no I/O sourcing current | -    | 1.71 | 2.6 | mA    |
| I <sub>DD6</sub>  | Supply Current, IMO = 6 MHz                   | Conditions are Vdd = 3.0V, T <sub>A</sub> = 25°C,<br>CPU = 6 MHz. CapSense running at 6 MHz,<br>no I/O sourcing current   | _    | 1.16 | 1.8 | mA    |
| I <sub>SB0</sub>  | Deep Sleep Current                            | Vdd = 3.0V, T <sub>A</sub> = 25°C, I/O regulator turned<br>off                                                            | -    | 0.1  | -   | μΑ    |
| I <sub>SB1</sub>  | Standby Current with POR, LVD and Sleep Timer | Vdd = 3.0V, $T_A$ = 25°C, I/O regulator turned off                                                                        | _    | 1.07 | 1.5 | μA    |

### **DC General Purpose IO Specifications**

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 3.0V to 5.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 2.4V to 3.0V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 1.71V to 2.4V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

### Table 15. 3.0V to 5.5V DC GPIO Specifications

| Symbol           | Description                                                                       | Conditions                                                             | Min       | Тур  | Max  | Units |
|------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------|------|------|-------|
| R <sub>PU</sub>  | Pull up Resistor                                                                  |                                                                        | 4         | 5.6  | 8    | kΩ    |
| V <sub>OH1</sub> | High Output Voltage<br>Port 2 or 3 Pins                                           | IOH $\leq$ 10 $\mu$ A, maximum of 10 mA source current in all IOs      | Vdd - 0.2 | _    | _    | V     |
| V <sub>OH2</sub> | High Output Voltage<br>Port 2 or 3 Pins                                           | IOH = 1 mA, maximum of 20 mA source current in all IOs                 | Vdd - 0.9 | _    | -    | V     |
| V <sub>OH3</sub> | High Output Voltage<br>Port 0 or 1 Pins with LDO Regulator<br>Disabled for Port 1 | IOH < 10 $\mu$ A, maximum of 10 mA source current in all IOs           | Vdd - 0.2 | -    | -    | V     |
| V <sub>OH4</sub> | High Output Voltage<br>Port 0 or 1 Pins with LDO Regulator<br>Disabled for Port 1 | IOH = 5 mA, maximum of 20 mA source<br>current in all IOs              | Vdd - 0.9 | _    | _    | V     |
| V <sub>OH5</sub> | High Output Voltage<br>Port 1 Pins with LDO Regulator<br>Enabled for 3V Out       | IOH < 10 μA, Vdd > 3.1V, maximum of<br>4 IOs all sourcing 5 mA         | 2.85      | 3.00 | 3.3  | V     |
| V <sub>OH6</sub> | High Output Voltage<br>Port 1 Pins with LDO Regulator<br>Enabled for 3V Out       | IOH = 5 mA, Vdd > 3.1V, maximum of 20 mA source current in all IOs     | 2.20      | -    | -    | V     |
| V <sub>OH7</sub> | High Output Voltage<br>Port 1 Pins with LDO Enabled for 2.5V<br>Out               | IOH < 10 μA, Vdd > 2.7V, maximum of<br>20 mA source current in all IOs | 2.35      | 2.50 | 2.75 | V     |
| V <sub>OH8</sub> | High Output Voltage<br>Port 1 Pins with LDO Enabled for 2.5V<br>Out               | IOH = 2 mA, Vdd > 2.7V, maximum of<br>20 mA source current in all IOs  | 1.90      | _    | _    | V     |
| V <sub>OH9</sub> | High Output Voltage<br>Port 1 Pins with LDO Enabled for 1.8V<br>Out               | IOH < 10 μA, Vdd > 2.7V, maximum of<br>20 mA source current in all IOs | 1.60      | 1.80 | 2.1  | V     |



### **Comparator User Module Electrical Specifications**

The following table lists the guaranteed maximum and minimum specifications. Unless stated otherwise, the specifications are for the entire device voltage and temperature operating range:  $-40^{\circ}C \le TA \le 85^{\circ}C$ ,  $1.71V \le Vdd \le 5.5V$ .

| Table 21. | Comparator | <b>User Module</b> | Electrical | Specifications |
|-----------|------------|--------------------|------------|----------------|
|           |            |                    |            |                |

| Symbol            | Description              | Conditions                          | Min | Тур | Max | Units |
|-------------------|--------------------------|-------------------------------------|-----|-----|-----|-------|
| T <sub>COMP</sub> | Comparator Response Time | 50 mV overdrive                     |     | 70  | 100 | ns    |
| Offset            |                          |                                     |     | 2.5 | 30  | mV    |
| Current           |                          | Average DC current, 50 mV overdrive |     | 20  | 80  | μA    |
| PSRR              | Supply voltage >2V       | Power Supply Rejection Ratio        |     | 80  |     | dB    |
| PORK              | Supply voltage <2V       | Power Supply Rejection Ratio        |     | 40  |     | dB    |
| Input<br>Range    |                          |                                     | 0   |     | 1.5 | V     |

### **ADC Electrical Specifications**

### Table 22. ADC User Module Electrical Specifications

| Symbol             | Description                   | Conditions                                                                     | Min                      | Тур                      | Max                      | Units |
|--------------------|-------------------------------|--------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|-------|
| Input              |                               | -                                                                              |                          |                          |                          |       |
| V <sub>IN</sub>    | Input Voltage Range           | This gives 72% of maximum code                                                 | Vss                      |                          | 1.3                      | V     |
| C <sub>IN</sub>    | Input Capacitance             |                                                                                |                          |                          | 5                        | pF    |
| RES                | Resolution                    | Settings 8, 9, or 10                                                           | 8                        |                          | 10                       | Bits  |
| S8                 | 8-Bit Sample Rate             | Data Clock set to 6 MHz.<br>Sample Rate = 0.001/<br>(2^Resolution/Data clock)  |                          | 23.4375                  |                          | ksps  |
| S10                | 10-Bit Sample Rate            | Data Clock set to 6 MHz.<br>Sample Rate = 0.001/<br>(2^Resolution/Data clock)  |                          | 5.859                    |                          | ksps  |
| DC Accur           | асу                           |                                                                                |                          |                          |                          |       |
| DNL <sup>[5]</sup> | Differential Nonlinearity     | For any configuration                                                          | -1                       |                          | +2                       | LSB   |
| INL                | Integral Nonlinearity         | For any configuration                                                          | -2                       |                          | +2                       | LSB   |
| Eoffset            | Offset Error                  |                                                                                | 0                        | 15                       | 90                       | mV    |
| I <sub>ADC</sub>   | Operating Current             |                                                                                |                          | 275                      | 350                      | μA    |
| F <sub>CLK</sub>   | Data Clock                    | Source is chip's internal main oscillator. See device data sheet for accuracy. | 2.25                     |                          | 12                       | MHz   |
| PSRR               | Power Supply Rejection Ration | •                                                                              |                          |                          |                          |       |
|                    | PSRR (Vdd>3.0V)               |                                                                                |                          | 24                       | dB                       |       |
|                    | PSRR (2.2 < Vdd < 3.0)        |                                                                                |                          | 30                       | dB                       |       |
|                    | PSRR (2.0 < Vdd < 2.2)        |                                                                                |                          | 12                       | dB                       |       |
|                    | PSRR (Vdd < 2.0)              |                                                                                |                          | 0                        | dB                       |       |
| Egain              | Gain Error                    | For any resolution                                                             | 1                        |                          | 5                        | %FSR  |
| R <sub>IN</sub>    | Input Resistance              | Equivalent switched cap input resistance for 8-, 9-, or 10-bit resolution.     | 1/(500fF*<br>Data-Clock) | 1/(400fF*<br>Data-Clock) | 1/(300fF*<br>Data-Clock) | Ω     |



### **AC Chip-Level Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 25. AC Chip-Level Specifications

| Symbol             | Description                                               | Conditions                    | Min  | Тур | Мах  | Units |
|--------------------|-----------------------------------------------------------|-------------------------------|------|-----|------|-------|
| F <sub>CPU</sub>   | CPU Frequency                                             |                               | 5.7  | -   | 25.2 | MHz   |
| F <sub>32K1</sub>  | Internal Low Speed Oscillator Frequency                   |                               | 19   | 32  | 50   | kHz   |
| F <sub>IMO24</sub> | Internal Main Oscillator Frequency at 24<br>MHz Setting   |                               | 22.8 | 24  | 25.2 | MHz   |
| F <sub>IMO12</sub> | Internal Main Oscillator Frequency at 12<br>MHz Setting   |                               | 11.4 | 12  | 12.6 | MHz   |
| F <sub>IMO6</sub>  | Internal Main Oscillator Frequency at 6<br>MHz Setting    |                               | 5.7  | 6.0 | 6.3  | MHz   |
| DCIMO              | Duty Cycle of IMO                                         |                               | 40   | 50  | 60   | %     |
| T <sub>RAMP</sub>  | Supply Ramp Time                                          |                               | 20   | -   | -    | μS    |
| T <sub>XRST</sub>  | External Reset Pulse Width at Power Up                    | After supply voltage is valid | 1    |     |      | ms    |
| T <sub>XRST2</sub> | External Reset Pulse Width after Power Up <sup>[10]</sup> | Applies after part has booted | 10   |     |      | μS    |



### **AC General Purpose IO Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. **Table 26.** AC GPIO Specifications

| Symbol            | Description                                                       | Conditions                                               | Min | Тур | Мах                                                          | Units |
|-------------------|-------------------------------------------------------------------|----------------------------------------------------------|-----|-----|--------------------------------------------------------------|-------|
| F <sub>GPIO</sub> | GPIO Operating Frequency                                          | Normal Strong Mode Port 0, 1                             | 0   | -   | 6 MHz for<br>1.71V <vdd<2.4v< td=""><td>MHz</td></vdd<2.4v<> | MHz   |
|                   |                                                                   |                                                          | 0   | -   | 12 MHz for<br>2.4V <vdd<5.5v< td=""><td></td></vdd<5.5v<>    |       |
| TRise23           | Rise Time, Strong Mode, Cload = 50 pF<br>Ports 2 or 3             | Vdd = 3.0 to 3.6V, 10% – 90%                             | 15  | -   | 80                                                           | ns    |
| TRise23L          | Rise Time, Strong Mode Low Supply,<br>Cload = 50 pF, Ports 2 or 3 | Vdd = 1.71 to 3.0V, 10% – 90%                            | 15  | -   | 80                                                           | ns    |
| TRise01           | Rise Time, Strong Mode, Cload = 50 pF<br>Ports 0 or 1             | Vdd = 3.0 to 3.6V, 10% – 90%<br>LDO enabled or disabled  | 10  | -   | 50                                                           | ns    |
| TRise01L          | Rise Time, Strong Mode Low Supply,<br>Cload = 50 pF, Ports 0 or 1 | Vdd = 1.71 to 3.0V, 10% – 90%<br>LDO enabled or disabled | 10  | -   | 80                                                           | ns    |
| TFall             | Fall Time, Strong Mode, Cload = 50 pF<br>All Ports                | Vdd = 3.0 to 3.6V, 10% – 90%                             | 10  | -   | 50                                                           | ns    |
| TFallL            | Fall Time, Strong Mode Low Supply,<br>Cload = 50 pF, All Ports    | Vdd = 1.71 to 3.0V, 10% – 90%                            | 10  | _   | 70                                                           | ns    |

### Figure 12. GPIO Timing Diagram





### Table 27.AC Characteristics – USB Data Timings

| Symbol | Description                                          | Conditions         | Min      | Тур | Max        | Units |
|--------|------------------------------------------------------|--------------------|----------|-----|------------|-------|
| Tdrate | Full speed data rate                                 | Average bit rate   | 12–0.25% | 12  | 12 + 0.25% | MHz   |
| Tdjr1  | Receiver data jitter tolerance                       | To next transition | -18.5    | -   | 18.5       | ns    |
| Tdjr2  | Receiver data jitter tolerance                       | To pair transition | -9       | -   | 9          | ns    |
| Tudj1  | Driver differential jitter                           | To next transition | -3.5     | -   | 3.5        | ns    |
| Tudj2  | Driver differential jitter                           | To pair transition | -4.0     | -   | 4.0        | ns    |
| Tfdeop | Source jitter for differential transition            | To SE0 transition  | -2       | -   | 5          | ns    |
| Tfeopt | Source SE0 interval of EOP                           |                    | 160      | -   | 175        | ns    |
| Tfeopr | Receiver SE0 interval of EOP                         |                    | 82       | -   |            | ns    |
| Tfst   | Width of SE0 interval during differential transition |                    |          | _   | 14         | ns    |

### Table 28.AC Characteristics – USB Driver

| Symbol | Description                     | Conditions | Min   | Тур | Max   | Units |
|--------|---------------------------------|------------|-------|-----|-------|-------|
| Tr     | Transition rise time            | 50 pF      | 4     | -   | 20    | ns    |
| Tf     | Transition fall time            | 50 pF      | 4     | -   | 20    | ns    |
| TR     | Rise/fall time matching         |            | 90.00 | -   | 111.1 | %     |
| Vcrs   | Output signal crossover voltage |            | 1.3   | -   | 2.0   | V     |

### **AC Comparator Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 29. AC Low Power Comparator Specifications

| Symbol           | Description                               | Conditions                                       | Min | Тур | Мах | Units |
|------------------|-------------------------------------------|--------------------------------------------------|-----|-----|-----|-------|
| T <sub>LPC</sub> | Comparator Response Time, 50 mV Overdrive | 50 mV overdrive does not include offset voltage. |     |     | 100 | ns    |

### AC Analog Mux Bus Specifications

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 30. AC Analog Mux Bus Specifications

| Symbol          | Description | Conditions                                                | Min | Тур | Max | Units |
|-----------------|-------------|-----------------------------------------------------------|-----|-----|-----|-------|
| F <sub>SW</sub> | Switch Rate | Maximum pin voltage when measuring switch rate is 1.8Vp-p | _   | _   | 6.3 | MHz   |

### **AC External Clock Specifications**

The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 31. AC External Clock Specifications

| Symbol              | Description            | Conditions | Min   | Тур | Max  | Units |
|---------------------|------------------------|------------|-------|-----|------|-------|
| F <sub>OSCEXT</sub> | Frequency              |            | 0.750 | -   | 25.2 | MHz   |
| -                   | High Period            |            | 20.6  | -   | 5300 | ns    |
| -                   | Low Period             |            | 20.6  | -   | -    | ns    |
| _                   | Power Up IMO to Switch |            | 150   | -   | -    | μs    |





### Figure 16. 24-Pin (4x4 x 0.6 mm) QFN







### **Thermal Impedances**

### Table 36. Thermal Impedances per Package

| Package                | Typical θ <sub>JA</sub> <sup>[12]</sup> |
|------------------------|-----------------------------------------|
| 16 QFN                 | 32.69 <sup>o</sup> C/W                  |
| 24 QFN <sup>[13]</sup> | 20.90°C/W                               |
| 32 QFN <sup>[13]</sup> | 19.51°C/W                               |
| 48 SSOP                | 69 <sup>o</sup> C/W                     |
| 48 QFN <sup>[13]</sup> | 17.68°C/W                               |

### Solder Reflow Peak Temperature

This table lists the minimum solder reflow peak temperature to achieve good solderability.

### Table 37. Solder Reflow Peak Temperature

| Package | Minimum Peak Temperature <sup>[14]</sup> | Maximum Peak Temperature |
|---------|------------------------------------------|--------------------------|
| 16 QFN  | 240°C                                    | 260°C                    |
| 24 QFN  | 240°C                                    | 260°C                    |
| 32 QFN  | 240°C                                    | 260°C                    |
| 48 SSOP | 220°C                                    | 260°C                    |
| 48 QFN  | 240°C                                    | 260°C                    |

<sup>Notes
12. T<sub>J</sub> = T<sub>A</sub> + Power x θ<sub>JA</sub>.
13. To achieve the thermal impedance specified for the QFN package, the center thermal pad must be soldered to the PCB ground plane.
14. Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220 ± 5°C with Sn-Pb or 245 ± 5°C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications.</sup> 



### **Development Tool Selection**

### Software

#### PSoC Designer™

At the core of the PSoC development software suite is PSoC Designer, used to generate PSoC firmware applications. PSoC Designer is available free of charge at

http://www.cypress.com/psocdesigner and includes a free C compiler.

#### PSoC Programmer

PSoC Programmer is flexible enough and is used on the bench in development and is also suitable for factory programming. PSoC Programmer works either as a standalone programming application or operates directly from PSoC Designer or PSoC Express. PSoC Programmer software is compatible with both PSoC ICE Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of cost at

http://www.cypress.com/psocprogrammer.

### **Development Kits**

All development kits are sold at the Cypress Online Store.

### CY3215-DK Basic Development Kit

The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface enables users to run, halt, and single step the processor and view the content of specific memory locations. PSoC Designer supports the advance emulation features also. The kit includes:

- PSoC Designer Software CD
- ICE-Cube In-Circuit Emulator
- ICE Flex-Pod for CY8C29x66 Family
- Cat-5 Adapter
- Mini-Eval Programming Board
- 110 ~ 240V Power Supply, Euro-Plug Adapter
- iMAGEcraft C Compiler (Registration Required)
- ISSP Cable
- USB 2.0 Cable and Blue Cat-5 Cable
- 2 CY8C29466-24PXI 28-PDIP Chip Samples

### **Evaluation Tools**

All evaluation tools are sold at the Cypress Online Store.

### CY3210-MiniProg1

The CY3210-MiniProg1 kit enables the user to program PSoC devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes:

- MiniProg Programming Unit
- MiniEval Socket Programming and Evaluation Board
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample
- 28-Pin CY8C27443-24PXI PDIP PSoC Device Sample
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

#### CY3210-PSoCEval1

The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes:

- Evaluation Board with LCD Module
- MiniProg Programming Unit
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample (2)
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

### CY3214-PSoCEvalUSB

The CY3214-PSoCEvalUSB evaluation kit features a development board for the CY8C24794-24LFXI PSoC device. Special features of the board include both USB and capacitive sensing development and debugging support. This evaluation board also includes an LCD module, potentiometer, LEDs, an enunciator and plenty of bread boarding space to meet all of your evaluation needs. The kit includes:

- PSoCEvalUSB Board
- LCD Module
- MIniProg Programming Unit
- Mini USB Cable
- PSoC Designer and Example Projects CD
- Getting Started Guide
- Wire Pack



### **Device Programmers**

All device programmers are purchased from the Cypress Online Store.

#### CY3216 Modular Programmer

The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes:

- Modular Programmer Base
- Three Programming Module Cards
- MiniProg Programming Unit
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

### Accessories (Emulation and Programming)

### Table 38. Emulation and Programming Accessories

#### CY3207ISSP In-System Serial Programmer (ISSP)

The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production programming environment. Note that CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes:

- CY3207 Programmer Unit
- PSoC ISSP Software CD
- 110 ~ 240V Power Supply, Euro-Plug Adapter
- USB 2.0 Cable

| Part Number      | Pin Package | Flex-Pod Kit <sup>[15]</sup> | Foot Kit <sup>[16]</sup> | Adapter <sup>[17]</sup> |
|------------------|-------------|------------------------------|--------------------------|-------------------------|
| CY8C20236-24LKXI | 16 QFN      | CY3250-20266QFN              | CY3250-16QFN-RK          | See note 15             |
| CY8C20246-24LKXI | 16 QFN      | CY3250-20266QFN              | CY3250-16QFN-FK          | See note 17             |
| CY8C20336-24LQXI | 24 QFN      | CY3250-20366QFN              | CY3250-24QFN-FK          | See note 15             |
| CY8C20346-24LQXI | 24 QFN      | CY3250-20366QFN              | CY3250-24QFN-FK          | See note 17             |
| CY8C20396-24LQXI | 24 QFN      |                              | Not Available            |                         |
| CY8C20436-24LQXI | 32 QFN      | CY3250-20466QFN              | CY3250-32QFN-RK          | See note 15             |
| CY8C20446-24LQXI | 32 QFN      | CY3250-20466QFN              | CY3250-32QFN-FK          | See note 17             |
| CY8C20466-24LQXI | 32 QFN      | CY3250-20466QFN              | CY3250-32QFN-FK          | See note 17             |
| CY8C20496-24LQXI | 32 QFN      |                              | Not Available            |                         |
| CY8C20536-24PVXI | 48 SSOP     | CY3250-20X66                 | CY3250-48SSOP-FK         | See note 17             |
| CY8C20546-24PVXI | 48 SSOP     | CY3250-20X66                 | CY3250-48SSOP-FK         | See note 17             |
| CY8C20566-24PVXI | 48 SSOP     | CY3250-20X66                 | CY3250-48SSOP-FK         | See note 17             |
| CY8C20636-24LTXI | 48 QFN      | CY3250-20666QFN              | CY3250-48QFN-FK          | See note 17             |
| CY8C20646-24LTXI | 48 QFN      | CY3250-20666QFN              | CY3250-48QFN-FK          | See note 17             |
| CY8C20666-24LTXI | 48 QFN      | CY3250-20666QFN              | CY3250-48QFN-FK          | See note 17             |

### **Third-Party Tools**

Several tools have been specially designed by the following third-party vendors to accompany PSoC devices during development and production. Specific details for each of these tools can be found at http://www.cypress.com under Documentation > Evaluation Boards.

### **Build a PSoC Emulator into Your Board**

For details on how to emulate your circuit before going to volume production using an on-chip debug (OCD) non-production PSoC device, refer Application Note "Debugging - Build a PSoC Emulator into Your Board - AN2323" at http://www.cypress.com/?rID2748.

#### Notes

16. Foot kit includes surface mount feet that can be soldered to the target PCB.

<sup>15.</sup> Flex-Pod kit includes a practice flex-pod and a practice PCB, in addition to two flex-pods.

<sup>17.</sup> Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters can be found at http://www.emulation.com.



# **Ordering Information**

The following table lists the CY8C20x36/46/66/96 PSoC devices' key package features and ordering codes.

### Table 39. PSoC Device Key Features and Ordering Information

| Package                                      | Ordering Code     | Flash<br>(Bytes) | SRAM<br>(Bytes) | CapSense<br>Blocks | Digital I/O<br>Pins | Analog<br>Inputs <sup>[18]</sup> | XRES<br>Pin | USB |
|----------------------------------------------|-------------------|------------------|-----------------|--------------------|---------------------|----------------------------------|-------------|-----|
| 16-Pin (3x3x0.6mm) QFN                       | CY8C20236-24LKXI  | 8K               | 1K              | 1                  | 13                  | 13                               | Yes         | No  |
| 16-Pin (3x3x0.6mm) QFN<br>(Tape and Reel)    | CY8C20236-24LKXIT | 8K               | 1K              | 1                  | 13                  | 13                               | Yes         | No  |
| 16 Pin (3x3 x 0.6 mm) QFN                    | CY8C20246-24LKXI  | 16K              | 2K              | 1                  | 13                  | 13                               | Yes         | No  |
| 16 Pin (3x3 x 0.6 mm) QFN<br>(Tape and Reel) | CY8C20246-24LKXIT | 16K              | 2K              | 1                  | 13                  | 13                               | Yes         | No  |
| 24-Pin (4x4x0.6mm) QFN                       | CY8C20336-24LQXI  | 8K               | 1K              | 1                  | 20                  | 20                               | Yes         | No  |
| 24-Pin (4x4x0.6mm) QFN<br>(Tape and Reel)    | CY8C20336-24LQXIT | 8K               | 1K              | 1                  | 20                  | 20                               | Yes         | No  |
| 24 Pin (4x4 x 0.6 mm) QFN                    | CY8C20346-24LQXI  | 16K              | 2K              | 1                  | 20                  | 20                               | Yes         | No  |
| 24 Pin (4x4 x 0.6 mm) QFN<br>(Tape and Reel) | CY8C20346-24LQXIT | 16K              | 2K              | 1                  | 20                  | 20                               | Yes         | No  |
| 24-Pin (4x4x0.6mm) QFN                       | CY8C20396-24LQXI  | 16K              | 2K              | 1                  | 19                  | 19                               | Yes         | Yes |
| 24-Pin (4x4x0.6mm) QFN<br>(Tape and Reel)    | CY8C20396-24LQXIT | 16K              | 2K              | 1                  | 19                  | 19                               | Yes         | Yes |
| 32-Pin (5x5x0.6mm) QFN                       | CY8C20436-24LQXI  | 8K               | 1K              | 1                  | 28                  | 28                               | Yes         | No  |
| 32-Pin (5x5x0.6mm) QFN<br>(Tape and Reel)    | CY8C20436-24LQXIT | 8K               | 1K              | 1                  | 28                  | 28                               | Yes         | No  |
| 32 Pin (5x5 x 0.6 mm) QFN                    | CY8C20446-24LQXI  | 16K              | 2K              | 1                  | 28                  | 28                               | Yes         | No  |
| 32 Pin (5x5 x 0.6 mm) QFN<br>(Tape and Reel) | CY8C20446-24LQXIT | 16K              | 2K              | 1                  | 28                  | 28                               | Yes         | No  |
| 32 Pin (5x5 x 0.6 mm) QFN                    | CY8C20466-24LQXI  | 32K              | 2K              | 1                  | 28                  | 28                               | Yes         | No  |
| 32 Pin (5x5 x 0.6 mm) QFN<br>(Tape and Reel) | CY8C20466-24LQXIT | 32K              | 2K              | 1                  | 28                  | 28                               | Yes         | No  |
| 32 Pin (5x5 x 0.6 mm) QFN                    | CY8C20496-24LQXI  | 16K              | 2K              | 1                  | 25                  | 25                               | Yes         | No  |
| 32 Pin (5x5 x 0.6 mm) QFN<br>(Tape and Reel) | CY8C20496-24LQXIT | 16K              | 2K              | 1                  | 25                  | 25                               | Yes         | No  |
| 48-Pin SSOP                                  | CY8C20536-24PVXI  | 8K               | 1K              | 1                  | 36                  | 36                               | Yes         | No  |
| 48-Pin SSOP<br>(Tape and Reel)               | CY8C20536-24PVXIT | 8K               | 1K              | 1                  | 36                  | 36                               | Yes         | No  |
| 48-Pin SSOP                                  | CY8C20546-24PVXI  | 16K              | 2K              | 1                  | 36                  | 36                               | Yes         | No  |
| 48-Pin SSOP<br>(Tape and Reel)               | CY8C20546-24PVXIT | 16K              | 2K              | 1                  | 36                  | 36                               | Yes         | No  |
| 48-Pin SSOP                                  | CY8C20566-24PVXI  | 32K              | 2K              | 1                  | 36                  | 36                               | Yes         | No  |
| 48-Pin SSOP<br>(Tape and Reel)               | CY8C20566-24PVXIT | 32K              | 2K              | 1                  | 36                  | 36                               | Yes         | No  |
| 48 Pin (7x7 mm) QFN                          | CY8C20636-24LTXI  | 8K               | 1K              | 1                  | 36                  | 36                               | Yes         | No  |
| 48 Pin (7x7 mm) QFN<br>(Tape and Reel)       | CY8C20636-24LTXIT | 8K               | 1K              | 1                  | 36                  | 36                               | Yes         | No  |
| 48 Pin (7x7 mm) QFN                          | CY8C20646-24LTXI  | 16K              | 2K              | 1                  | 36                  | 36                               | Yes         | Yes |
| 48 Pin (7x7 mm) QFN<br>(Tape and Reel)       | CY8C20646-24LTXIT | 16K              | 2K              | 1                  | 36                  | 36                               | Yes         | Yes |
| 48 Pin (7x7 mm) QFN                          | CY8C20666-24LTXI  | 32K              | 2K              | 1                  | 36                  | 36                               | Yes         | Yes |
| 48 Pin (7x7 mm) QFN<br>(Tape and Reel)       | CY8C20666-24LTXIT | 32K              | 2K              | 1                  | 36                  | 36                               | Yes         | Yes |
| 48 Pin (7x7 mm) QFN (OCD) <sup>[4]</sup>     | CY8C20066-24LTXI  | 32K              | 2K              | 1                  | 36                  | 36                               | Yes         | Yes |

#### Notes

18. Dual-function Digital I/O Pins also connect to the common analog mux.



# **Document History Page**

| Revision | ECN     | Origin of Change     | Submission Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|---------|----------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 766857  | HMT                  | See ECN         | New silicon and document (Revision **).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *A       | 1242866 | HMT                  | See ECN         | Add features. Update all applicable sections. Update specs.<br>Fix 24-pin QFN pinout moving pins inside. Update package<br>revisions. Update and add to Emulation and Programming<br>Accessories table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *В       | 2174006 | AESA                 | See ECN         | Added 48-Pin SSOP Part Pinout<br>Modified symbol $R_{VDD}$ to $R_{GND}$ in Table DC Analog Mux Bus<br>Specification<br>Added footnote in Table DC Analog Mux Bus Specification<br>Added 16K FLASH Parts. Updated Notes, Package Diagrams<br>and Ordering Information table. Updated Thermal Impedance<br>and Solder Reflow tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *C       | 2587518 | TOF/JASM/MNU/<br>HMT | 10/13/08        | Converted from Preliminary to Final<br>Fixed broken links. Updated data sheet template.<br>Added operating voltage ranges with USB<br>ADC resolution changed from 10-bit to 8-bit<br>Included ADC specifications table<br>Included Comparator specification table<br>Included Voh7, Voh8, Voh9, Voh10 specs<br>Flash data retention – condition added to Note<br>Input leakage spec changed to 1 μA max<br>GPIO rise time for ports 0,1 and ports 2,3 made common<br>AC Programming specifications updated<br>Included AC Programming cycle timing diagram<br>AC SPI specification updated<br>The VIH for 3.0 <vdd<2.4 1.6="" 2.0<br="" changed="" from="" to="">Added USB specification<br/>Added SPI CLK to P1[0]<br/>Updated package diagrams<br/>Updated thermal impedances for QFN packages<br/>Updated F<sub>GPIO</sub> parameter in Table 23<br/>Updated voltage ranges for F<sub>SPIM</sub> and F<sub>SPIS</sub> in Table 30<br/>Update Development Tools, add Designing with PSoC<br/>Designer. Edit, fix links, notes and table format. Update R<sub>IN</sub><br/>formula, fix TRise parameter names in GPIO figure, fix Switch<br/>Rate note. Update maximum data in Table 20. DC POR and<br/>LVD Specifications.</vdd<2.4> |
| *D       | 2649637 | SNV/AESA             | 03/17/2009      | Changed title to "CY8C20x36/46/66, CY8C20396<br>CapSense™ Applications". Updated data sheet Features, pin<br>information, and ordering information sections. Updated<br>package diagram 001-42168 to *C.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| *Ε       | 2700196 | SNV/PYRS             | 04/30/2009      | Added part numbers CY8C20496, CY8C20536, CY8C20546,<br>CY8C20636, CY8C20646<br>Updated Features on page 1<br>Added 48-Pin QFN without USB pin Diagram and Pin Definition<br>table<br>Added 32-Pin QFN (with USB) package<br>Added SPI Master and Slave AC Specificatons<br>Updated Emulations and Programming Accessories Table on<br>page 33<br>Updated Ordering Information on page 37<br>Removed reference to Hi-Tech C Compiler in Development<br>Tool Selection on page 35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |