

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | AVR                                                                        |
| Core Size                  | 8/16-Bit                                                                   |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                                    |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 50                                                                         |
| Program Memory Size        | 256KB (128K x 16)                                                          |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 4K x 8                                                                     |
| RAM Size                   | 16K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 3.6V                                                                |
| Data Converters            | A/D 16x12b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 64-VFQFN Exposed Pad                                                       |
| Supplier Device Package    | 64-QFN (9x9)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atxmega256d3-mnr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





# 9.3 Clock Sources

The clock sources are divided in two main groups: internal oscillators and external clock sources. Most of the clock sources can be directly enabled and disabled from software, while others are automatically enabled or disabled, depending on peripheral settings. After reset, the device starts up running from the 2MHz internal oscillator. The other clock sources, DFLLs and PLL, are turned off by default.

The internal oscillators do not require any external components to run. For details on characteristics and accuracy of the internal oscillators, refer to the device datasheet.

# 32.1.5 I/O Pin Characteristics

The I/O pins complies with the JEDEC LVTTL and LVCMOS specification and the high- and low-level input and output voltage limits reflect or exceed this specification.

| Table 32-7. I/O Pir | Characteristics |
|---------------------|-----------------|
|---------------------|-----------------|

| Symbol                                                          | Parameter                     | Condition                    |                        | Min.                  | Тур.  | Max.                  | Units |
|-----------------------------------------------------------------|-------------------------------|------------------------------|------------------------|-----------------------|-------|-----------------------|-------|
| I <sub>OH</sub> <sup>(1)</sup> / I <sub>OL</sub> <sup>(2)</sup> | I/O pin source/sink current   |                              |                        | -15                   |       | 15                    | mA    |
| V <sub>IH</sub>                                                 | High level input voltage      | V <sub>CC</sub> = 2.4 - 3.6V |                        | 0.7 * V <sub>CC</sub> |       | V <sub>CC</sub> + 0.5 |       |
| VІН                                                             | nightever input voltage       | V <sub>CC</sub> = 1.6 - 2.4V |                        | 0.8 * V <sub>CC</sub> |       | V <sub>CC</sub> + 0.5 |       |
| N/                                                              | Low level input voltage       | V <sub>CC</sub> = 2.4 - 3.6V |                        | -0.5                  |       | 0.3 * V <sub>CC</sub> |       |
| V <sub>IL</sub>                                                 |                               | V <sub>CC</sub> = 1.6 - 2.4V |                        | -0.5                  |       | 0.2 * V <sub>CC</sub> |       |
|                                                                 | High level output voltage     | V <sub>CC</sub> = 3.3V       | I <sub>OH</sub> = -4mA | 2.6                   | 2.9   |                       | V     |
| V <sub>OH</sub>                                                 |                               | V <sub>CC</sub> = 3.0V       | I <sub>OH</sub> = -3mA | 2.1                   | 2.6   |                       | v     |
|                                                                 |                               | V <sub>CC</sub> = 1.8V       | I <sub>OH</sub> = -1mA | 1.4                   | 1.6   |                       |       |
|                                                                 | Low level output voltage      | V <sub>CC</sub> = 3.3V       | I <sub>OL</sub> = 8mA  |                       | 0.4   | 0.76                  |       |
| V <sub>OL</sub>                                                 |                               | V <sub>CC</sub> = 3.0V       | I <sub>OL</sub> = 5mA  |                       | 0.3   | 0.64                  |       |
|                                                                 |                               | V <sub>CC</sub> = 1.8V       | I <sub>OL</sub> = 3mA  |                       | 0.2   | 0.46                  |       |
| I <sub>IN</sub>                                                 | Input leakage current I/O pin | T = 25°C                     |                        |                       | <0.01 | 1                     | μA    |
| R <sub>P</sub>                                                  | Pull/buss keeper resistor     |                              |                        |                       | 25    |                       | kΩ    |

Notes: 1.

The sum of all  $I_{OH}$  for PORTA and PORTB must not exceed 100mA. The sum of all  $I_{OH}$  for PORTC, PORTD, and PORTE must for each port not exceed 200mA. The sum of all  $I_{OH}$  for pins PF[0-5] on PORTF must not exceed 200mA. The sum of all  $I_{OL}$  for pins PF[6-7] on PORTF, PORTR, and PDI must not exceed 100mA.

The sum of all  $I_{OL}$  for PORTA and PORTB must not exceed 100mA. The sum of all  $I_{OL}$  for PORTC, PORTD, and PORTE must for each port not exceed 200mA. The sum of all  $I_{OL}$  for pins PF[0-5] on PORTF must not exceed 200mA. The sum of all  $I_{OL}$  for pins PF[0-7] on PORTF, PORTR, and PDI must not exceed 100mA. 2.

# Table 32-25. External Clock with Prescaler <sup>(1)</sup> for System Clock

| Symbol            | Parameter                                         | Condition                    | Min. | Тур. | Max. | Units |
|-------------------|---------------------------------------------------|------------------------------|------|------|------|-------|
| 1 /4              |                                                   | V <sub>CC</sub> = 1.6 - 1.8V | 0    |      | 90   | N411- |
| 1/t <sub>CK</sub> | Clock Frequency <sup>(2)</sup>                    | V <sub>CC</sub> = 2.7 - 3.6V | 0    |      | 142  | MHz   |
| +                 | Clock Period                                      | V <sub>CC</sub> = 1.6 - 1.8V | 11   |      |      |       |
| t <sub>CK</sub>   |                                                   | V <sub>CC</sub> = 2.7 - 3.6V | 7    |      |      | _     |
|                   | Clock High Time                                   | V <sub>CC</sub> = 1.6 - 1.8V | 4.5  |      |      |       |
| t <sub>CH</sub>   |                                                   | V <sub>CC</sub> = 2.7 - 3.6V | 2.4  |      |      | _     |
| 4                 | Clock Low Time                                    | V <sub>CC</sub> = 1.6 - 1.8V | 4.5  |      |      |       |
| t <sub>CL</sub>   |                                                   | V <sub>CC</sub> = 2.7 - 3.6V | 2.4  |      |      | ns    |
|                   | Rise Time (for maximum frequency)                 | V <sub>CC</sub> = 1.6 - 1.8V |      |      | 1.5  | _     |
| t <sub>CR</sub>   |                                                   | V <sub>CC</sub> = 2.7 - 3.6V |      |      | 1.0  | _     |
|                   | Fall Time (for maximum frequency)                 | V <sub>CC</sub> = 1.6 - 1.8V |      |      | 1.5  | _     |
| t <sub>CF</sub>   |                                                   | V <sub>CC</sub> = 2.7 - 3.6V |      |      | 1.0  |       |
| $\Delta t_{CK}$   | Change in period from one clock cycle to the next |                              |      |      | 10   | %     |

Notes: 1. System Clock Prescalers must be set so that maximum CPU clock frequency for device is not exceeded.

2. The maximum frequency vs. supply voltage is linear between 1.6V and 2.7V, and the same applies for all other parameters with supply voltage conditions.

### 32.1.13.7 External 16MHz Crystal Oscillator and XOSC Characteristics

| Table 32-26. | External 16MHz Crystal Oscillator and XOSC Characteristics |
|--------------|------------------------------------------------------------|
|--------------|------------------------------------------------------------|

| Symbol | Parameter                 | Condition       |                     | Min. | Тур.  | Max. | Units |
|--------|---------------------------|-----------------|---------------------|------|-------|------|-------|
|        |                           | XOSCPWR=0       | FRQRANGE=0          |      | 0     |      |       |
|        | Cycle to cycle jitter     | XUSCPWR=0       | FRQRANGE=1, 2, or 3 |      | 0     |      |       |
|        |                           | XOSCPWR=1       |                     |      | 0     |      | ns    |
|        |                           | XOSCPWR=0       | FRQRANGE=0          |      | 0     |      | 115   |
|        | Long term jitter          | XUSCEWR-0       | FRQRANGE=1, 2, or 3 |      | 0     |      |       |
|        |                           | XOSCPWR=1       |                     |      | 0     |      |       |
|        |                           |                 | FRQRANGE=0          |      | 0.03  |      |       |
|        | Frequency error XOSCPWR=0 | XOSCPWR=0       | FRQRANGE=1          |      | 0.03  |      |       |
|        |                           | FRQRANGE=2 or 3 |                     | 0.03 |       |      |       |
|        |                           | XOSCPWR=1       |                     |      | 0.003 |      | %     |
|        |                           |                 | FRQRANGE=0          |      | 50    |      | /0    |
|        | Duty avala                | XOSCPWR=0       | FRQRANGE=1          |      | 50    |      |       |
|        | Duty cycle                |                 | FRQRANGE=2 or 3     |      | 50    |      |       |
|        |                           | XOSCPWR=1       |                     |      | 50    |      |       |

#### Table 32-28. SPI Timing Characteristics and Requirements

| Symbol             | Parameter                            | Condition | Min.                     | Тур.                               | Max. | Units |
|--------------------|--------------------------------------|-----------|--------------------------|------------------------------------|------|-------|
| t <sub>sck</sub>   | SCK period                           | Master    |                          | (See Table 20-3 in XMEGA D manual) |      |       |
| t <sub>scкw</sub>  | SCK high/low width                   | Master    |                          | 0.5 * SCK                          |      |       |
| t <sub>SCKR</sub>  | SCK rise time                        | Master    |                          | 2.7                                |      |       |
| t <sub>SCKF</sub>  | SCK fall time                        | Master    |                          | 2.7                                |      |       |
| t <sub>MIS</sub>   | MISO setup to SCK                    | Master    |                          | 10                                 |      | _     |
| t <sub>MIH</sub>   | MISO hold after SCK                  | Master    |                          | 10                                 |      |       |
| t <sub>MOS</sub>   | MOSI setup SCK                       | Master    |                          | 0.5 * SCK                          |      |       |
| t <sub>MOH</sub>   | MOSI hold after SCK                  | Master    |                          | 1                                  |      |       |
| t <sub>sscк</sub>  | Slave SCK Period                     | Slave     | 4 * t Clk <sub>PER</sub> |                                    |      | -     |
| t <sub>sscкw</sub> | SCK high/low width                   | Slave     | 2 * t Clk <sub>PER</sub> |                                    |      | ns    |
| t <sub>SSCKR</sub> | SCK rise time                        | Slave     |                          |                                    | 1600 |       |
| t <sub>SSCKF</sub> | SCK fall time                        | Slave     |                          |                                    | 1600 |       |
| t <sub>sis</sub>   | MOSI setup to SCK                    | Slave     | 3                        |                                    |      |       |
| t <sub>SIH</sub>   | MOSI hold after SCK                  | Slave     | t Clk <sub>PER</sub>     |                                    |      |       |
| t <sub>sss</sub>   | SS setup to SCK                      | Slave     | 21                       |                                    |      |       |
| t <sub>SSH</sub>   | SS hold after SCK                    | Slave     | 20                       |                                    |      |       |
| t <sub>sos</sub>   | MISO setup SCK                       | Slave     |                          | 8                                  |      |       |
| t <sub>SOH</sub>   | MISO hold after SCK                  | Slave     |                          | 13                                 |      |       |
| t <sub>soss</sub>  | MISO setup after $\overline{SS}$ low | Slave     |                          | 11                                 |      |       |
| t <sub>sosh</sub>  | MISO hold after SS high              | Slave     |                          | 8                                  |      |       |

## 32.1.15 Two-wire Interface Characteristics

Table 32-29 on page 81 describes the requirements for devices connected to the two-wire interface bus. The Atmel AVR XMEGA two-wire interface meets or exceeds these requirements under the noted conditions. Timing symbols refer to Figure 32-7.



Figure 32-7. Two-wire Interface Bus Timing

# 32.2.6 ADC Characteristics

| Symbol            | Parameter                   | Condition                        | Min.                  | Тур. | Max.                   | Units |
|-------------------|-----------------------------|----------------------------------|-----------------------|------|------------------------|-------|
| AV <sub>CC</sub>  | Analog supply voltage       |                                  | V <sub>CC</sub> - 0.3 |      | V <sub>CC</sub> + 0.3  | V     |
| V <sub>REF</sub>  | Reference voltage           |                                  | 1                     |      | AV <sub>CC</sub> - 0.6 | v     |
| R <sub>in</sub>   | Input resistance            | Switched                         |                       |      | 4.5                    | kΩ    |
| C <sub>in</sub>   | Input capacitance           | Switched                         |                       |      | 5                      | pF    |
| R <sub>AREF</sub> | Reference input resistance  | (leakage only)                   |                       | >10  |                        | MΩ    |
| C <sub>AREF</sub> | Reference input capacitance | Static load                      |                       | 7    |                        | pF    |
| V <sub>in</sub>   | Input range                 |                                  | 0                     |      | V <sub>REF</sub>       |       |
|                   | Conversion range            | Differential mode, Vinp - Vinn   | -V <sub>REF</sub>     |      | V <sub>REF</sub>       | V     |
|                   | Conversion range            | Single ended unsigned mode, Vinp | -ΔV                   |      | $V_{REF}$ - $\Delta V$ |       |
| ΔV                | Fixed offset voltage        |                                  |                       | 200  |                        | lsb   |

## Table 32-38. Clock and Timing

| Symbol              | Parameter                 | Condition                                                                          | Min. | Тур. | Max. | Units              |
|---------------------|---------------------------|------------------------------------------------------------------------------------|------|------|------|--------------------|
| CIIK                | ADC clock frequency       | Maximum is 1/4 of peripheral clock frequency                                       | 100  |      | 1800 | kHz                |
| Clk <sub>ADC</sub>  | ADC clock frequency       | Measuring internal signals                                                         | 100  |      | 125  | KΠZ                |
| f <sub>CIkADC</sub> | Sample rate               | 16 300                                                                             |      |      |      |                    |
|                     |                           | Current limitation (CURRLIMIT) off                                                 | 16   |      | 300  |                    |
| f                   | Sample rate               | CURRLIMIT = LOW                                                                    | 16   |      | 250  | ksps               |
| f <sub>ADC</sub>    |                           | CURRLIMIT = MEDIUM                                                                 | 16   |      | 150  |                    |
|                     |                           | CURRLIMIT = HIGH                                                                   | 16   |      | 50   |                    |
|                     | Sampling time             | Configurable in steps of 1/2 $\rm Clk_{ADC}$ cycle up to 32 $\rm Clk_{ADC}$ cycles | 0.28 |      | 320  | μs                 |
|                     | Conversion time (latency) | (RES+2)/2 + 1 + GAIN<br>RES (Resolution) = 8 or 12, GAIN = 0 to 3                  | 5.5  |      | 10   | Clk <sub>ADC</sub> |
|                     | Start-up time             | ADC clock cycles 12                                                                |      | 12   | 24   | cycles             |
|                     | ADC settling time         | After changing reference or input mode                                             |      | 7    | 7    |                    |

#### 32.2.11 Power-on Reset Characteristics

#### Table 32-45. Power-on Reset Characteristics

| Symbol                           | Parameter                                     | Condition                               | Min. | Тур. | Max. | Units |
|----------------------------------|-----------------------------------------------|-----------------------------------------|------|------|------|-------|
| V <sub>POT-</sub> <sup>(1)</sup> | POR threshold voltage falling $V_{\text{CC}}$ | $V_{\text{CC}}$ falls faster than 1V/ms | 0.4  | 1.0  |      |       |
| V POT-                           |                                               | $V_{\rm CC}$ falls at 1V/ms or slower   | 0.8  | 1.3  |      | V     |
| V <sub>POT+</sub>                | POR threshold voltage rising $\rm V_{\rm CC}$ |                                         |      | 1.3  | 1.59 |       |

Note: 1.  $V_{POT-}$  values are only valid when BOD is disabled. When BOD is enabled  $V_{POT-} = V_{POT+-}$ 

## 32.2.12 Flash and EEPROM Memory Characteristics

#### Table 32-46. Endurance and Data Retention

| Symbol | Parameter | Condition          |       | Min. | Тур. | Max. | Units |
|--------|-----------|--------------------|-------|------|------|------|-------|
|        |           |                    | 25°C  | 10K  |      |      |       |
|        |           | Write/Erase cycles | 85°C  | 10K  |      |      | Cycle |
|        | Flash     |                    | 105°C | 2K   |      |      |       |
|        | 1 10311   |                    | 25°C  | 100  |      |      |       |
|        |           | Data retention     | 85°C  | 25   |      |      | Year  |
|        |           |                    | 105°C | 10   |      |      |       |
|        |           |                    | 25°C  | 100K |      |      |       |
|        | EEPROM    | Write/Erase cycles | 85°C  | 100K |      |      | Cycle |
|        |           |                    | 105°C | 30K  |      |      |       |
|        |           |                    | 25°C  | 100  |      |      | Year  |
|        |           | Data retention     | 85°C  | 25   |      |      |       |
|        |           |                    | 105°C | 10   |      |      |       |

#### Table 32-47. Programming Time

| Symbol | Parameter                 | Condition                   | Min. | <b>Typ.</b> <sup>(1)</sup> | Max. | Units |
|--------|---------------------------|-----------------------------|------|----------------------------|------|-------|
|        | Chip erase <sup>(2)</sup> | 64KB Flash, EEPROM          |      | 55                         |      |       |
|        | Application erase         | Section erase               |      | 6                          |      |       |
|        |                           | Page erase                  |      | 4                          |      |       |
|        | Flash                     | Page write                  |      | 4                          |      | mo    |
|        |                           | Atomic page erase and write |      | 8                          |      | ms    |
|        |                           | Page erase                  |      | 4                          |      |       |
|        | EEPROM                    | Page write                  |      | 4                          |      |       |
|        |                           | Atomic page erase and write |      | 8                          |      |       |

Notes: 1. Programming is timed from the 2MHz internal oscillator.

2. EEPROM is not erased if the EESAVE fuse is programmed.



#### Table 32-97. Accuracy Characteristics

| Symbol             | Parameter                  | C                             | Condition <sup>(2)</sup>                 | Min. | Тур. | Max. | Units |
|--------------------|----------------------------|-------------------------------|------------------------------------------|------|------|------|-------|
|                    | Resolution                 | 12-bit resolution             | Differential                             | 8    | 12   | 12   |       |
| RES                |                            |                               | Single ended signed                      | 7    | 11   | 11   | Bits  |
|                    |                            |                               | Single ended unsigned                    | 8    | 12   | 12   |       |
|                    |                            |                               | 16ksps, V <sub>REF</sub> = 3V            |      | 0.5  | 1    |       |
|                    |                            |                               | 16ksps, all V <sub>REF</sub>             |      | 0.8  | 2    |       |
| INL <sup>(1)</sup> | Interval new line with     | Differential mode             | 300ksps, V <sub>REF</sub> = 3V           |      | 0.6  | 1    |       |
| INL ("             | Integral non-linearity     |                               | 300ksps, all V <sub>REF</sub>            |      | 1    | 2    |       |
|                    |                            | Single ended                  | 16ksps, V <sub>REF</sub> = 3.0V          |      | 0.5  | 1    |       |
|                    |                            | unsigned mode                 | 16ksps, all V <sub>REF</sub>             |      | 1.3  | 2    | lah   |
|                    |                            |                               | 16ksps, V <sub>REF</sub> = 3V            |      | 0.3  | 1    | lsb   |
|                    | Differential non-linearity | Differential mode             | 16ksps, all V <sub>REF</sub>             |      | 0.5  | 1    |       |
|                    |                            |                               | 300ksps, V <sub>REF</sub> = 3V           |      | 0.3  | 1    |       |
| DNL <sup>(1)</sup> |                            |                               | 300ksps, all V <sub>REF</sub>            |      | 0.5  | 1    |       |
|                    |                            | Single ended<br>unsigned mode | 16ksps, V <sub>REF</sub> = 3.0V          |      | 0.6  | 1    |       |
|                    |                            |                               | 16ksps, All V <sub>REF</sub>             |      | 0.6  | 1    |       |
|                    | Offset error               | Differential mode             | 300ksps, V <sub>REF</sub> = 3V           |      | -7   |      | mV    |
|                    |                            |                               | Temperature drift, V <sub>REF</sub> = 3V |      | 0.01 |      | mV/K  |
|                    |                            |                               | Operating voltage drift                  |      | 0.16 |      | mV/V  |
|                    |                            |                               | External reference                       |      | -5   |      |       |
|                    |                            |                               | AV <sub>CC</sub> /1.6                    |      | -5   |      |       |
|                    |                            |                               | AV <sub>CC</sub> /2.0                    |      | -6   |      | mV    |
|                    | Gain error                 | Differential mode             | Bandgap                                  |      | ±10  |      |       |
|                    |                            |                               | Temperature drift                        |      | 0.02 |      | mV/K  |
|                    |                            |                               | Operating voltage drift                  |      | 2    |      | mV/V  |
|                    |                            |                               | External reference                       |      | -8   |      |       |
|                    |                            |                               | AV <sub>CC</sub> /1.6                    |      | -8   |      |       |
|                    |                            | Single ended                  | AV <sub>CC</sub> /2.0                    |      | -8   |      | mV    |
|                    | Gain error                 | unsigned mode                 | Bandgap                                  |      | ±10  |      |       |
|                    |                            |                               | Temperature drift                        |      | 0.03 |      | mV/K  |
|                    |                            |                               | Operating voltage drift                  |      | 2    |      | mV/V  |

Notes: 1. Maximum numbers are based on characterisation and not tested in production, and valid for 5% to 95% input voltage range.

2. Unless otherwise noted all linearity, offset, and gain error numbers are valid under the condition that external V<sub>REF</sub> is used.

### 32.5.13 Clock and Oscillator Characteristics

#### 32.5.13.1 Calibrated 32.768kHz Internal Oscillator Characteristics

#### Table 32-135. 32.768kHz Internal Oscillator Characteristics

| Symbol | Parameter                    | Condition                        | Min. | Тур.   | Max. | Units |
|--------|------------------------------|----------------------------------|------|--------|------|-------|
|        | Frequency                    |                                  |      | 32.768 |      | kHz   |
|        | Factory calibration accuracy | T = 85°C, V <sub>CC</sub> = 3.0V | -0.5 |        | 0.5  | %     |
|        | User calibration accuracy    |                                  | -0.5 |        | 0.5  | 70    |

#### 32.5.13.2 Calibrated 2MHz RC Internal Oscillator Characteristics

#### Table 32-136. 2MHz Internal Oscillator Characteristics

| Symbol | Parameter                    | Condition                                                    | Min. | Тур. | Max. | Units |
|--------|------------------------------|--------------------------------------------------------------|------|------|------|-------|
|        | Frequency range              | DFLL can tune to this frequency over voltage and temperature | 1.8  | 2.0  | 2.2  | MHz   |
|        | Factory calibrated frequency |                                                              |      | 2.0  |      |       |
|        | Factory calibration accuracy | T = 85°C, V <sub>CC</sub> = 3.0V                             | -1.5 |      | 1.5  |       |
|        | User calibration accuracy    |                                                              | -0.2 |      | 0.2  | %     |
|        | DFLL calibration stepsize    |                                                              |      | 0.18 |      |       |

### 32.5.13.3 Calibrated 32MHz Internal Oscillator Characteristics

#### Table 32-137. 32MHz Internal Oscillator Characteristics

| Symbol | Parameter                    | Condition                                                    | Min. | Тур. | Max. | Units |
|--------|------------------------------|--------------------------------------------------------------|------|------|------|-------|
|        | Frequency range              | DFLL can tune to this frequency over voltage and temperature | 30   | 32   | 55   | MHz   |
|        | Factory calibrated frequency |                                                              |      | 32   |      | -     |
|        | Factory calibration accuracy | T = 85°C, V <sub>CC</sub> = 3.0V                             | -1.5 |      | 1.5  |       |
|        | User calibration accuracy    |                                                              | -0.2 |      | 0.2  | %     |
|        | DFLL calibration step size   |                                                              |      | 0.19 |      |       |

#### 32.5.13.4 32kHz Internal ULP Oscillator Characteristics

#### Table 32-138. 32kHz Internal ULP Oscillator Characteristics

| Symbol | Parameter                    | Condition                        | Min. | Тур. | Max. | Units |
|--------|------------------------------|----------------------------------|------|------|------|-------|
|        | Factory calibrated frequency |                                  |      | 32   |      | kHz   |
|        | Factory calibration accuracy | T = 85°C, V <sub>CC</sub> = 3.0V | -12  |      | 12   | %     |

Figure 33-114. Analog Comparator Hysteresis vs. V<sub>CC</sub> Large hysteresis



Figure 33-115. Analog Comparator Current Source vs. Calibration Value  $V_{CC} = 3.0V$ 





Figure 33-221.Idle Mode Supply Current vs. Frequency  $f_{SYS} = 1 - 32MHz \text{ external clock}, T = 25^{\circ}C$ 





#### 33.4.2.2 Output Voltage vs. Sink/Source Current



Figure 33-233.I/O Pin Output Voltage vs. Source Current  $V_{cc} = 1.8V$ 







#### Figure 33-329. BOD Thresholds vs. Temperature BOD level = 3.0V

# 33.5.7 External Reset Characteristics







Figure 33-343. 32MHz Internal Oscillator CALA Calibration Step Size T = -40°C,  $V_{cc} = 3.0V$ 

Figure 33-344. 32MHz Internal Oscillator CALA Calibration Step Size  $T = 25^{\circ}C$ ,  $V_{CC} = 3.0V$ 







Figure 33-386. DNL Error vs. Sample Rate  $T = 25 \mathcal{C}, V_{CC} = 3.6V, V_{REF} = 3.0V$  external





Figure 33-391. Gain Error vs. Temperature







### 16. NMI Flag for Crystal Oscillator Failure automatically cleared

NMI flag for Crystal Oscillator Failure (XOSCFDIF) will be automatically cleared when executing the NMI interrupt handler.

## Problem fix/workaround

This device revision has only one NMI interrupt source, so checking the interrupt source in software is not required.

## 17. Writing EEPROM or Flash while reading any of them will not work

The EEPROM and Flash cannot be written while reading EEPROM or Flash, or while executing code in Active mode.

#### Problem fix/workaround

Enter IDLE sleep mode within 2.5µs (five 2MHz clock cycles and 80 32MHz clock cycles) after starting an EEPROM or flash write operation. Wake-up source must either be EEPROM ready or NVM ready interrupt. Alternatively set up a Timer/Counter to give an overflow interrupt 7ms after the erase or write operation has started, or 13ms after atomic erase-and-write operation has started, and then enter IDLE sleep mode.

### 18. RTC Counter value not correctly read after sleep

If the RTC is set to wake up the device on RTC Overflow and bit 0 of RTC CNT is identical to bit 0 of RTC PER as the device is entering sleep, the value in the RTC count register can not be read correctly within the first prescaled RTC clock cycle after wake-up. The value read will be the same as the value in the register when entering sleep.

The same applies if RTC Compare Match is used as wake-up source.

#### Problem fix/workaround

Wait at least one prescaled RTC clock cycle before reading the RTC CNT value.

#### 19. Pending asynchronous RTC-interrupts will not wake up device

Asynchronous Interrupts from the Real-Time-Counter that is pending when the sleep instruction is executed, will be ignored until the device is woken from another source or the source triggers again.

#### Problem fix/workaround

None.

#### 20. TWI Transmit collision flag not cleared on repeated start

The TWI transmit collision flag should be automatically cleared on start and repeated start, but is only cleared on start.

#### Problem fix/workaround

Clear the flag in software after address interrupt.

#### 21. Clearing TWI Stop Interrupt Flag may lock the bus

If software clears the STOP Interrupt Flag (APIF) on the same Peripheral Clock cycle as the hardware sets this flag due to a new address received, CLKHOLD is not cleared and the SCL line is not released. This will lock the bus.



- CRC generator module
- ADC 1/2× gain option, and this configuration option in the GAIN bits in the ADC Channel CTRL register
- ADC VCC/2 reference option and this configuration option in the REFSEL bits on the ADC REFCTRL register
- ADC option to use internal Gnd as negative input in differential measurements and this configuration option in the MUXNEG bits in the ADC Channel MUXCTRL register
- ADC channel scan and the ADC SCAN register
- ADC current limitation option, and the CURRLIMIT bits in the ADC CTRLB register
- ADC impedance mode selection for the gain stage, and the IMPMODE bit in the ADC CTRLB register
- Timer/Counter 2 and the SPLITMODE configuration option in the BYTEM bits in the Timer/Counter 0 CTRLE register
- Analog Comparator (AC) current output option, and the AC CURRCTRL and CURRCALIB registers
- PORT remap functions with alternate pin locations for Timer/Counter output compare channels, USART0 and SPI, and the PORT REMAP register
- PORT RTC clock output option and the RTCOUT bit in the PORT CLKEVOUT register
- PORT remap functions with alternate pin locations for the clock and event output, and the CLKEVPIN bit in the PORT CLKEVOUT register
- TOSC alternate pin locations, and TOSCSEL bit in FUSEBYTE2
- Real Time Counter clock source options of external clock from TOSC1, and 32.768kHz from TOSC, and 32.768kHz from the 32.768kHz internal oscillator, and these configuration options in the RTCSRC bits in the Clock RTCTRL register
- PLL divide by two option, and the PLLDIV bit in the Clock PLLCTRL register
- PLL lock detection failure function and the PLLDIF and PLLFDEN bits in the Clock XOSCFAIL register
- The high drive option for external crystal and the XOSCPWR bit on the Oscillator XOSCCTRL register
- The option to enable sequential startup of the analog modules and the ANAINIT register in MCU Control memory

#### Problem fix/workaround

None.

#### 27. Sampled BOD in Active mode will cause noise when bandgap is used as reference

Using the BOD in sampled mode when the device is running in Active or Idle mode will add noise on the bandgap reference for ADC, DAC and Analog Comparator.

#### Problem fix/workaround

If the bandgap is used as reference for either the ADC, DAC and Analog Comparator, the BOD must not be set in sampled mode.

#### 28. Temperature sensor not calibrated

Temperature sensor factory calibration not implemented.

#### Problem fix/workaround

None.

#### 28. Disabling of USART transmitter does not automatically set the TxD pin direction to input

If the USART transmitter is idle with no frames to transmit, setting TXEN to zero will not automatically set the TxD pin direction to input.



Figure 34-5. Analog Comparator Voltage Scaler vs. Scalefac  $T = 25^{\circ}C$ 



#### Problem fix/workaround

Use external voltage input for the analog comparator if accurate voltage levels are needed.

### 3. ADC gain stage cannot be used for single conversion

The ADC gain stage will not output correct result for single conversion that is triggered and started from software or event system.

#### Problem fix/workaround

When the gain stage is used, the ADC must be set in free running mode for correct results.

#### 4. ADC has increased INL error for some operating conditions

Some ADC configurations or operating condition will result in increased INL error.

In signed mode INL is increased to:

6LSB for sample rates above 130ksps, and up to 8LSB for 200ksps sample rate.

6LSB for reference voltage below 1.1V when  $V_{CC}$  is above 3.0V.

20LSB for ambient temperature below 0°C and reference voltage below 1.3V.

In unsigned mode, the INL error cannot be guaranteed, and this mode should not be used.

#### Problem fix/workaround

None, avoid using the ADC in the above configurations in order to prevent increased INL error. Use the ADC in signed mode also for single ended measurements.

## 5. ADC gain stage output range is limited to 2.4V

The amplified output of the ADC gain stage will never go above 2.4V, hence the differential input will only give correct output when below 2.4V/gain. For the available gain settings, this gives a differential input range of:

| — | 1×  | gain: | 2.4 | V  |
|---|-----|-------|-----|----|
| — | 2×  | gain: | 1.2 | V  |
| — | 4×  | gain: | 0.6 | V  |
| — | 8×  | gain: | 300 | mV |
| — | 16× | gain: | 150 | mV |
| — | 32× | gain: | 75  | mV |
| — | 64× | gain: | 38  | mV |

## Problem fix/workaround

Keep the amplified voltage output from the ADC gain stage below 2.4V in order to get a correct result, or keep ADC voltage reference below 2.4V.

### 6. ADC Event on compare match non-functional

ADC signalling event will be given at every conversion complete even if Interrupt mode (INTMODE) is set to BELOW or ABOVE.

#### Problem fix/workaround

Enable and use interrupt on compare match when using the compare function.

#### 7. ADC propagation delay is not correct when 8× – 64× gain is used

The propagation delay will increase by only one ADC clock cycle for all gain settings.

## Problem fix/workaround

None.

#### 8. Bandgap measurement with the ADC is non-functional when $V_{cc}$ is below 2.7V

The ADC can not be used to do bandgap measurements when  $V_{CC}$  is below 2.7V.

### Problem fix/workaround

None.

#### 9. Accuracy lost on first three samples after switching input to ADC gain stage

Due to memory effect in the ADC gain stage, the first three samples after changing input channel must be disregarded to achieve 12-bit accuracy.

## Problem fix/workaround

Run three ADC conversions and discard these results after changing input channels to ADC gain stage.

#### 10. Configuration of PGM and CWCM not as described in XMEGA D Manual

Enabling Common Waveform Channel Mode will enable Pattern generation mode (PGM), but not Common Waveform Channel Mode.

Enabling Pattern Generation Mode (PGM) and not Common Waveform Channel Mode (CWCM) will enable both Pattern Generation Mode and Common Waveform Channel Mode.



# 34.4.9 Rev. A

Not sampled.

