

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | AVR                                                                        |
| Core Size                  | 8/16-Bit                                                                   |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                                    |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                 |
| Number of I/O              | 50                                                                         |
| Program Memory Size        | 384KB (384K x 8)                                                           |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 4K x 8                                                                     |
| RAM Size                   | 32K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 3.6V                                                                |
| Data Converters            | A/D 16x12b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 64-VFQFN Exposed Pad                                                       |
| Supplier Device Package    | 64-QFN (9x9)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atxmega384d3-mhr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





The arithmetic logic unit (ALU) supports arithmetic and logic operations between registers or between a constant and a register. Single-register operations can also be executed in the ALU. After an arithmetic operation, the status register is updated to reflect information about the result of the operation.

The ALU is directly connected to the fast-access register file. The 32 \* 8-bit general purpose working registers all have single clock cycle access time allowing single-cycle arithmetic logic unit (ALU) operation between registers or between a register and an immediate. Six of the 32 registers can be used as three 16-bit address pointers for program and data space addressing, enabling efficient address calculations.

The memory spaces are linear. The data memory space and the program memory space are two different memory spaces.

The data memory space is divided into I/O registers, SRAM, and external RAM. In addition, the EEPROM can be memory mapped in the data memory.

All I/O status and control registers reside in the lowest 4KB addresses of the data memory. This is referred to as the I/O memory space. The lowest 64 addresses can be accessed directly, or as the data space locations from 0x00 to 0x3F. The rest is the extended I/O memory space, ranging from 0x0040 to 0x0FFF. I/O registers here must be accessed as data space locations using load (LD/LDS/LDD) and store (ST/STS/STD) instructions.

The SRAM holds data. Code execution from SRAM is not supported. It can easily be accessed through the five different addressing modes supported in the AVR architecture. The first SRAM address is 0x2000.

Data addresses 0x1000 to 0x1FFF are reserved for memory mapping of EEPROM.

The program memory is divided in two sections, the application program section and the boot program section. Both sections have dedicated lock bits for write and read/write protection. The SPM instruction that is used for self-programming of the application flash memory must reside in the boot program section. The application section contains an application table section with separate lock bits for write and read/write protection. The application table section can be used for safe storing of nonvolatile data in the program memory.

| $1$ Iguie $1^{-2}$ . Data memory map (nexadecilitat address) | Figure 7-2. | Data Memory | y Map ( | (hexadecimal | address) |
|--------------------------------------------------------------|-------------|-------------|---------|--------------|----------|
|--------------------------------------------------------------|-------------|-------------|---------|--------------|----------|

| Byte address | ATxmega32D3        |  |
|--------------|--------------------|--|
| 0            | I/O registere (4K) |  |
| FFF          | I/O registers (4K) |  |
| 1000         | EEPROM (1K)        |  |
| 17FF         |                    |  |
|              | RESERVED           |  |
| 2000         | Internal SPAM (4K) |  |
| 2FFF         | internal SRAM (4K) |  |

| Byte address | ATxmega64D3        |  |  |  |
|--------------|--------------------|--|--|--|
| 0            | I/O registers (4K) |  |  |  |
| FFF          | I/O registers (4K) |  |  |  |
| 1000         | EEPROM (2K)        |  |  |  |
| 17FF         |                    |  |  |  |
|              | RESERVED           |  |  |  |
| 2000         | Internal SDAM (4K) |  |  |  |
| 2FFF         | Internal SRAW (4K) |  |  |  |

| Byte address | ATxmega128D3        |  |  |  |
|--------------|---------------------|--|--|--|
| 0            | I/O registers (4K)  |  |  |  |
| FFF          | i/O registers (4K)  |  |  |  |
| 1000         | EEPROM (2K)         |  |  |  |
| 17FF         |                     |  |  |  |
|              | RESERVED            |  |  |  |
| 2000         | Internal SDAM (8K)  |  |  |  |
| 3FFF         | Internal Straw (or) |  |  |  |

| Byte address | ATxmega192D3        |  |  |  |
|--------------|---------------------|--|--|--|
| 0            | I/O registers (AK)  |  |  |  |
| FFF          | no registers (4K)   |  |  |  |
| 1000         | EEPROM (2K)         |  |  |  |
| 17FF         |                     |  |  |  |
|              | RESERVED            |  |  |  |
| 2000         | Internal SPAM (16K) |  |  |  |
| 5FFF         | Internal SRAM (TOR) |  |  |  |

| ATxmega256D3        | Byte address |
|---------------------|--------------|
| I/O registers (4K)  | 0            |
| I/O TEGISIEIS (4R)  | FFF          |
|                     | 1000         |
| EEPROM (4K)         |              |
| -                   | 1FFF         |
| Internal SPAM (16K) | 2000         |
|                     | 5FFF         |

| Byte address | ATxmega384D3         |  |  |  |
|--------------|----------------------|--|--|--|
| 0            | I/O registers (AK)   |  |  |  |
| FFF          |                      |  |  |  |
| 1000         |                      |  |  |  |
|              | EEPROM (4K)          |  |  |  |
| 1FFF         |                      |  |  |  |
| 2000         | Internal SDAM (221/) |  |  |  |
| 9FFF         | internal SRAM (32K)  |  |  |  |

# 7.6 EEPROM

All devices have EEPROM for nonvolatile data storage. It is either addressable in a separate data space (default) or memory mapped and accessed in normal data space. The EEPROM supports both byte and page access. Memory mapped EEPROM allows highly efficient EEPROM reading and EEPROM buffer loading. When doing this, EEPROM is accessible using load and store instructions. Memory mapped EEPROM will always start at hexadecimal address 0x1000.

#### 10.3.3 Power-save Mode

Power-save mode is identical to power down, with one exception. If the real-time counter (RTC) is enabled, it will keep running during sleep, and the device can also wake up from either an RTC overflow or compare match interrupt.

#### 10.3.4 Standby Mode

Standby mode is identical to power down, with the exception that the enabled system clock sources are kept running while the CPU, peripheral, and RTC clocks are stopped. This reduces the wake-up time.

#### 10.3.5 Extended Standby Mode

Extended standby mode is identical to power-save mode, with the exception that the enabled system clock sources are kept running while the CPU and peripheral clocks are stopped. This reduces the wake-up time.



# 12. WDT – Watchdog Timer

# 12.1 Features

- Issues a device reset if the timer is not reset before its timeout period
- Asynchronous operation from dedicated oscillator
- 1kHz output of the 32kHz ultra low power oscillator
- 11 selectable timeout periods, from 8ms to 8s
- Two operation modes:
  - Normal mode
  - Window mode
- Configuration lock to prevent unwanted changes

# 12.2 Overview

The watchdog timer (WDT) is a system function for monitoring correct program operation. It makes it possible to recover from error situations such as runaway or deadlocked code. The WDT is a timer, configured to a predefined timeout period, and is constantly running when enabled. If the WDT is not reset within the timeout period, it will issue a microcontroller reset. The WDT is reset by executing the WDR (watchdog timer reset) instruction from the application code.

The window mode makes it possible to define a time slot or window inside the total timeout period during which WDT must be reset. If the WDT is reset outside this window, either too early or too late, a system reset will be issued. Compared to the normal mode, this can also catch situations where a code error causes constant WDR execution.

The WDT will run in active mode and all sleep modes, if enabled. It is asynchronous, runs from a CPU-independent clock source, and will continue to operate to issue a system reset even if the main clocks fail.

The configuration change protection mechanism ensures that the WDT settings cannot be changed by accident. For increased safety, a fuse for locking the WDT settings is also available.



# 32.2.4 Wake-up Time from Sleep Modes

| Symbol              | Parameter                                                        | Condition                     | Min. | <b>Typ.</b> <sup>(1)</sup> | Max. | Units |
|---------------------|------------------------------------------------------------------|-------------------------------|------|----------------------------|------|-------|
|                     | Wake-up time from idle,<br>standby, and extended standby<br>mode | External 2MHz clock           |      | 2.0                        |      |       |
|                     |                                                                  | 32.768kHz internal oscillator |      | 125                        |      | -     |
| t <sub>wakeup</sub> |                                                                  | 2MHz internal oscillator      |      | 2.0                        |      |       |
|                     |                                                                  | 32MHz internal oscillator     |      | 0.2                        |      |       |
|                     | Wake-up time from power-save and power-down mode                 | External 2MHz clock           |      | 4.6                        |      | μο    |
|                     |                                                                  | 32.768kHz internal oscillator |      | 330                        |      |       |
|                     |                                                                  | 2MHz internal oscillator      |      | 9.5                        |      | -     |
|                     |                                                                  | 32MHz internal oscillator     |      | 5.6                        |      |       |

| Table 32-35. | <b>Device Wake-up</b> | Time from Slee | p Modes with Various | System Clock Sources |
|--------------|-----------------------|----------------|----------------------|----------------------|
|              |                       |                |                      |                      |

# Note: 1. The wake-up time is the time from the wake-up request is given until the peripheral clock is available on pin, see Figure 32-9. All peripherals and modules start execution from the first clock cycle, expect the CPU that is halted for four clock cycles before program execution starts.

#### Figure 32-9. Wake-up Time Definition





#### 32.2.5 I/O Pin Characteristics

The I/O pins complies with the JEDEC LVTTL and LVCMOS specification and the high- and low level input and output voltage limits reflect or exceed this specification.

#### Table 32-36. I/O Pin Characteristics

| Symbol                                                          | Parameter                     | Condition                    |                        | Min.                  | Тур.  | Max.                  | Units |
|-----------------------------------------------------------------|-------------------------------|------------------------------|------------------------|-----------------------|-------|-----------------------|-------|
| I <sub>OH</sub> <sup>(1)</sup> / I <sub>OL</sub> <sup>(2)</sup> | I/O pin source/sink current   |                              |                        | -15                   |       | 15                    | mA    |
| V                                                               | High level input voltage      | V <sub>CC</sub> = 2.4 - 3.6V |                        | 0.7 * V <sub>CC</sub> |       | V <sub>CC</sub> + 0.5 |       |
| ЧH                                                              | nigh level liput voltage      | V <sub>CC</sub> = 1.6 - 2.4V |                        | 0.8 * V <sub>CC</sub> |       | V <sub>CC</sub> + 0.5 |       |
| V                                                               | Low level input voltage       | V <sub>CC</sub> = 2.4 - 3.6V |                        | -0.5                  |       | 0.3 * V <sub>CC</sub> |       |
| ۷IL                                                             | Low level input voltage       | V <sub>CC</sub> = 1.6 - 2.4V |                        | -0.5                  |       | 0.2 * V <sub>CC</sub> |       |
|                                                                 |                               | V <sub>CC</sub> = 3.3V       | I <sub>OH</sub> = -4mA | 2.6                   | 2.9   |                       | V     |
| V <sub>OH</sub>                                                 | High level output voltage     | V <sub>CC</sub> = 3.0V       | I <sub>OH</sub> = -3mA | 2.1                   | 2.6   |                       | v     |
|                                                                 |                               | V <sub>CC</sub> = 1.8V       | I <sub>OH</sub> = -1mA | 1.4                   | 1.6   |                       |       |
|                                                                 |                               | V <sub>CC</sub> = 3.3V       | I <sub>OL</sub> = 8mA  |                       | 0.4   | 0.76                  |       |
| V <sub>OL</sub>                                                 | Low level output voltage      | V <sub>CC</sub> = 3.0V       | I <sub>OL</sub> = 5mA  |                       | 0.3   | 0.64                  |       |
|                                                                 | V <sub>CC</sub> = 1.8V        | I <sub>OL</sub> = 3mA        |                        | 0.2                   | 0.46  |                       |       |
| I <sub>IN</sub>                                                 | Input leakage current I/O pin | T = 25°C                     |                        |                       | <0.01 | 1                     | μA    |
| R <sub>P</sub>                                                  | Pull/buss keeper resistor     |                              |                        |                       | 25    |                       | kΩ    |

Notes:

1. The sum of all I<sub>OH</sub> for PORTA and PORTB must not exceed 100mA. The sum of all I<sub>OH</sub> for PORTC, PORTD, and PORTE must for each port not exceed 200mA. The sum of all I<sub>OH</sub> for pins PF[0-5] on PORTF must not exceed 200mA. The sum of all I<sub>OL</sub> for pins PF[6-7] on PORTF, PORTR, and PDI must not exceed 100mA.

The sum of all  $I_{OL}$  for PORTC, PORTD, and PORTE must not exceed 100mA. The sum of all  $I_{OL}$  for PORTC, PORTD, and PORTE must for each port not exceed 200mA. The sum of all  $I_{OL}$  for pins PF[0-5] on PORTF must not exceed 200mA. The sum of all  $I_{OL}$  for pins PF[0-7] on PORTF, PORTR, and PDI must not exceed 100mA. 2.

#### 32.2.13.5 Internal Phase Locked Loop (PLL) Characteristics

# Table 32-52. Internal PLL Characteristics

| Symbol                                           | Parameter                       | Condition                                        | Min. | Тур. | Max. | Units |
|--------------------------------------------------|---------------------------------|--------------------------------------------------|------|------|------|-------|
| f <sub>IN</sub>                                  | Input frequency                 | Output frequency must be within f <sub>OUT</sub> | 0.4  |      | 64   |       |
| f <sub>OUT</sub> Output frequency <sup>(1)</sup> | Output frequency <sup>(1)</sup> | V <sub>CC</sub> = 1.6 - 1.8V                     | 20   |      | 48   | MHz   |
|                                                  | Output frequency V              | V <sub>CC</sub> = 2.7 - 3.6V                     | 20   |      | 128  |       |
|                                                  | Start-up time                   |                                                  |      | 25   |      |       |
|                                                  | Re-lock time                    |                                                  |      | 25   |      | μs    |

Note: 1. The maximum output frequency vs. supply voltage is linear between 1.8V and 2.7V, and can never be higher than four times the maximum CPU frequency.

#### 32.2.13.6 External Clock Characteristics





# Table 32-53. External Clock used as System Clock without Prescaling

| Symbol            | Parameter                                         | Condition                    | Min. | Тур. | Max. | Units |
|-------------------|---------------------------------------------------|------------------------------|------|------|------|-------|
| 1/t Cla           |                                                   | V <sub>CC</sub> = 1.6 - 1.8V | 0    |      | 12   |       |
| 1/1 <sub>CK</sub> | Clock Frequency V                                 | V <sub>CC</sub> = 2.7 - 3.6V | 0    |      | 32   |       |
| +                 | Clock Pariod                                      | V <sub>CC</sub> = 1.6 - 1.8V | 83.3 |      |      |       |
| ч <sub>СК</sub>   |                                                   | V <sub>CC</sub> = 2.7 - 3.6V | 31.5 |      |      | -     |
| +                 | Clock High Time                                   | V <sub>CC</sub> = 1.6 - 1.8V | 30.0 |      |      | _     |
| ſСН               |                                                   | V <sub>CC</sub> = 2.7 - 3.6V | 12.5 |      |      | _     |
| +                 | Clock Low Time                                    | V <sub>CC</sub> = 1.6 - 1.8V | 30.0 |      |      | ne    |
| <sup>L</sup> CL   |                                                   | V <sub>CC</sub> = 2.7 - 3.6V | 12.5 |      |      | 115   |
| +                 | Disc Time (for maximum fraguency)                 | V <sub>CC</sub> = 1.6 - 1.8V |      |      | 10   | _     |
| <sup>L</sup> CR   | Rise fille (IOI filaxillulli frequency)           | V <sub>CC</sub> = 2.7 - 3.6V |      |      | 3    | _     |
| +                 | Fall Time (for maximum frequency)                 | V <sub>CC</sub> = 1.6 - 1.8V |      |      | 10   |       |
| <sup>L</sup> CF   | rail time (for maximum frequency)                 | V <sub>CC</sub> = 2.7 - 3.6V |      |      | 3    |       |
| $\Delta t_{CK}$   | Change in period from one clock cycle to the next |                              |      |      | 10   | %     |

Note: 1. The maximum frequency vs. supply voltage is linear between 1.6V and 2.7V, and the same applies for all other parameters with supply voltage conditions.

# Atmel







# 32.5.13 Clock and Oscillator Characteristics

#### 32.5.13.1 Calibrated 32.768kHz Internal Oscillator Characteristics

#### Table 32-135. 32.768kHz Internal Oscillator Characteristics

| Symbol | Parameter                    | Condition                        | Min. | Тур.   | Max. | Units |
|--------|------------------------------|----------------------------------|------|--------|------|-------|
|        | Frequency                    |                                  |      | 32.768 |      | kHz   |
|        | Factory calibration accuracy | T = 85°C, V <sub>CC</sub> = 3.0V | -0.5 |        | 0.5  | 0/_   |
|        | User calibration accuracy    |                                  | -0.5 |        | 0.5  | /0    |

#### 32.5.13.2 Calibrated 2MHz RC Internal Oscillator Characteristics

#### Table 32-136. 2MHz Internal Oscillator Characteristics

| Symbol | Parameter                    | Condition                                                    | Min. | Тур. | Max. | Units |
|--------|------------------------------|--------------------------------------------------------------|------|------|------|-------|
|        | Frequency range              | DFLL can tune to this frequency over voltage and temperature | 1.8  | 2.0  | 2.2  | MHz   |
|        | Factory calibrated frequency |                                                              |      | 2.0  |      |       |
|        | Factory calibration accuracy | T = 85°C, V <sub>CC</sub> = 3.0V                             | -1.5 |      | 1.5  |       |
|        | User calibration accuracy    |                                                              | -0.2 |      | 0.2  | %     |
|        | DFLL calibration stepsize    |                                                              |      | 0.18 |      |       |

# 32.5.13.3 Calibrated 32MHz Internal Oscillator Characteristics

#### Table 32-137. 32MHz Internal Oscillator Characteristics

| Symbol | Parameter                    | Condition                                                    | Min. | Тур. | Max. | Units |
|--------|------------------------------|--------------------------------------------------------------|------|------|------|-------|
|        | Frequency range              | DFLL can tune to this frequency over voltage and temperature | 30   | 32   | 55   | MHz   |
|        | Factory calibrated frequency |                                                              |      | 32   |      | -     |
|        | Factory calibration accuracy | T = 85°C, V <sub>CC</sub> = 3.0V                             | -1.5 |      | 1.5  |       |
|        | User calibration accuracy    |                                                              | -0.2 |      | 0.2  | %     |
|        | DFLL calibration step size   |                                                              |      | 0.19 |      |       |

# 32.5.13.4 32kHz Internal ULP Oscillator Characteristics

#### Table 32-138. 32kHz Internal ULP Oscillator Characteristics

| Symbol | Parameter                    | Condition                        | Min. | Тур. | Max. | Units |
|--------|------------------------------|----------------------------------|------|------|------|-------|
|        | Factory calibrated frequency |                                  |      | 32   |      | kHz   |
|        | Factory calibration accuracy | T = 85°C, V <sub>CC</sub> = 3.0V | -12  |      | 12   | %     |

# 32.6.4 Wake-up Time from Sleep Modes

| Symbol              | Parameter                                                        | Condition                     | Min. | Тур. <sup>(1)</sup> | Max. | Units |
|---------------------|------------------------------------------------------------------|-------------------------------|------|---------------------|------|-------|
| t <sub>wakeup</sub> | Wake-up time from idle,<br>standby, and extended<br>standby mode | External 2MHz clock           |      | 2.0                 |      |       |
|                     |                                                                  | 32.768kHz internal oscillator |      | 130                 |      |       |
|                     |                                                                  | 2MHz internal oscillator      |      | 2.0                 |      |       |
|                     |                                                                  | 32MHz internal oscillator     |      | 0.2                 |      |       |
|                     | Wake-up time from<br>power-save and power-<br>down mode          | External 2MHz clock           |      | 4.5                 |      | μs    |
|                     |                                                                  | 32.768kHz internal oscillator |      | 320                 |      |       |
|                     |                                                                  | 2MHz internal oscillator      |      | 9.0                 |      |       |
|                     |                                                                  | 32MHz internal oscillator     |      | 5.0                 |      |       |

|--|

Note: 1. The wake-up time is the time from the wake-up request is given until the peripheral clock is available on pin, see Figure 32-37. All peripherals and modules start execution from the first clock cycle, expect the CPU that is halted for four clock cycles before program execution starts.











# 33.1.1.2 Idle Mode Supply Current





**Atmel** 



Figure 33-9. Idle Mode Supply Current vs. Frequency  $f_{SYS}$  = 1 - 32MHz external clock, T = 25°C





Figure 33-23. I/O Pin Output Voltage vs. Source Current



Figure 33-24. I/O Pin Output Voltage vs. Source Current  $V_{CC} = 3.3V$ 



Figure 33-27. I/O Pin Output Voltage vs. Sink Current  $V_{CC}$  = 3.3V



# 33.1.2.3 Thresholds and Hysteresis





Atmel





Figure 33-121. Reset Pin Pull-up Resistor Current vs. Reset Pin Voltage  $V_{cc} = 1.8V$ 



Figure 33-301.I/O Pin Pull-up Resistor Current vs. Input Voltage







| — | 1×  | gain: | 2.4 | V  |
|---|-----|-------|-----|----|
| — | 2×  | gain: | 1.2 | V  |
| — | 4×  | gain: | 0.6 | V  |
| — | 8×  | gain: | 300 | mV |
| — | 16× | gain: | 150 | mV |
| — | 32× | gain: | 75  | mV |
| — | 64× | gain: | 38  | mV |
|   |     |       |     |    |

Keep the amplified voltage output from the ADC gain stage below 2.4V in order to get a correct result, or keep ADC voltage reference below 2.4V.

# 6. ADC Event on compare match non-functional

ADC signalling event will be given at every conversion complete even if Interrupt mode (INTMODE) is set to BELOW or ABOVE.

#### Problem fix/workaround

Enable and use interrupt on compare match when using the compare function.

#### 7. ADC propagation delay is not correct when 8× – 64× gain is used

The propagation delay will increase by only one ADC clock cycle for all gain settings.

#### Problem fix/workaround

None.

#### 8. Bandgap measurement with the ADC is non-functional when $V_{cc}$ is below 2.7V

The ADC can not be used to do bandgap measurements when  $V_{CC}$  is below 2.7V.

Problem fix/workaround

None.

#### 9. Accuracy lost on first three samples after switching input to ADC gain stage

Due to memory effect in the ADC gain stage, the first three samples after changing input channel must be disregarded to achieve 12-bit accuracy.

## Problem fix/workaround

Run three ADC conversions and discard these results after changing input channels to ADC gain stage.

#### 10. Configuration of PGM and CWCM not as described in XMEGA D Manual

Enabling Common Waveform Channel Mode will enable Pattern generation mode (PGM), but not Common Waveform Channel Mode.

Enabling Pattern Generation Mode (PGM) and not Common Waveform Channel Mode (CWCM) will enable both Pattern Generation Mode and Common Waveform Channel Mode.



| PGM | CWCM | Description           |
|-----|------|-----------------------|
| 0   | 0    | PGM and CWCM disabled |
| 0   | 1    | PGM enabled           |
| 1   | 0    | PGM and CWCM enabled  |
| 1   | 1    | PGM enabled           |

#### Table 34-4. Configure PWM and CWCM According to this Table:

# 11. PWM is not restarted properly after a fault in cycle-by-cycle mode

When the AWeX fault restore mode is set to cycle-by-cycle, the waveform output will not return to normal operation at first update after fault condition is no longer present.

#### Problem fix/workaround

Do a write to any AWeX I/O register to re-enable the output.

# 12. BOD will be enabled after any reset

If any reset source goes active, the BOD will be enabled and keep the device in reset if the  $V_{CC}$  voltage is below the programmed BOD level. During Power-On Reset, reset will not be released until  $V_{CC}$  is above the programmed BOD level even if the BOD is disabled.

# Problem fix/workaround

Do not set the BOD level higher than  $V_{CC}$  even if the BOD is not used.

# 13. EEPROM page buffer always written when NVM DATA0 is written

If the EEPROM is memory mapped, writing to NVM DATA0 will corrupt data in the EEPROM page buffer.

# Problem fix/workaround

Before writing to NVM DATA0, for example when doing software CRC or flash page buffer write, check if EEPROM page buffer active loading flag (EELOAD) is set. Do not write NVM DATA0 when EELOAD is set.

# 14. Pending full asynchronous pin change interrupts will not wake the device

Any full asynchronous pin-change Interrupt from pin 2, on any port, that is pending when the sleep instruction is executed, will be ignored until the device is woken from another source or the source triggers again. This applies when entering all sleep modes where the System Clock is stopped.

#### Problem fix/workaround

None.

# 15. Pin configuration does not affect Analog Comparator output

The Output/Pull and inverted pin configuration does not affect the Analog Comparator output.

# Problem fix/workaround

None for Output/Pull configuration.

For inverted I/O, configure the Analog Comparator to give an inverted result (that is, connect positive input to the negative AC input and vice versa), or use and external inverter to change polarity of Analog Comparator output.



| PGM | CWCM | Description           |
|-----|------|-----------------------|
| 0   | 0    | PGM and CWCM disabled |
| 0   | 1    | PGM enabled           |
| 1   | 0    | PGM and CWCM enabled  |
| 1   | 1    | PGM enabled           |

#### Table 34-6. Configure PWM and CWCM According to this Table:

# 11. PWM is not restarted properly after a fault in cycle-by-cycle mode

When the AWeX fault restore mode is set to cycle-by-cycle, the waveform output will not return to normal operation at first update after fault condition is no longer present.

#### Problem fix/workaround

Do a write to any AWeX I/O register to re-enable the output.

# 12. BOD will be enabled after any reset

If any reset source goes active, the BOD will be enabled and keep the device in reset if the  $V_{CC}$  voltage is below the programmed BOD level. During Power-On Reset, reset will not be released until  $V_{CC}$  is above the programmed BOD level even if the BOD is disabled.

# Problem fix/workaround

Do not set the BOD level higher than  $V_{CC}$  even if the BOD is not used.

# 13. EEPROM page buffer always written when NVM DATA0 is written

If the EEPROM is memory mapped, writing to NVM DATA0 will corrupt data in the EEPROM page buffer.

# Problem fix/workaround

Before writing to NVM DATA0, for example when doing software CRC or flash page buffer write, check if EEPROM page buffer active loading flag (EELOAD) is set. Do not write NVM DATA0 when EELOAD is set.

# 14. Pending full asynchronous pin change interrupts will not wake the device

Any full asynchronous pin-change Interrupt from pin 2, on any port, that is pending when the sleep instruction is executed, will be ignored until the device is woken from another source or the source triggers again. This applies when entering all sleep modes where the System Clock is stopped.

#### Problem fix/workaround

None.

# 15. Pin configuration does not affect Analog Comparator output

The Output/Pull and inverted pin configuration does not affect the Analog Comparator output.

# Problem fix/workaround

None for Output/Pull configuration.

For inverted I/O, configure the Analog Comparator to give an inverted result (that is, connect positive input to the negative AC input and vice versa), or use and external inverter to change polarity of Analog Comparator output.



| — | 1×  | gain: | 2.4 | V  |
|---|-----|-------|-----|----|
| — | 2×  | gain: | 1.2 | V  |
| — | 4×  | gain: | 0.6 | V  |
| — | 8×  | gain: | 300 | mV |
| — | 16× | gain: | 150 | mV |
| — | 32× | gain: | 75  | mV |
| — | 64× | gain: | 38  | mV |

Keep the amplified voltage output from the ADC gain stage below 2.4V in order to get a correct result, or keep ADC voltage reference below 2.4V.

# 6. ADC Event on compare match non-functional

ADC signalling event will be given at every conversion complete even if Interrupt mode (INTMODE) is set to BELOW or ABOVE.

#### Problem fix/workaround

Enable and use interrupt on compare match when using the compare function.

#### 7. ADC propagation delay is not correct when 8× – 64× gain is used

The propagation delay will increase by only one ADC clock cycle for all gain settings.

# Problem fix/workaround

None.

#### 8. Bandgap measurement with the ADC is non-functional when $V_{cc}$ is below 2.7V

The ADC can not be used to do bandgap measurements when  $V_{CC}$  is below 2.7V.

# Problem fix/workaround

None.

#### 9. Accuracy lost on first three samples after switching input to ADC gain stage

Due to memory effect in the ADC gain stage, the first three samples after changing input channel must be disregarded to achieve 12-bit accuracy.

# Problem fix/workaround

Run three ADC conversions and discard these results after changing input channels to ADC gain stage.

#### 10. Configuration of PGM and CWCM not as described in XMEGA D Manual

Enabling Common Waveform Channel Mode will enable Pattern Generation Mode (PGM), but not Common Waveform Channel Mode.

Enabling Pattern Generation Mode (PGM) and not Common Waveform Channel Mode (CWCM) will enable both Pattern Generation Mode and Common Waveform Channel Mode.

