



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 7KB (4K x 14)                                                              |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 512 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 24x10b; D/A 1x5b                                                       |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                             |
| Supplier Device Package    | 28-SSOP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f18854-e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.1 Register and Bit naming conventions

#### 1.1.1 REGISTER NAMES

When there are multiple instances of the same peripheral in a device, the peripheral control registers will be depicted as the concatenation of a peripheral identifier, peripheral instance, and control identifier. The control registers section will show just one instance of all the register names with an 'x' in the place of the peripheral instance number. This naming convention may also be applied to peripherals when there is only one instance of that peripheral in the device to maintain compatibility with other devices in the family that contain more than one.

#### 1.1.2 BIT NAMES

There are two variants for bit names:

- · Short name: Bit function abbreviation
- Long name: Peripheral abbreviation + short name

#### 1.1.2.1 Short Bit Names

Short bit names are an abbreviation for the bit function. For example, some peripherals are enabled with the EN bit. The bit names shown in the registers are the short name variant.

Short bit names are useful when accessing bits in C programs. The general format for accessing bits by the short name is *RegisterName*bits. *ShortName*. For example, the enable bit, EN, in the COG1CON0 register can be set in C programs with the instruction COG1CON0bits.EN = 1.

Short names are generally not useful in assembly programs because the same name may be used by different peripherals in different bit positions. When this occurs, during the include file generation, all instances of that short bit name are appended with an underscore plus the name of the register in which the bit resides to avoid naming contentions.

#### 1.1.2.2 Long Bit Names

Long bit names are constructed by adding a peripheral abbreviation prefix to the short name. The prefix is unique to the peripheral thereby making every long bit name unique. The long bit name for the COG1 enable bit is the COG1 prefix, G1, appended with the enable bit short name, EN, resulting in the unique bit name G1EN.

Long bit names are useful in both C and assembly programs. For example, in C the COG1CON0 enable bit can be set with the G1EN = 1 instruction. In assembly, this bit can be set with the BSF COG1CON0, G1EN instruction.

#### 1.1.2.3 Bit Fields

Bit fields are two or more adjacent bits in the same register. Bit fields adhere only to the short bit naming convention. For example, the three Least Significant bits of the COG1CON0 register contain the mode control bits. The short name for this field is MD. There is no long bit name variant. Bit field access is only possible in C programs. The following example demonstrates a C program instruction for setting the COG1 to the Push-Pull mode:

COG1CON0bits.MD = 0x5;

Individual bits in a bit field can also be accessed with long and short bit names. Each bit is the field name appended with the number of the bit position within the field. For example, the Most Significant mode bit has the short bit name MD2 and the long bit name is G1MD2. The following two examples demonstrate assembly program sequences for setting the COG1 to Push-Pull mode:

Example 1:

| MOVLW | ~(1< <g1md1)< th=""><th></th></g1md1)<>             |  |
|-------|-----------------------------------------------------|--|
| ANDWF | COG1CON0,F                                          |  |
| MOVLW | 1< <g1md2 1<<g1md0<="" td=""  =""><td></td></g1md2> |  |
| IORWF | COG1CON0, F                                         |  |

#### Example 2:

|     | COCLONIO CIMDO |
|-----|----------------|
| BSF | COGICONO,GIMDZ |
| BCF | COG1CON0,G1MD1 |
| BSF | COG1CON0.G1MD0 |

#### 1.1.3 REGISTER AND BIT NAMING EXCEPTIONS

#### 1.1.3.1 Status, Interrupt, and Mirror Bits

Status, interrupt enables, interrupt flags, and mirror bits are contained in registers that span more than one peripheral. In these cases, the bit name shown is unique so there is no prefix or short name variant.

#### 1.1.3.2 Legacy Peripherals

There are some peripherals that do not strictly adhere to these naming conventions. Peripherals that have existed for many years and are present in almost every device are the exceptions. These exceptions were necessary to limit the adverse impact of the new conventions on legacy code. Peripherals that do adhere to the new convention will include a table in the registers section indicating the long name prefix for each peripheral instance. Peripherals that fall into the exception category will not have this table. These peripherals include, but are not limited to, the following:

- EUSART
- MSSP

|                 |             |         |         |               |               | •       |           |         |         |                       |                           |
|-----------------|-------------|---------|---------|---------------|---------------|---------|-----------|---------|---------|-----------------------|---------------------------|
| Address         | Name        | Bit 7   | Bit 6   | Bit 5         | Bit 4         | Bit 3   | Bit 2     | Bit 1   | Bit 0   | Value on:<br>POR, BOR | Value on all other Resets |
| Bank 30         | (Continued) |         |         |               |               |         |           |         |         |                       |                           |
| F24h            | RC4PPS      | -       | -       |               |               | RC4     | PPS<5:0>  |         |         | 00 0000               | uu uuuu                   |
| F25h            | RC5PPS      | -       | —       |               |               | RC5     | iPPS<5:0> |         |         | 00 0000               | uu uuuu                   |
| F26h            | RC6PPS      | —       | _       |               |               | RC6     | PPS<5:0>  |         |         | 00 0000               | uu uuuu                   |
| F27h            | RC7PPS      | —       | _       |               |               | RC7     | 'PPS<5:0> |         |         | 00 0000               | uu uuuu                   |
| F28h to<br>F37h | -           |         |         | •             | Unimplemented |         |           |         |         |                       | -                         |
| F38h            | ANSELA      | ANSA7   | ANSA6   | ANSA5         | ANSA4         | ANSA3   | ANSA2     | ANSA1   | ANSA0   | 1111 1111             | 1111 1111                 |
| F39h            | WPUA        | WPUA7   | WPUA6   | WPUA5         | WPUA4         | WPUA3   | WPUA2     | WPUA1   | WPUA0   | 0000 0000             | 0000 0000                 |
| F3Ah            | ODCONA      | ODCA7   | ODCA6   | ODCA5         | ODCA4         | ODCA3   | ODCA2     | ODCA1   | ODCA0   | 0000 0000             | 0000 0000                 |
| F3Bh            | SLRCONA     | SLRA7   | SLRA6   | SLRA5         | SLRA4         | SLRA3   | SLRA2     | SLRA1   | SLRA0   | 1111 1111             | 1111 1111                 |
| F3Ch            | INLVLA      | INLVLA7 | INLVLA6 | INLVLA5       | INLVLA4       | INLVLA3 | INLVLA2   | INLVLA1 | INLVLA0 | 1111 1111             | 1111 1111                 |
| F3Dh            | IOCAP       | IOCAP7  | IOCAP6  | IOCAP5        | IOCAP4        | IOCAP3  | IOCAP2    | IOCAP1  | IOCAP0  | 0000 0000             | 0000 0000                 |
| F3Eh            | IOCAN       | IOCAN7  | IOCAN6  | IOCAN5        | IOCAN4        | IOCAN3  | IOCAN2    | IOCAN1  | IOCAN0  | 0000 0000             | 0000 0000                 |
| F3Fh            | IOCAF       | IOCAF7  | IOCAF6  | IOCAF5        | IOCAF4        | IOCAF3  | IOCAF2    | IOCAF1  | IOCAF0  | 0000 0000             | 0000 0000                 |
| F40h            | CCDNA       | CCDNA7  | CCDNA6  | CCDNA5        | CCDNA4        | CCDNA3  | CCDNA2    | CCDNA1  | CCDNA0  | 0000 0000             | 0000 0000                 |
| F41h            | CCDPA       | CCDPA7  | CCDPA6  | CCDPA5        | CCDPA4        | CCDPA3  | CCDPA2    | CCDPA1  | CCDPA0  | 0000 0000             | 0000 0000                 |
| F42h            | -           |         |         | Unimplemented |               |         |           |         |         | -                     | -                         |
| F43h            | ANSELB      | ANSB7   | ANSB6   | ANSB5         | ANSB4         | ANSB3   | ANSB2     | ANSB1   | ANSB0   | 1111 1111             | 1111 1111                 |
| F44h            | WPUB        | WPUB7   | WPUB6   | WPUB5         | WPUB4         | WPUB3   | WPUB2     | WPUB1   | WPUB0   | 0000 0000             | 0000 0000                 |
| F45h            | ODCONB      | ODCB7   | ODCB6   | ODCB5         | ODCB4         | ODCB3   | ODCB2     | ODCB1   | ODCB0   | 0000 0000             | 0000 0000                 |
| F46h            | SLRCONB     | SLRB7   | SLRB6   | SLRB5         | SLRB4         | SLRB3   | SLRB2     | SLRB1   | SLRB0   | 1111 1111             | 1111 1111                 |

## TABLE 3-11: SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-31 (CONTINUED)

Legend: x = unknown, u = unchanged, q =depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

Note 1: Register present on PIC16F18854 devices only.

2: Unimplemented, read as '1'.

#### 6.2.2.2 Internal Oscillator Frequency Adjustment

The internal oscillator is factory-calibrated. This internal oscillator can be adjusted in software by writing to the OSCTUNE register (Register 6-7).

The default value of the OSCTUNE register is 00h. The value is a 6-bit two's complement number. A value of 1Fh will provide an adjustment to the maximum frequency. A value of 20h will provide an adjustment to the minimum frequency.

When the OSCTUNE register is modified, the oscillator frequency will begin shifting to the new frequency. Code execution continues during this shift. There is no indication that the shift has occurred.

OSCTUNE does not affect the LFINTOSC frequency. Operation of features that depend on the LFINTOSC clock source frequency, such as the Power-up Timer (PWRT), Watchdog Timer (WDT), Fail-Safe Clock Monitor (FSCM) and peripherals, are *not* affected by the change in frequency.

### 6.2.2.3 LFINTOSC

The Low-Frequency Internal Oscillator (LFINTOSC) is a factory calibrated 31 kHz internal clock source.

The LFINTOSC is the frequency for the Power-up Timer (PWRT), Watchdog Timer (WDT) and Fail-Safe Clock Monitor (FSCM).

The LFINTOSC is enabled through one of the following methods:

- Programming the RSTOSC<2:0> bits of Configuration Word 1 to enable LFINTOSC.
- Write to the NOSC<2:0> bits of the OSCCON1 register.

Peripherals that use the LFINTOSC are:

- Power-up Timer (PWRT)
- Watchdog Timer (WDT)
- TMR1
- TMR0
- TMR2
- SMT1
- SMT2
- CLKREF
- CLC

#### 6.2.2.4 Oscillator Status and Manual Enable

The 'ready' status of each oscillator is displayed in the OSCSTAT register (Register 6-4). The oscillators can also be manually enabled through the OSCEN register (Register 6-7). Manual enabling makes it possible to verify the operation of the EXTOSC or SOSC crystal oscillators. This can be achieved by enabling the selected oscillator, then watching the corresponding 'ready' state of the oscillator in the OSCSTAT register.

## 6.3 Clock Switching

The system clock source can be switched between external and internal clock sources via software using the New Oscillator Source (NOSC) and New Divider selection request (NDIV) bits of the OSCCON1 register. The following clock sources can be selected using the following:

- External oscillator
- Internal Oscillator Block (INTOSC)

#### 6.3.1 NEW OSCILLATOR SOURCE (NOSC) AND NEW DIVIDER SELECTION REQUEST (NDIV) BITS

The New Oscillator Source (NOSC) and New Divider selection request (NDIV) bits of the OSCCON1 register select the system clock source that is used for the CPU and peripherals.

When new values of NOSC and NDIV are written to OSCCON1, the current oscillator selection will continue to operate while waiting for the new clock source to indicate that it is stable and ready. In some cases, the newly requested source may already be in use, and is ready immediately. In the case of a divider-only change, the new and old sources are the same, so the old source will be ready immediately. The device may enter Sleep while waiting for the switch as described in Section 6.3.3, Clock Switch and Sleep.

When the new oscillator is ready, the New Oscillator is Ready (NOSCR) bit of OSCCON3 and the Clock Switch Interrupt Flag (CSWIF) bit of PIR1 become set (CSWIF = 1). If Clock Switch Interrupts are enabled (CLKSIE = 1), an interrupt will be generated at that time. The Oscillator Ready (ORDY) bit of OSCCON3 can also be polled to determine when the oscillator is ready in lieu of an interrupt.

If the Clock Switch Hold (CSWHOLD) bit of OSCCON3 is clear, the oscillator switch will occur when the New Oscillator is ready bit (NOSCR) is set, and the interrupt (if enabled) will be serviced at the new oscillator setting.

If CSWHOLD is set, the oscillator switch is suspended, while execution continues using the current (old) clock source. When the NOSCR bit is set, software should:

- Set CSWHOLD = 0 so the switch can complete, or
- Copy COSC into NOSC to abandon the switch.

If DOZE is in effect, the switch occurs on the next clock cycle, whether or not the CPU is operating during that cycle.

#### 6.4 Fail-Safe Clock Monitor

The Fail-Safe Clock Monitor (FSCM) allows the device to continue operating should the external oscillator fail. The FSCM is enabled by setting the FCMEN bit in the Configuration Words. The FSCM is applicable to all external Oscillator modes (LP, XT, HS, EC and Secondary Oscillator).





### 6.4.1 FAIL-SAFE DETECTION

The FSCM module detects a failed oscillator by comparing the external oscillator to the FSCM sample clock. The sample clock is generated by dividing the LFINTOSC by 64. See Figure 6-9. Inside the fail detector block is a latch. The external clock sets the latch on each falling edge of the external clock. The sample clock clears the latch on each rising edge of the sample clock. A failure is detected when an entire half-cycle of the sample clock elapses before the external clock goes low.

#### 6.4.2 FAIL-SAFE OPERATION

When the external clock fails, the FSCM switches the device clock to the HFINTOSC at 1 MHz clock frequency and sets the bit flag OSFIF of the PIR1 register. Setting this flag will generate an interrupt if the OSFIE bit of the PIE1 register is also set. The device firmware can then take steps to mitigate the problems that may arise from a failed clock. The system clock will continue to be sourced from the internal clock source until the device firmware successfully restarts the external oscillator and switches back to external operation, by writing to the NOSC and NDIV bits of the OSCCON1 register.

#### 6.4.3 FAIL-SAFE CONDITION CLEARING

The Fail-Safe condition is cleared after a Reset, executing a SLEEP instruction or changing the NOSC and NDIV bits of the OSCCON1 register. When switching to the external oscillator or PLL, the OST is restarted. While the OST is running, the device continues to operate from the INTOSC selected in OSCCON1. When the OST times out, the Fail-Safe condition is cleared after successfully switching to the external clock source. The OSFIF bit should be cleared prior to switching to the external clock source. If the Fail-Safe condition still exists, the OSFIF flag will again become set by hardware.

| Name    | Bit 7  | Bit 6  | Bit 5               | Bit 4  | Bit 3     | Bit 2  | Bit 1  | Bit 0    | Register<br>on Page |
|---------|--------|--------|---------------------|--------|-----------|--------|--------|----------|---------------------|
| INTCON  | GIE    | PEIE   | —                   |        | —         | —      | —      | INTEDG   | 114                 |
| PIE0    | _      | —      | TMR0IE              | IOCIE  | —         | —      | —      | INTE     | 115                 |
| PIE1    | OSFIE  | CSWIE  | —                   | _      | —         | —      | ADTIE  | ADIE     | 116                 |
| PIE2    | _      | ZCDIE  | —                   | _      | —         | —      | C2IE   | C1IE     | 117                 |
| PIE3    | _      | —      | RCIE                | TXIE   | BCL2IE    | SSP2IE | BCL1IE | SSP1IE   | 118                 |
| PIE4    | —      | —      | TMR6IE              | TMR5IE | TMR4IE    | TMR3IE | TMR2IE | TMR1IE   | 119                 |
| PIR0    | _      | —      | TMR0IF              | IOCIF  | —         | —      | —      | INTF     | 124                 |
| PIR1    | OSFIF  | CSWIF  | —                   | -      | —         | —      | ADTIF  | ADIF     | 125                 |
| PIR2    | _      | ZCDIF  | —                   |        | —         | —      | C2IF   | C1IF     | 126                 |
| PIR3    | _      | —      | RCIF                | TXIF   | BCL2IF    | SSP2IF | BCL1IF | SSP1IF   | 127                 |
| PIR4    | _      | —      | TMR6IF              | TMR5IF | TMR4IF    | TMR3IF | TMR2IF | TMR1IF   | 128                 |
| IOCAP   | IOCAP7 | IOCAP6 | IOCAP5              | IOCAP4 | IOCAP3    | IOCAP2 | IOCAP1 | IOCAP0   | 227                 |
| IOCAN   | IOCAN7 | IOCAN6 | IOCAN5              | IOCAN4 | IOCAN3    | IOCAN2 | IOCAN1 | IOCAN0   | 227                 |
| IOCAF   | IOCAF7 | IOCAF6 | IOCAF5              | IOCAF4 | IOCAF3    | IOCAF2 | IOCAF1 | IOCAF0   | 227                 |
| IOCCP   | IOCCP7 | IOCCP6 | IOCCP5              | IOCCP4 | IOCCP3    | IOCCP2 | IOCCP1 | IOCCP0   | 229                 |
| IOCBP   | IOCBP7 | IOCBP6 | IOCBP5              | IOCBP4 | IOCBP3    | IOCBP2 | IOCBP1 | IOCBP0   | 228                 |
| IOCBN   | IOCBN7 | IOCBN6 | IOCBN5              | IOCBN4 | IOCBN3    | IOCBN2 | IOCBN1 | IOCBN0   | 228                 |
| IOCBF   | IOCBF7 | IOCBF6 | IOCBF5              | IOCBF4 | IOCBF3    | IOCBF2 | IOCBF1 | IOCBF0   | 228                 |
| IOCCN   | IOCCN7 | IOCCN6 | IOCCN5              | IOCCN4 | IOCCN3    | IOCCN2 | IOCCN1 | IOCCN0   | 229                 |
| IOCCF   | IOCCF7 | IOCCF6 | IOCCF5              | IOCCF4 | IOCCF3    | IOCCF2 | IOCCF1 | IOCCF0   | 229                 |
| IOCEP   |        | _      | _                   |        | IOCEP3    | _      | _      | _        | 230                 |
| IOCEN   | _      | _      | _                   | _      | IOCEN3    | _      | _      | _        | 230                 |
| IOCEF   | _      | _      | _                   | _      | IOCEF3    | _      | _      | _        | 231                 |
| STATUS  | _      | _      | _                   | TO     | PD        | Z      | DC     | С        | 26                  |
| VREGCON | _      | _      | _                   | _      | _         | _      | VREGPM | Reserved | 139                 |
| CPUDOZE | IDLEN  | DOZEN  | ROI DOE — DOZE<2:0> |        |           |        | •      | 140      |                     |
| WDTCON0 | _      |        |                     | V      | VDTPS<4:0 | >      |        | SWDTEN   | 146                 |
| IOCEP   | _      | —      | —                   | _      | IOCEP3    | —      | —      | —        | 230                 |
| IOCEN   | —      | —      | —                   | —      | IOCEN3    | —      | —      | —        | 230                 |
| IOCEF   |        | —      | —                   |        | IOCEF3    | —      | —      | —        | 231                 |

## TABLE 8-1: SUMMARY OF REGISTERS ASSOCIATED WITH POWER-DOWN MODE

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used in Power-Down mode.

#### 10.4.2 NVM UNLOCK SEQUENCE

The unlock sequence is a mechanism that protects the NVM from unintended self-write programming or erasing. The sequence must be executed and completed without interruption to successfully complete any of the following operations:

- PFM Row Erase
- Load of PFM write latches
- · Write of PFM write latches to PFM memory
- Write of PFM write latches to User IDs
- Write to EEPROM

The unlock sequence consists of the following steps and must be completed in order:

- Write 55h to NVMCON2
- Write AAh to NMVCON2
- · Set the WR bit of NVMCON1

Once the WR bit is set, the processor will stall internal operations until the operation is complete and then resume with the next instruction.

| Note: | The two NOP instructions after setting the |
|-------|--------------------------------------------|
|       | WR bit that were required in previous      |
|       | devices are not required for               |
|       | PIC16(L)F18854 devices. See Figure 10-     |
|       | 2.                                         |

Since the unlock sequence must not be interrupted, global interrupts should be disabled prior to the unlock sequence and re-enabled after the unlock sequence is completed.

#### EXAMPLE 10-2: NVM UNLOCK SEQUENCE



## FIGURE 10-2: NVM UNLOCK



## 11.7 Configuring the CRC

The following steps illustrate how to properly configure the CRC.

- Determine if the automatic Program Memory scan will be used with the scanner or manual calculation through the SFR interface and perform the actions specified in Section 11.4 "CRC Data Sources", depending on which decision was made.
- 2. If desired, seed a starting CRC value into the CRCACCH/L registers.
- 3. Program the CRCXORH/L registers with the desired generator polynomial.
- Program the DLEN<3:0> bits of the CRCCON1 register with the length of the data word – 1 (refer to Example 11-1). This determines how many times the shifter will shift into the accumulator for each data word.
- Program the PLEN<3:0> bits of the CRCCON1 register with the length of the polynomial – 2 (refer to Example 11-1).
- Determine whether shifting in trailing zeros is desired and set the ACCM bit of CRCCON0 register appropriately.
- 7. Likewise, determine whether the MSb or LSb should be shifted first and write the SHIFTM bit of CRCCON0 register appropriately.
- 8. Write the CRCGO bit of the CRCCON0 register to begin the shifting process.
- 9a. If manual SFR entry is used, monitor the FULL bit of CRCCON0 register. When FULL = 0, another word of data can be written to the CRCDATH/L registers, keeping in mind that CRCDATH should be written first if the data has >8 bits, as the shifter will begin upon the CRCDATL register being written.
- 9b. If the scanner is used, the scanner will automatically stuff words into the CRCDATH/L registers as needed, as long as the SCANGO bit is set.
- 10a. If using the Flash memory scanner, monitor the SCANIF (or the SCANGO bit) for the scanner to finish pushing information into the CRCDATA registers. After the scanner is completed, monitor the CRCIF (or the BUSY bit) to determine that the CRC has been completed and the check value can be read from the CRCACC registers. If both the interrupt flags are set (or both BUSY and SCANGO bits are cleared), the completed CRC calculation can be read from the CRCACCH/L registers.
- 10b.If manual entry is used, monitor the CRCIF (or BUSY bit) to determine when the CRCACC registers will hold the check value.

## 11.8 Program Memory Scan Configuration

If desired, the Program Memory Scan module may be used in conjunction with the CRC module to perform a CRC calculation over a range of program memory addresses. In order to set up the Scanner to work with the CRC you need to perform the following steps:

- Set the EN bit to enable the module. This can be performed at any point preceding the setting of the SCANGO bit, but if it gets disabled, all internal states of the Scanner are reset (registers are unaffected).
- Choose which memory access mode is to be used (see Section 11.10 "Scanning Modes") and set the MODE bits of the SCANCON0 register appropriately.
- 3. Based on the memory access mode, set the INTM bits of the SCANCON0 register to the appropriate interrupt mode (see Section 11.10.5 "Interrupt Interaction")
- 4. Set the SCANLADRL/H and SCANHADRL/H registers with the beginning and ending locations in memory that are to be scanned.
- 5. Begin the scan by setting the SCANGO bit in the SCANCON0 register. The scanner will wait (CRCGO must be set) for the signal from the CRC that it is ready for the first Flash memory location, then begin loading data into the CRC. It will continue to do so until it either hits the configured end address or an address that is unimplemented on the device, at which point the SCANGO bit will clear, Scanner functions will cease, and the SCANIF interrupt will be triggered. Alternately, the SCANGO bit can be cleared in software if desired.

### **11.9** Scanner Interrupt

The scanner will trigger an interrupt when the SCANGO bit transitions from '1' to '0'. The SCANIF interrupt flag of PIR7 is set when the last memory location is reached and the data is entered into the CRCDATA registers. The SCANIF bit can only be cleared in software. The SCAN interrupt enable is the SCANIE bit of the PIE7 register.

## 11.10 Scanning Modes

The memory scanner can scan in four modes: Burst, Peek, Concurrent, and Triggered. These modes are controlled by the MODE bits of the SCANCON0 register. The four modes are summarized in Table 11-1.

| REGISTER IT-10. SCANTRIG. SCAN TRIGGER SELECTION REGISTER | REGISTER 11-16: | SCANTRIG: SCAN TRIGGER SELECTION REGISTER |
|-----------------------------------------------------------|-----------------|-------------------------------------------|
|-----------------------------------------------------------|-----------------|-------------------------------------------|

| Legend: |     |     |     |     |      |         |         |
|---------|-----|-----|-----|-----|------|---------|---------|
|         |     |     |     |     |      |         |         |
| bit 7   |     |     |     |     |      |         | bit 0   |
| —       | _   | —   | _   |     | TSEL | _<3:0>  |         |
| U-0     | U-0 | U-0 | U-0 | U-0 | U-0  | R/W-0/0 | R/W-0/0 |

| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
|----------------------|----------------------|-------------------------------------------------------|
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-4 | Unimplemented: Read as '0'                           |
|---------|------------------------------------------------------|
| bit 3-0 | TSEL<3:0>: Scanner Data Trigger Input Selection bits |
|         | 1111-1010 = Reserved                                 |
|         | 1001 = SMT2_Match                                    |
|         | 1000 = SMT1_Match                                    |
|         | 0111 = TMR5_Overflow                                 |
|         | 0110 = TMR4_postscaled                               |
|         | 0101 = TMR3_Overflow                                 |
|         | 0100 = TMR2_postscaled                               |
|         | 0011 = TMR1_Overflow                                 |
|         | 0010 = TMR0_Overflow                                 |
|         | 0001 = CLKR                                          |

0000 = LFINTOSC

#### TABLE 11-4: SUMMARY OF REGISTERS ASSOCIATED WITH CRC

| Name      | Bit 7                                   | Bit 6                              | Bit 5    | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|-----------|-----------------------------------------|------------------------------------|----------|--------|--------|--------|--------|--------|---------------------|
| CRCACCH   |                                         |                                    |          | ACC<   | 15:8>  |        |        |        | 174                 |
| CRCACCL   |                                         |                                    |          | ACC<   | :7:0>  |        |        |        | 174                 |
| CRCCON0   | EN                                      | EN CRCGO BUSY ACCM — — SHIFTM FULL |          |        |        |        | 173    |        |                     |
| CRCCON1   |                                         | DI                                 | LEN<3:0> |        |        | PLEN   | <3:0>  |        | 173                 |
| CRCDATH   |                                         |                                    |          | DAT<   | 15:8>  |        |        |        | 174                 |
| CRCDATL   |                                         |                                    |          | DAT<   | 7:0>   |        |        |        | 174                 |
| CRCSHIFTH |                                         | SHIFT<15:8>                        |          |        |        |        |        |        | 175                 |
| CRCSHIFTL | SHIFT<7:0>                              |                                    |          |        |        |        |        | 175    |                     |
| CRCXORH   |                                         | XOR<15:8>                          |          |        |        |        |        |        | 175                 |
| CRCXORL   | XOR<7:1> —                              |                                    |          |        |        |        |        | 175    |                     |
| INTCON    | GIE                                     | PEIE                               |          | _      |        |        | _      | INTEDG | 114                 |
| PIE4      | —                                       | —                                  | TMR6IE   | TMR5IE | TMR4IE | TMR3IE | TMR2IE | TMR1IE | 119                 |
| PIR4      | —                                       | —                                  | TMR6IF   | TMR5IF | TMR4IF | TMR3IF | TMR2IF | TMR1IF | 128                 |
| SCANCON0  | EN SCANGO BUSY INVALID INTM - MODE<1:0> |                                    |          |        |        |        | 176    |        |                     |
| SCANHADRH | HADR<15:8>                              |                                    |          |        |        |        |        | 178    |                     |
| SCANHADRL | HADR<7:0>                               |                                    |          |        |        |        | 178    |        |                     |
| SCANLADRH | LADR<15:8>                              |                                    |          |        |        |        | 177    |        |                     |
| SCANLADRL |                                         | LADR<7:0>                          |          |        |        |        |        | 177    |                     |
| SCANTRIG  | _                                       | _                                  | _        | _      |        | TSEL   | <3:0>  |        | 179                 |

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used for the CRC module.

\* Page provides register information.

#### 12.4.5 INPUT THRESHOLD CONTROL

The INLVLA register (Register 12-9) controls the input voltage threshold for each of the available PORTA input pins. A selection between the Schmitt Trigger CMOS or the TTL Compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTA register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See Table 37-4 for more information on threshold levels.

**Note:** Changing the input threshold selection should be performed while all peripheral modules are disabled. Changing the threshold level during the time a module is active may inadvertently generate a transition associated with an input pin, regardless of the actual voltage level on that pin.

#### 12.4.6 ANALOG CONTROL

The ANSELA register (Register 12-5) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELA bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELA bits has no effect on digital output functions. A pin with its TRIS bit clear and its ANSEL bit set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

| Note: | The ANSELA bits default to the Analog        |
|-------|----------------------------------------------|
|       | mode after Reset. To use any pins as         |
|       | digital general purpose or peripheral        |
|       | inputs, the corresponding ANSEL bits         |
|       | must be initialized to '0' by user software. |

#### 12.4.7 WEAK PULL-UP CONTROL

The WPUA register (Register 12-6) controls the individual weak pull-ups for each PORT pin.

#### 12.4.8 CURRENT-CONTROL DRIVE MODE CONTROL

The CCDPA and CCDNA registers (Register 12-9) and (Register 12-10) control the Current-Controlled Drive mode for both the positive-going and negative-going drivers. When a CCDPA[y] or CCDNA[y] bit is set and the CCDEN bit of the CCDCON register is set, the current-controlled mode is enabled for the corresponding port pin. When the CCDPA[y] or CCDNA[y] bit is clear, the current-controlled mode for the corresponding port pin is disabled. If the CCDPA[y] or CCDNA[y] bit is set and the CCDEN bit is clear, operation of the port pin is undefined (see **Section 12.1.1 "Current-Controlled Drive"**).

#### 12.4.9 PORTA FUNCTIONS AND OUTPUT PRIORITIES

Each PORTA pin is multiplexed with other functions.

Each pin defaults to the PORT latch data after Reset. Other output functions are selected with the peripheral pin select logic or by enabling an analog output, such as the DAC. See **Section 13.0 "Peripheral Pin Select (PPS) Module"** for more information.

Analog input functions, such as ADC and comparator inputs are not shown in the peripheral pin select lists. Digital output functions may continue to control the pin when it is in Analog mode.

#### REGISTER 12-4: LATA: PORTA DATA LATCH REGISTER

| R/W-1/1 | R/W-1/1 | R/W-x/u | R/W-x/u | R/W-1/1 | R/W-x/u | R/W-x/u | R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| LATA7   | LATA6   | LATA5   | LATA4   | LATA3   | LATA2   | LATA1   | LATA0   |
| bit 7   |         |         |         |         |         |         | bit 0   |
|         |         |         |         |         |         |         |         |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 LATA<7:0>: RA<7:0> Output Latch Value bits<sup>(1)</sup>

**Note 1:** Writes to PORTA are actually written to corresponding LATA register. Reads from PORTA register is return of actual I/O pin values.

#### REGISTER 12-5: ANSELA: PORTA ANALOG SELECT REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| ANSA7   | ANSA6   | ANSA5   | ANSA4   | ANSA3   | ANSA2   | ANSA1   | ANSA0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 ANSA<7:0>: Analog Select between Analog or Digital Function on pins RA<7:0>, respectively

1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.

0 = Digital I/O. Pin is assigned to port or digital special function.

**Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

#### REGISTER 12-25: ANSELC: PORTC ANALOG SELECT REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| ANSC7   | ANSC6   | ANSC5   | ANSC4   | ANSC3   | ANSC2   | ANSC1   | ANSC0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-0 | <b>ANSC&lt;7:0&gt;</b> : Analog Select between Analog or Digital Function on Pins RC<7:0>, respectively <sup>(1)</sup> |
|---------|------------------------------------------------------------------------------------------------------------------------|
|         | 0 = Digital I/O. Pin is assigned to port or digital special function.                                                  |
|         | 1 = Analog input. Pin is assigned as analog input <sup>(1)</sup> . Digital input buffer disabled.                      |

**Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

#### REGISTER 12-26: WPUC: WEAK PULL-UP PORTC REGISTER

| R/W-0/0 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| WPUC7   | WPUC6   | WPUC5   | WPUC4   | WPUC3   | WPUC2   | WPUC1   | WPUC0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 WPUC<7:0>: Weak Pull-up Register bits<sup>(1)</sup>

- 1 = Pull-up enabled
- 0 = Pull-up disabled

Note 1: The weak pull-up device is automatically disabled if the pin is configured as an output.

| <b>REGISTER</b>  | 14-6: PMD5                                                             | - PMD CON                                                             | <b>FROL REGIS</b>                | STER 5               |                  |                  |              |
|------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------|----------------------|------------------|------------------|--------------|
| R/W-0/0          | R/W-0/0                                                                | U-0                                                                   | R/W-0/0                          | R/W-0/0              | R/W-0/0          | R/W-0/0          | R/W-0/0      |
| SMT2MD           | SMT1MD                                                                 | —                                                                     | CLC4MD                           | CLC3MD               | CLC2MD           | CLC1MD           | DSMMD        |
| bit 7            |                                                                        |                                                                       |                                  |                      |                  |                  | bit 0        |
|                  |                                                                        |                                                                       |                                  |                      |                  |                  |              |
| Legend:          |                                                                        |                                                                       |                                  |                      |                  |                  |              |
| R = Readable     | e bit                                                                  | W = Writable                                                          | oit                              | U = Unimplem         | nented bit, read | l as '0'         |              |
| u = Bit is unc   | hanged                                                                 | x = Bit is unkn                                                       | own                              | -n/n = Value a       | t POR and BO     | R/Value at all o | other Resets |
| '1' = Bit is set | t                                                                      | '0' = Bit is clea                                                     | ared                             | q = Value dep        | ends on condit   | ion              |              |
| bit 7<br>bit 6   | <b>SMT2MD:</b> Dis<br>1 = SMT2 mo<br>0 = SMT2 mo<br><b>SMT1MD:</b> Dis | sable Signal Me<br>odule disabled<br>odule enabled<br>sable Signal Me | easurement Tir<br>easurement Tir | ner2 bit<br>ner1 bit |                  |                  |              |
| bit 5            | 1 = SMT1 mc<br>0 = SMT1 mc                                             | odule disabled<br>odule enabled<br><b>ted:</b> Read as '(             | ),                               |                      |                  |                  |              |
| bit 4            | <b>CLC4MD:</b> Dis<br>1 = CLC4 mc<br>0 = CLC4 mc                       | able CLC4 bit<br>odule disabled<br>odule enabled                      |                                  |                      |                  |                  |              |
| bit 3            | <b>CLC3MD:</b> Dis<br>1 = CLC3 mc<br>0 = CLC3 mc                       | able CLC3 bit<br>dule disabled<br>dule enabled                        |                                  |                      |                  |                  |              |
| bit 2            | CLC2MD: Dis<br>1 = CLC2 mc<br>0 = CLC2 mc                              | able CLC2 bit<br>dule disabled<br>dule enabled                        |                                  |                      |                  |                  |              |
| bit 1            | <b>CLC1MD:</b> Dis<br>1 = CLC1 mc<br>0 = CLC1 mc                       | able CLC bit<br>dule disabled<br>dule enabled                         |                                  |                      |                  |                  |              |
| bit 0            | <b>DSMMD:</b> Disa<br>1 = DSM mod<br>0 = DSM mod                       | able Data Signa<br>dule disabled<br>dule enabled                      | al Modulator bi                  | t                    |                  |                  |              |

## FIGURE 20-12: CWG SHUTDOWN BLOCK DIAGRAM



PIC16(L)F18854

### 20.12 Configuring the CWG

The following steps illustrate how to properly configure the CWG.

- 1. Ensure that the TRIS control bits corresponding to the desired CWG pins for your application are set so that the pins are configured as inputs.
- 2. Clear the EN bit, if not already cleared.
- 3. Set desired mode of operation with the MODE bits.
- 4. Set desired dead-band times, if applicable to mode, with the CWGxDBR and CWGxDBF registers.
- 5. Setup the following controls in the CWGxAS0 and CWGxAS1 registers.
  - a. Select the desired shutdown source.
  - b. Select both output overrides to the desired levels (this is necessary even if not using autoshutdown because start-up will be from a shutdown state).
  - c. Set which pins will be affected by auto-shutdown with the CWGxAS1 register.
  - d. Set the SHUTDOWN bit and clear the REN bit.
- 6. Select the desired input source using the CWGxISM register.
- 7. Configure the following controls.
  - a. Select desired clock source using the CWGxCLKCON register.
  - b. Select the desired output polarities using the CWGxCON1 register.
  - c. Set the output enables for the desired outputs.
- 8. Set the EN bit.
- Clear TRIS control bits corresponding to the desired output pins to configure these pins as outputs.
- 10. If auto-restart is to be used, set the REN bit and the SHUTDOWN bit will be cleared automatically. Otherwise, clear the SHUTDOWN bit to start the CWG.

#### 20.12.1 PIN OVERRIDE LEVELS

The levels driven to the output pins, while the shutdown input is true, are controlled by the LSBD and LSAC bits of the CWGxAS0 register. LSBD<1:0> controls the CWGxB and D override levels and LSAC<1:0> controls the CWGxA and C override levels. The control bit logic level corresponds to the output logic drive level while in the shutdown state. The polarity control does not affect the override level.

#### 20.12.2 AUTO-SHUTDOWN RESTART

After an auto-shutdown event has occurred, there are two ways to resume operation:

- · Software controlled
- Auto-restart

The restart method is selected with the REN bit of the CWGxCON2 register. Waveforms of software controlled and automatic restarts are shown in Figure 20-13 and Figure 20-14.

#### 20.12.2.1 Software Controlled Restart

When the REN bit of the CWGxAS0 register is cleared, the CWG must be restarted after an auto-shutdown event by software. Clearing the shutdown state requires all selected shutdown inputs to be low, otherwise the SHUTDOWN bit will remain set. The overrides will remain in effect until the first rising edge event after the SHUTDOWN bit is cleared. The CWG will then resume operation.

#### 20.12.2.2 Auto-Restart

When the REN bit of the CWGxCON2 register is set, the CWG will restart from the auto-shutdown state automatically. The SHUTDOWN bit will clear automatically when all shutdown sources go low. The overrides will remain in effect until the first rising edge event after the SHUTDOWN bit is cleared. The CWG will then resume operation.





#### 23.4.2 PRECHARGE CONTROL

The precharge stage is an optional period of time that brings the external channel and internal sample and hold capacitor to known voltage levels. Precharge is enabled by writing a non-zero value to the ADPRE register. This stage is initiated when an ADC conversion begins, either from setting the ADGO bit, a special event trigger, or a conversion restart from the computation functionality. If the ADPRE register is cleared when an ADC conversion begins, this stage is skipped.

During the precharge time, CHOLD is disconnected from the outer portion of the sample path that leads to the external capacitive sensor and is connected to either VDD or VSS, depending on the value of the ADPPOL bit of ADCON1. At the same time, the port pin logic of the selected analog channel is overridden to drive a digital high or low out, in order to precharge the outer portion of the ADC's sample path, which includes the external sensor. The output polarity of this override is also determined by the ADPPOL bit of ADCON1. The amount of time that this charging needs is controlled by the ADPRE register.

| Note: | The external charging overrides the TRIS       |
|-------|------------------------------------------------|
|       | setting of the respective I/O pin. If there is |
|       | a device attached to this pin, precharge       |
|       | should not be used.                            |

#### 23.4.3 ACQUISITION CONTROL

The Acquisition stage is an optional time for the voltage on the internal sample and hold capacitor to charge or discharge from the selected analog channel. This acquisition time is controlled by the ADACQ register. When ADPRE=0, acquisition starts at the beginning of conversion. When ADPRE=1, the acquisition stage begins when precharge ends.

At the start of the acquisition stage, the port pin logic of the selected analog channel is overridden to turn off the digital high/low output drivers so they do not affect the final result of the charge averaging. Also, the selected ADC channel is connected to CHOLD. This allows charge averaging to proceed between the precharged channel and the CHOLD capacitor.

Note: When ADPRE!=0, acquisition time cannot be '0'. In this case, setting ADACQ to '0' will set a maximum acquisition time (256 ADC clock cycles). When precharge is disabled, setting ADACQ to '0' will disable hardware acquisition time control.

### 23.4.4 GUARD RING OUTPUTS

The purpose of the guard ring is to generate a signal in phase with the CVD sensing signal to minimize the effects of the parasitic capacitance on sensing electrodes. It also can be used as a mutual drive for mutual capacitive sensing. For more information about active guard and mutual drive, see Application Note AN1478, "*mTouch<sup>TM</sup> Sensing Solution Acquisition Methods Capacitive Voltage Divider*" (DS01478).

Figure 23-8 shows a typical guard ring circuit. CGUARD represents the capacitance of the guard ring trace placed on the PCB board. The user selects values for RA and RB that will create a voltage profile on CGUARD, which will match the selected acquisition channel.

The ADC has two guard ring drive outputs, ADGRDA and ADGRDB. These outputs can be routed through PPS controls to I/O pins (see **Section 13.0 "Peripheral Pin Select (PPS) Module**" for details). The polarity of these outputs are controlled by the ADGPOL and ADIPEN bits of ADCON1.

At the start of the first precharge stage, both outputs are set to match the ADGPOL bit of ADCON1. Once the acquisition stage begins, ADGRDA changes polarity, while ADGRDB remains unchanged. When performing a double sample conversion, setting the ADIPEN bit of ADCON1 causes both guard ring outputs to transition to the opposite polarity of ADGPOL at the start of the second precharge stage, and ADGRDA toggles again for the second acquisition. For more information on the timing of the guard ring output, refer to Figure 23-8 and Figure 23-9.



#### 32.6.4 HIGH AND LOW MEASURE MODE

This mode measures the high and low pulse time of the SMTSIGx relative to the SMT clock. It begins incrementing the SMTxTMR on a rising edge on the SMTSIGx input, then updates the SMTxCPW register with the value and resets the SMTxTMR on a falling edge, starting to increment again. Upon observing another rising edge, it updates the SMTxCPR register with its current value and once again resets the SMTxTMR value and begins incrementing again. See Figure 32-8 and Figure 32-9.









## 36.0 INSTRUCTION SET SUMMARY

Each instruction is a 14-bit word containing the operation code (opcode) and all required operands. The opcodes are broken into three broad categories.

- · Byte Oriented
- Bit Oriented
- · Literal and Control

The literal and control category contains the most varied instruction word format.

Table 36-4 lists the instructions recognized by the MPASM<sup>TM</sup> assembler.

All instructions are executed within a single instruction cycle, with the following exceptions, which may take two or three cycles:

- Subroutine takes two cycles (CALL, CALLW)
- Returns from interrupts or subroutines take two cycles (RETURN, RETLW, RETFIE)
- Program branching takes two cycles (GOTO, BRA, BRW, BTFSS, BTFSC, DECFSZ, INCSFZ)
- One additional instruction cycle will be used when any instruction references an indirect file register and the file select register is pointing to program memory.

One instruction cycle consists of 4 oscillator cycles; for an oscillator frequency of 4 MHz, this gives a nominal instruction execution rate of 1 MHz.

All instruction examples use the format '0xhh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit.

### 36.1 Read-Modify-Write Operations

Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction, or the destination designator 'd'. A read operation is performed on a register even if the instruction writes to that register.

## TABLE 36-1:OPCODE FIELD<br/>DESCRIPTIONS

| Field | Description                                                                                                                                                                       |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                              |
| W     | Working register (accumulator)                                                                                                                                                    |
| b     | Bit address within an 8-bit file register                                                                                                                                         |
| k     | Literal field, constant data or label                                                                                                                                             |
| x     | Don't care location (= $0$ or 1).<br>The assembler will generate code with x = $0$ .<br>It is the recommended form of use for<br>compatibility with all Microchip software tools. |
| d     | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1.                                                                     |
| n     | FSR or INDF number. (0-1)                                                                                                                                                         |
| mm    | Prepost increment-decrement mode selection                                                                                                                                        |

#### TABLE 36-2: ABBREVIATION DESCRIPTIONS

| Field | Description     |
|-------|-----------------|
| PC    | Program Counter |
| TO    | Time-Out bit    |
| С     | Carry bit       |
| DC    | Digit Carry bit |
| Z     | Zero bit        |
| PD    | Power-Down bit  |

## 36.2 Instruction Descriptions

| ADDFSR           | Add Literal to FSRn                                                                              |  |
|------------------|--------------------------------------------------------------------------------------------------|--|
| Syntax:          | [label]ADDFSR FSRn, k                                                                            |  |
| Operands:        | $-32 \le k \le 31$<br>n $\in$ [ 0, 1]                                                            |  |
| Operation:       | $FSR(n) + k \rightarrow FSR(n)$                                                                  |  |
| Status Affected: | None                                                                                             |  |
| Description:     | The signed 6-bit literal 'k' is added to<br>the contents of the FSRnH:FSRnL<br>register pair.    |  |
|                  | FSRn is limited to the range<br>0000h-FFFFh. Moving beyond these<br>bounds will cause the FSR to |  |

| ANDLW            | AND literal with W                                                                                              |
|------------------|-----------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] ANDLW k                                                                                        |
| Operands:        | $0 \leq k \leq 255$                                                                                             |
| Operation:       | (W) .AND. (k) $\rightarrow$ (W)                                                                                 |
| Status Affected: | Z                                                                                                               |
| Description:     | The contents of W register are<br>AND'ed with the 8-bit literal 'k'. The<br>result is placed in the W register. |

| ADDLW            | Add literal and W                                                                                                   |
|------------------|---------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] ADDLW k                                                                                            |
| Operands:        | $0 \leq k \leq 255$                                                                                                 |
| Operation:       | $(W) + k \to (W)$                                                                                                   |
| Status Affected: | C, DC, Z                                                                                                            |
| Description:     | The contents of the W register are<br>added to the 8-bit literal 'k' and the<br>result is placed in the W register. |

wrap-around.

| ANDWF            | AND W with f                                                                                                                                                    |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] ANDWF f,d                                                                                                                                      |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                 |
| Operation:       | (W) .AND. (f) $\rightarrow$ (destination)                                                                                                                       |
| Status Affected: | Z                                                                                                                                                               |
| Description:     | AND the W register with register 'f'. If<br>'d' is '0', the result is stored in the W<br>register. If 'd' is '1', the result is stored<br>back in register 'f'. |

| ADDWF            | Add W and f                                                                                                                                                                     |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] ADDWF f,d                                                                                                                                                      |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                 |
| Operation:       | (W) + (f) $\rightarrow$ (destination)                                                                                                                                           |
| Status Affected: | C, DC, Z                                                                                                                                                                        |
| Description:     | Add the contents of the W register<br>with register 'f'. If 'd' is '0', the result is<br>stored in the W register. If 'd' is '1', the<br>result is stored back in register 'f'. |

| ASRF             | Arithmetic Right Shift                                                                                                                                                                                                              |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label]ASRF f{,d}                                                                                                                                                                                                                   |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \ \in \ [0,1] \end{array}$                                                                                                                                                                 |
| Operation:       | (f<7>)→ dest<7><br>(f<7:1>) → dest<6:0>,<br>(f<0>) → C,                                                                                                                                                                             |
| Status Affected: | C, Z                                                                                                                                                                                                                                |
| Description:     | The contents of register 'f' are shifted<br>one bit to the right through the Carry<br>flag. The MSb remains unchanged. If<br>'d' is '0', the result is placed in W. If 'd'<br>is '1', the result is stored back in<br>register 'f'. |



#### ADDWFC ADD W and CARRY bit to f

| Syntax:          | [ <i>label</i> ] ADDWFC f {,d}                                                                                                                                            |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                         |
| Operation:       | $(W) + (f) + (C) \rightarrow dest$                                                                                                                                        |
| Status Affected: | C, DC, Z                                                                                                                                                                  |
| Description:     | Add W, the Carry flag and data mem-<br>ory location 'f'. If 'd' is '0', the result is<br>placed in W. If 'd' is '1', the result is<br>placed in data memory location 'f'. |