



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 32MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 25                                                                          |
| Program Memory Size        | 7KB (4K x 14)                                                               |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 512 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 24x10b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                              |
| Supplier Device Package    | 28-SSOP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf18854-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3.0 MEMORY ORGANIZATION

These devices contain the following types of memory:

- Program Memory
  - Configuration Words
  - Device ID
  - User ID
  - Program Flash Memory
- Data Memory
  - Core Registers
  - Special Function Registers
  - General Purpose RAM
  - Common RAM
  - Data EEPROM Memory

The following features are associated with access and control of program memory and data memory:

- PCL and PCLATH
- Stack
- Indirect Addressing
- NVMREG access

#### TABLE 3-1:DEVICE SIZES AND ADDRESSES

| Device         | Program Memory Size (Words) | Last Program Memory Address |
|----------------|-----------------------------|-----------------------------|
| PIC16(L)F18854 | 4096                        | 0FFFh                       |

#### 3.1 Program Memory Organization

The enhanced mid-range core has a 15-bit program counter capable of addressing 32K x 14 program memory space. Table 3-1 shows the memory sizes implemented. Accessing a location above these boundaries will cause a wrap-around within the implemented memory space. The Reset vector is at 0000h and the interrupt vector is at 0004h (see Figure 3-1).

|              | BANK 24                             |              | BANK 25                             |              | BANK 26                             |              | BANK 27                             |              | BANK 28                                          |      | BANK 29                                          |              | BANK 30                                           |                                                                              | BANK 31                                                                                                         |
|--------------|-------------------------------------|--------------|-------------------------------------|--------------|-------------------------------------|--------------|-------------------------------------|--------------|--------------------------------------------------|------|--------------------------------------------------|--------------|---------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| C00h         | Core Registers<br>(Table 3-2)       | C80h         | Core Registers<br>(Table 3-2)       | D00h         | Core Registers<br>(Table 3-2)       | D80h         | Core Registers<br>(Table 3-2)       | E00h         | Core Registers<br>(Table 3-2)                    | E80h | Core Registers<br>(Table 3-2)                    | F00h         | Core Registers<br>(Table 3-2)                     | F80h                                                                         | Core Registers<br>(Table 3-2)                                                                                   |
| C0Bh         |                                     | C8Bh         |                                     | D0Bh         |                                     | D8Bh         |                                     | E0Bh         |                                                  | E8Bh |                                                  | F0Bh         |                                                   | F8Bh                                                                         |                                                                                                                 |
| COCh         | Unimplemented<br>Read as '0'        | C8Ch         | Unimplemented<br>Read as '0'        | DoCh         | Unimplemented<br>Read as '0'        | D8Ch         | Unimplemented<br>Read as '0'        | EOCh         | See Table 3-7 for<br>register mapping<br>details | E8Ch | See Table 3-8 for<br>register mapping<br>details | FOCh         | See Tables 3-9<br>for register<br>mapping details | F8Ch<br>FE3h                                                                 | Unimplemented<br>Read as '0'                                                                                    |
| C6Fh         |                                     | CEFh         |                                     | D6Fh         |                                     | DEFh         |                                     | E6Fh         |                                                  | EEFh |                                                  | F6Fh         |                                                   | FE4h<br>FE5h<br>FE6h<br>FE7h<br>FE8h<br>FE9h<br>FEAh<br>FECh<br>FECh<br>FEFh | STATUS_SHAD<br>WREG_SHAD<br>BSR_SHAD<br>PCLATH_SHAD<br>FSR0L_SHAD<br>FSR0H_SHAD<br>FSR1L_SHAD<br>FSR1H_SHAD<br> |
| C70h<br>C7Fh | Common RAM<br>Accesses<br>70h – 7Fh | CF0h<br>CFFh | Common RAM<br>Accesses<br>70h – 7Fh | D70h<br>D7Fh | Common RAM<br>Accesses<br>70h – 7Fh | DF0h<br>DFFh | Common RAM<br>Accesses<br>70h – 7Fh | E70h<br>E7Fh | Common RAM<br>Accesses<br>70h – 7Fh              | EF0h | Common RAM<br>Accesses<br>70h – 7Fh              | F70h<br>F7Fh | Common RAM<br>Accesses<br>70h – 7Fh               | FF0h<br>FFFh                                                                 | Common RAM<br>Accesses<br>70h – 7Fh                                                                             |

# TABLE 3-6:PIC16(L)F18854 MEMORY MAP BANK 24-31

Legend: = Unimplemented data memory locations, read as '0'.

|         | Next                                            | D'' 7         | 511.0   | D'' 5 | 511.4 | 510          |       | <b>B</b> 11.4 | 511.0 | Value on: | Value on all |
|---------|-------------------------------------------------|---------------|---------|-------|-------|--------------|-------|---------------|-------|-----------|--------------|
| Address | Name                                            | Bit /         | BIT 6   | Bit 5 | Bit 4 | Bit 3        | Bit 2 | Bit 1         | Bit 0 | POR, BOR  | other Resets |
| Bank 3  |                                                 |               |         |       |       |              |       |               |       |           |              |
|         | CPU CORE REGISTERS; see Table 3-2 for specifics |               |         |       |       |              |       |               |       |           |              |
| 18Ch    | SSP1BUF                                         |               |         |       | S     | SPBUF<7:0>   |       |               |       | xxxx xxxx | XXXX XXXX    |
| 18Dh    | SSP1ADD                                         |               |         |       | S     | SPADD<7:0>   |       |               |       | 0000 0000 | 0000 0000    |
| 18Eh    | SSP1MSK                                         |               |         |       | S     | SPMSK<7:0>   |       |               |       | 1111 1111 | 1111 1111    |
| 18Fh    | SSP1STAT                                        | SMP           | CKE     | D/A   | Р     | S            | R/W   | UA            | BF    | 0000 0000 | 0000 0000    |
| 190h    | SSP1CON1                                        | WCOL          | SSPOV   | SSPEN | СКР   |              | SSPM  | <3:0>         |       | 0000 0000 | 0000 0000    |
| 191h    | SSP1CON2                                        | GCEN          | ACKSTAT | ACKDT | ACKEN | RCEN         | PEN   | RSEN          | SEN   | 0000 0000 | 0000 0000    |
| 192h    | SSP1CON3                                        | ACKTIM        | PCIE    | SCIE  | BOEN  | SDAHT        | SBCDE | AHEN          | DHEN  | 0000 0000 | 0000 0000    |
| 193h    | _                                               |               |         |       | U     | nimplemented |       |               |       | —         | —            |
| 194h    | -                                               |               |         |       | U     | nimplemented |       |               |       | -         | —            |
| 195h    | -                                               |               |         |       | U     | nimplemented |       |               |       | -         | _            |
| 196h    | SSP2BUF                                         |               |         |       | S     | SPBUF<7:0>   |       |               |       | xxxx xxxx | XXXX XXXX    |
| 197h    | SSP2ADD                                         |               |         |       | S     | SPADD<7:0>   |       |               |       | 0000 0000 | 0000 0000    |
| 198h    | SSP2MSK                                         |               |         |       | S     | SPMSK<7:0>   |       |               |       | 1111 1111 | 1111 1111    |
| 199h    | SSP2STAT                                        | SMP           | CKE     | D/A   | Р     | S            | R/W   | UA            | BF    | 0000 0000 | 0000 0000    |
| 19Ah    | SSP2CON1                                        | WCOL          | SSPOV   | SSPEN | СКР   |              | SSPM  | <3:0>         |       | 0000 0000 | 0000 0000    |
| 19Bh    | SSP2CON2                                        | GCEN          | ACKSTAT | ACKDT | ACKEN | RCEN         | PEN   | RSEN          | SEN   | 0000 0000 | 0000 0000    |
| 19Ch    | SSP2CON3                                        | ACKTIM        | PCIE    | SCIE  | BOEN  | SDAHT        | SBCDE | AHEN          | DHEN  | 0000 0000 | 0000 0000    |
| 19Dh    | _                                               | Unimplemented |         |       |       |              |       |               | _     | _         |              |
| 19Eh    | _                                               |               |         |       | U     | nimplemented |       |               |       | _         | _            |
| 19Fh    | _                                               |               |         |       | U     | nimplemented |       |               |       | _         | _            |

# TABLE 3-11: SPECIAL FUNCTION REGISTER SUMMARY BANKS 0-31 (CONTINUED)

Legend: x = unknown, u = unchanged, q =depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations unimplemented, read as '0'.

Note 1: Register present on PIC16F18854 devices only.

2: Unimplemented, read as '1'.



## 3.4.2 OVERFLOW/UNDERFLOW RESET

If the STVREN bit in Configuration Words is programmed to '1', the device will be Reset if the stack is PUSHed beyond the sixteenth level or POPed beyond the first level, setting the appropriate bits (STKOVF or STKUNF, respectively) in the PCON register.

## 3.5 Indirect Addressing

The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the File Select Registers (FSR). If the FSRn address specifies one of the two INDFn registers, the read will return '0' and the write will not occur (though Status bits may be affected). The FSRn register value is created by the pair FSRnH and FSRnL.

The FSR registers form a 16-bit address that allows an addressing space with 65536 locations. These locations are divided into three memory regions:

- Traditional Data Memory
- Linear Data Memory
- Data EEPROM Memory
- Program Flash Memory

| U-0             | R/W-0/0            | U-0               | U-0             | U-0             | U-0              | R/W-0/0          | R/W-0/0     |
|-----------------|--------------------|-------------------|-----------------|-----------------|------------------|------------------|-------------|
| —               | ZCDIE              | —                 | —               | _               | —                | C2IE             | C1IE        |
| bit 7           | •                  |                   |                 |                 |                  |                  | bit 0       |
| r               |                    |                   |                 |                 |                  |                  |             |
| Legend:         |                    |                   |                 |                 |                  |                  |             |
| R = Readab      | le bit             | W = Writable      | bit             | U = Unimpler    | mented bit, read | as '0'           |             |
| u = Bit is un   | changed            | x = Bit is unkr   | iown            | -n/n = Value    | at POR and BO    | R/Value at all c | ther Resets |
| '1' = Bit is se | et                 | '0' = Bit is clea | ared            |                 |                  |                  |             |
|                 |                    |                   |                 |                 |                  |                  |             |
| bit 7           | Unimplemen         | ted: Read as '    | )'              |                 |                  |                  |             |
| bit 6           | ZCDIE: Zero-       | Cross Detectio    | n (ZCD) Interi  | rupt Enable bit |                  |                  |             |
|                 | 1 = Enables        | the ZCD interru   | ıpt             |                 |                  |                  |             |
|                 | 0 = Disables       | the ZCD interre   | upt             |                 |                  |                  |             |
| bit 5-2         | Unimplemen         | ted: Read as '    | )'              |                 |                  |                  |             |
| bit 1           | C2IE: Compa        | rator C2 Interru  | ipt Enable bit  |                 |                  |                  |             |
|                 | 1 = Enables        | the Comparato     | r C2 interrupt  |                 |                  |                  |             |
|                 |                    | the Comparato     | or C2 Interrupt |                 |                  |                  |             |
| bit 0           | C1IE: Compa        | irator C1 Interru | ipt Enable bit  |                 |                  |                  |             |
|                 | 1 = Enables        | the Comparato     | r C1 interrupt  |                 |                  |                  |             |
|                 |                    | the comparate     |                 |                 |                  |                  |             |
|                 |                    |                   |                 |                 |                  |                  |             |
| Note: B         | Bit PEIE of the IN | TCON register     | must be         |                 |                  |                  |             |
| s               | et to enable ar    | ny peripheral     | interrupt       |                 |                  |                  |             |
| C               | ontrolled by regis | ters PIE1-PIE8    |                 |                 |                  |                  |             |

# REGISTER 7-4: PIE2: PERIPHERAL INTERRUPT ENABLE REGISTER 2

#### 10.4.9 WRERR BIT

The WRERR bit can be used to determine if a write error occurred.

WRERR will be set if one of the following conditions occurs:

- If WR is set while the NVMADRH:NMVADRL points to a write-protected address
- A Reset occurs while a self-write operation was in progress
- · An unlock sequence was interrupted

The WRERR bit is normally set by hardware, but can be set by the user for test purposes. Once set, WRERR must be cleared in software.

| Free | LWLO | Actions for PFM when WR = 1                                                                                          | Comments                                                                                                                                              |
|------|------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | x    | Erase the 32-word row of NVMADRH:NVMADRL<br>location. See Section 10.4.3 "NVMREG Write<br>to EEPROM"                 | <ul> <li>If WP is enabled, WR is cleared and<br/>WRERR is set</li> <li>All 32 words are erased</li> <li>NVMDATH:NVMDATL is ignored</li> </ul>         |
| 0    | 1    | Copy NVMDATH:NVMDATL to the write latch<br>corresponding to NVMADR LSBs. See Section<br>10.4.4 "NVMREG Erase of PFM" | <ul><li>Write protection is ignored</li><li>No memory access occurs</li></ul>                                                                         |
| 0    | 0    | Write the write-latch data to PFM row. See Sec-<br>tion 10.4.4 "NVMREG Erase of PFM"                                 | <ul> <li>If WP is enabled, WR is cleared and<br/>WRERR is set</li> <li>Write latches are reset to 3FFh</li> <li>NVMDATH:NVMDATL is ignored</li> </ul> |

#### TABLE 10-4: ACTIONS FOR PFM WHEN WR = 1

# 11.7 Configuring the CRC

The following steps illustrate how to properly configure the CRC.

- Determine if the automatic Program Memory scan will be used with the scanner or manual calculation through the SFR interface and perform the actions specified in Section 11.4 "CRC Data Sources", depending on which decision was made.
- 2. If desired, seed a starting CRC value into the CRCACCH/L registers.
- 3. Program the CRCXORH/L registers with the desired generator polynomial.
- Program the DLEN<3:0> bits of the CRCCON1 register with the length of the data word – 1 (refer to Example 11-1). This determines how many times the shifter will shift into the accumulator for each data word.
- Program the PLEN<3:0> bits of the CRCCON1 register with the length of the polynomial – 2 (refer to Example 11-1).
- Determine whether shifting in trailing zeros is desired and set the ACCM bit of CRCCON0 register appropriately.
- 7. Likewise, determine whether the MSb or LSb should be shifted first and write the SHIFTM bit of CRCCON0 register appropriately.
- 8. Write the CRCGO bit of the CRCCON0 register to begin the shifting process.
- 9a. If manual SFR entry is used, monitor the FULL bit of CRCCON0 register. When FULL = 0, another word of data can be written to the CRCDATH/L registers, keeping in mind that CRCDATH should be written first if the data has >8 bits, as the shifter will begin upon the CRCDATL register being written.
- 9b. If the scanner is used, the scanner will automatically stuff words into the CRCDATH/L registers as needed, as long as the SCANGO bit is set.
- 10a. If using the Flash memory scanner, monitor the SCANIF (or the SCANGO bit) for the scanner to finish pushing information into the CRCDATA registers. After the scanner is completed, monitor the CRCIF (or the BUSY bit) to determine that the CRC has been completed and the check value can be read from the CRCACC registers. If both the interrupt flags are set (or both BUSY and SCANGO bits are cleared), the completed CRC calculation can be read from the CRCACCH/L registers.
- 10b.If manual entry is used, monitor the CRCIF (or BUSY bit) to determine when the CRCACC registers will hold the check value.

## 11.8 Program Memory Scan Configuration

If desired, the Program Memory Scan module may be used in conjunction with the CRC module to perform a CRC calculation over a range of program memory addresses. In order to set up the Scanner to work with the CRC you need to perform the following steps:

- Set the EN bit to enable the module. This can be performed at any point preceding the setting of the SCANGO bit, but if it gets disabled, all internal states of the Scanner are reset (registers are unaffected).
- Choose which memory access mode is to be used (see Section 11.10 "Scanning Modes") and set the MODE bits of the SCANCON0 register appropriately.
- 3. Based on the memory access mode, set the INTM bits of the SCANCON0 register to the appropriate interrupt mode (see Section 11.10.5 "Interrupt Interaction")
- 4. Set the SCANLADRL/H and SCANHADRL/H registers with the beginning and ending locations in memory that are to be scanned.
- 5. Begin the scan by setting the SCANGO bit in the SCANCON0 register. The scanner will wait (CRCGO must be set) for the signal from the CRC that it is ready for the first Flash memory location, then begin loading data into the CRC. It will continue to do so until it either hits the configured end address or an address that is unimplemented on the device, at which point the SCANGO bit will clear, Scanner functions will cease, and the SCANIF interrupt will be triggered. Alternately, the SCANGO bit can be cleared in software if desired.

## **11.9** Scanner Interrupt

The scanner will trigger an interrupt when the SCANGO bit transitions from '1' to '0'. The SCANIF interrupt flag of PIR7 is set when the last memory location is reached and the data is entered into the CRCDATA registers. The SCANIF bit can only be cleared in software. The SCAN interrupt enable is the SCANIE bit of the PIE7 register.

# 11.10 Scanning Modes

The memory scanner can scan in four modes: Burst, Peek, Concurrent, and Triggered. These modes are controlled by the MODE bits of the SCANCON0 register. The four modes are summarized in Table 11-1.

#### 12.10 PORTE Registers

#### 12.10.1 DATA REGISTER

PORTE is a 4-bit wide, bidirectional port. The corresponding data direction register is TRISE (Register 12-32). Setting a TRISE bit (= 1) will make the corresponding PORTE pin an input (i.e., disable the output driver). Clearing a TRISE bit (= 0) will make the corresponding PORTE pin an output (i.e., enables output driver and puts the contents of the output latch on the selected pin). Example 12.4.9 shows how to initialize PORTE.

Reading the PORTE register (Register 12-32) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATE).

#### 12.10.2 INPUT THRESHOLD CONTROL

The INLVLE register (Register 12-34) controls the input voltage threshold for each of the available PORTE input pins. A selection between the Schmitt Trigger CMOS or the TTL Compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTE register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See Table 37-4 for more information on threshold levels.

| Note: | Changing the input threshold selection      |
|-------|---------------------------------------------|
|       | should be performed while all peripheral    |
|       | modules are disabled. Changing the          |
|       | threshold level during the time a module is |
|       | active may inadvertently generate a         |
|       | transition associated with an input pin,    |
|       | regardless of the actual voltage level on   |
|       | that pin.                                   |

#### 12.10.3 WEAK PULL-UP CONTROL

The WPUE register (Register 12-33) controls the individual weak pull-ups for each port pin.

#### 12.10.4 PORTE FUNCTIONS AND OUTPUT PRIORITIES

Each pin defaults to the PORT latch data after Reset. Other output functions are selected with the peripheral pin select logic. See **Section 13.0** "**Peripheral Pin Select (PPS) Module**" for more information.

Analog input functions, such as ADC and comparator inputs, are not shown in the peripheral pin select lists. Digital output functions may continue to control the pin when it is in Analog mode.

#### 12.10.5 PORTE FUNCTIONS AND OUTPUT PRIORITIES

Each pin defaults to the PORT latch data after Reset. Other output functions are selected with the peripheral pin select logic. See **Section 13.0 "Peripheral Pin Select (PPS) Module**" for more information.

Analog input functions, such as ADC and comparator inputs, are not shown in the peripheral pin select lists. Digital output functions may continue to control the pin when it is in Analog mode.

| U-0                  | U-0                        | R/W-0/0                        | R/W-0/0                               | R/W-0/0           | R/W-0/0           | R/W-0/0           | R/W-0/0 |
|----------------------|----------------------------|--------------------------------|---------------------------------------|-------------------|-------------------|-------------------|---------|
| _                    | _                          |                                |                                       | ADPCH             | 1<5:0>            |                   |         |
| bit 7                |                            |                                |                                       |                   |                   |                   | bit 0   |
|                      |                            |                                |                                       |                   |                   |                   |         |
| Legend:              |                            |                                |                                       |                   |                   |                   |         |
| R = Readable bit     | ١                          | N = Writable bit               |                                       | U = Unimpleme     | nted bit, read as | ʻ0'               |         |
| u = Bit is unchanged | )                          | k = Bit is unknow              | n                                     | -n/n = Value at I | POR and BOR/V     | alue at all other | Resets  |
| '1' = Bit is set     | •                          | 0' = Bit is cleared            | d                                     |                   |                   |                   |         |
|                      |                            |                                | -                                     |                   |                   |                   |         |
| bit 7-6 Unim         | plemented                  | : Read as '0'                  |                                       |                   |                   |                   |         |
| bit 5-0 ADPC         | CH<5:0> <sup>.</sup> A     | DC Positive Inpu               | t Channel Se                          | lection bits      |                   |                   |         |
| 11111                | 11 = Fixed                 | Voltage Referen                | ce (FVR) <sup>(2)</sup>               |                   |                   |                   |         |
| 1111:                | 10 = DAC1                  | output <sup>(1)</sup>          | , , , , , , , , , , , , , , , , , , , |                   |                   |                   |         |
| 1111                 | 01 = Tempe                 | erature Indicator <sup>(</sup> | 3)                                    |                   |                   |                   |         |
| 1111                 | 00 = AVss                  | (Analog Ground)                |                                       |                   |                   |                   |         |
| 1110                 | 11 = Reser                 | ved. No channel                | connected.                            |                   |                   |                   |         |
|                      | •                          |                                |                                       |                   |                   |                   |         |
|                      |                            |                                |                                       |                   |                   |                   |         |
| 1000                 | 10 = ANE2                  | (4)                            |                                       |                   |                   |                   |         |
| 1000                 | 01 = ANE1                  | (4)                            |                                       |                   |                   |                   |         |
| 1000                 | 00 <b>= ANE0</b>           | (4)                            |                                       |                   |                   |                   |         |
| 0111                 | 11 = AND7                  | (4)                            |                                       |                   |                   |                   |         |
| 0111                 | 10 <b>= AND6</b>           | (4)                            |                                       |                   |                   |                   |         |
| 0111                 | 01 = AND5                  | (4)<br>(4)                     |                                       |                   |                   |                   |         |
| 0111                 | 00 = AND4                  | (4)                            |                                       |                   |                   |                   |         |
| 0110.                | 11 = AND3                  | (4)                            |                                       |                   |                   |                   |         |
| 0110.                | 11 = AND2                  | (4)                            |                                       |                   |                   |                   |         |
| 0110                 | 00 = AND0                  | (4)                            |                                       |                   |                   |                   |         |
| 0101                 | 11 = ANC7                  |                                |                                       |                   |                   |                   |         |
| 0101                 | 10 <b>= ANC6</b>           |                                |                                       |                   |                   |                   |         |
| 0101                 | 01 = ANC5                  |                                |                                       |                   |                   |                   |         |
| 0101                 | 00 <b>= ANC4</b>           |                                |                                       |                   |                   |                   |         |
| 0100                 | 11 = ANC3                  |                                |                                       |                   |                   |                   |         |
| 0100                 | 10 = ANC2                  |                                |                                       |                   |                   |                   |         |
| 0100                 | 01 = ANC1                  |                                |                                       |                   |                   |                   |         |
| 0100                 | 11 = ANR7                  |                                |                                       |                   |                   |                   |         |
| 0011                 | 10 = ANB6                  |                                |                                       |                   |                   |                   |         |
| 0011                 | 01 = ANB5                  |                                |                                       |                   |                   |                   |         |
| 0011                 | 00 <b>= ANB4</b>           |                                |                                       |                   |                   |                   |         |
| 00103                | 11 = ANB3                  |                                |                                       |                   |                   |                   |         |
| 0010                 | 10 = ANB2                  |                                |                                       |                   |                   |                   |         |
| 0010                 | 01 = ANB1                  |                                |                                       |                   |                   |                   |         |
| 0010                 | 00 = ANBO                  |                                |                                       |                   |                   |                   |         |
| 0001                 | 1 = ANA7                   |                                |                                       |                   |                   |                   |         |
| 0001                 | 1 = ANA6                   |                                |                                       |                   |                   |                   |         |
| 0001                 | $CANA = \Delta N \Delta A$ |                                |                                       |                   |                   |                   |         |
| 0000                 | 11 = ANA3                  |                                |                                       |                   |                   |                   |         |
| 0000                 | 10 = ANA2                  |                                |                                       |                   |                   |                   |         |

#### REGISTER 23-8: ADPCH: ADC POSITIVE CHANNEL SELECTION REGISTER

000001 = ANA1 000000 = ANA0

Note 1: See Section 25.0 "5-Bit Digital-to-Analog Converter (DAC1) Module" for more information.

- 2: See Section 16.0 "Fixed Voltage Reference (FVR)" for more information.
- 3: See Section 17.0 "Temperature Indicator Module" for more information.
- 4: PIC16(L)F18875 only.

NOTES:

| U-0                                                                                 | U-0                | U-0                            | R/W-x/u          | R/W-x/u        | R/W-x/u          | R/W-x/u     | R/W-x/u |
|-------------------------------------------------------------------------------------|--------------------|--------------------------------|------------------|----------------|------------------|-------------|---------|
|                                                                                     | —                  | —                              |                  |                | MDMS<4:0>        |             |         |
| bit 7                                                                               |                    |                                |                  |                |                  |             | bit 0   |
|                                                                                     |                    |                                |                  |                |                  |             |         |
| Legend:                                                                             |                    |                                |                  |                |                  |             |         |
| R = Readable                                                                        | bit                | W = Writable                   | bit              | U = Unimplen   | nented bit, read | as '0'      |         |
| u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all of |                    |                                |                  |                |                  | ther Resets |         |
| '1' = Bit is set                                                                    |                    | '0' = Bit is cle               | eared            |                |                  |             |         |
|                                                                                     |                    |                                |                  |                |                  |             |         |
| bit 7-5                                                                             | Unimplemen         | ted: Read as                   | '0'              |                |                  |             |         |
| bit 4-0                                                                             | MDMS<4:0>          | Modulation So                  | ource Selection  | n bits         |                  |             |         |
|                                                                                     | 11111 <b>= Res</b> | erved. No cha                  | nnel connecte    | d.             |                  |             |         |
|                                                                                     | •                  |                                |                  |                |                  |             |         |
|                                                                                     | •                  |                                |                  |                |                  |             |         |
|                                                                                     | 10100 <b>= Res</b> | erved. No cha                  | nnel connecte    | d.             |                  |             |         |
|                                                                                     | 10011 <b>= MS</b>  | SP2 SDO                        |                  |                |                  |             |         |
|                                                                                     | 10010 = MSS        | SP1 SDO                        |                  |                |                  |             |         |
|                                                                                     | 10001 = EU3        | SART TX/CK C                   | ut               |                |                  |             |         |
|                                                                                     | 01111 = CLC        | C4 output                      | ut               |                |                  |             |         |
|                                                                                     | 01110 <b>= CLC</b> | C3 output                      |                  |                |                  |             |         |
|                                                                                     | 01101 <b>= CLC</b> | 2 output                       |                  |                |                  |             |         |
|                                                                                     | 01100 = CLC        | C1 output                      | 、 <i></i>        |                |                  |             |         |
|                                                                                     | 01011 = C2         | (Comparator 2<br>(Comparator 1 | ) output         |                |                  |             |         |
|                                                                                     | 01010 = OT(        | O output                       | ) output         |                |                  |             |         |
|                                                                                     | 01000 = PW         | M7 output                      |                  |                |                  |             |         |
|                                                                                     | 00111 <b>= PW</b>  | M6 output                      |                  |                |                  |             |         |
|                                                                                     | 00110 <b>= CCF</b> | P5 output (PW                  | M Output mod     | e only)        |                  |             |         |
|                                                                                     | 00101 = CCF        | P4 output (PW                  | M Output mod     | e only)        |                  |             |         |
|                                                                                     | 00100 = CCH        | P3 output (PW                  | M Output mod     | e only)        |                  |             |         |
|                                                                                     | 00011 = CCF        | 2 Output (PW                   | M Output mod     | e only)        |                  |             |         |
|                                                                                     | 00001 = MDI        | BIT of MDCON                   | 10 register is m | odulation sour | се               |             |         |
|                                                                                     | 00000 = MD         | SRCPPS                         |                  |                |                  |             |         |
|                                                                                     |                    |                                |                  |                |                  |             |         |
|                                                                                     |                    |                                |                  |                |                  |             |         |

#### REGISTER 26-3: MDSRC: MODULATION SOURCE CONTROL REGISTER

#### 28.1 Timer1 Operation

The Timer1 modules are 16-bit incrementing counters which are accessed through the TMR1H:TMR1L register pairs. Writes to TMR1H or TMR1L directly update the counter.

When used with an internal clock source, the module is a timer and increments on every instruction cycle. When used with an external clock source, the module can be used as either a timer or counter and increments on every selected edge of the external source.

The timer is enabled by configuring the TMR1ON and GE bits in the T1CON and T1GCON registers, respectively. Table 28-1 displays the Timer1 enable selections.

TIMEDA ENIADI E

| IADLE 20-1. |            |   |
|-------------|------------|---|
|             | SELECTIONS |   |
|             |            | - |

TADIE 20 4.

| TMR10N | TMR1GE | Timer1<br>Operation |
|--------|--------|---------------------|
| 1      | 1      | Count Enabled       |
| 1      | 0      | Always On           |
| 0      | 1      | Off                 |
| 0      | 0      | Off                 |

#### 28.2 Clock Source Selection

The T1CLK register is used to select the clock source for the timer. Register 28-3 shows the possible clock sources that may be selected to make the timer increment.

#### 28.2.1 INTERNAL CLOCK SOURCE

When the internal clock source Fosc is selected, the TMR1H:TMR1L register pair will increment on multiples of Fosc as determined by the respective Timer1 prescaler.

When the Fosc internal clock source is selected, the timer register value will increment by four counts every instruction clock cycle. Due to this condition, a 2 LSB error in resolution will occur when reading the TMR1H:TMR1L value. To utilize the full resolution of the timer in this mode, an asynchronous input signal must be used to gate the timer clock input.

Out of the total timer gate signal sources, the following subset of sources can be asynchronous and may be useful for this purpose:

- CLC4 output
- CLC3 output
- CLC2 output
- CLC1 output
- · Zero-Cross Detect output
- · Comparator2 output
- · Comparator1 output
- TxG PPS remappable input pin

#### 28.2.2 EXTERNAL CLOCK SOURCE

When the timer is enabled and the external clock input source (ex: T1CKI PPS remappable input) is selected as the clock source, the timer will increment on the rising edge of the external clock input.

When using an external clock source, the timer can be configured to run synchronously or asynchronously, as described in Section 28.5 "Timer Operation in Asynchronous Counter Mode".

When used as a timer with a clock oscillator, an external 32.768 kHz crystal can be used connected to the SOSCI/SOSCO pins.

- **Note:** In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge after any one or more of the following conditions:
  - The timer is first enabled after POR
  - Firmware writes to TMR1H or TMR1L
  - · The timer is disabled
  - The timer is re-enabled (e.g., TMR1ON-->1) when the T1CKI signal is currently logic low.

## 28.7 Timer1 Interrupts

The timer register pair (TMR1H:TMR1L) increments to FFFFh and rolls over to 0000h. When the timer rolls over, the respective timer interrupt flag bit of the PIR5 register is set. To enable the interrupt on rollover, you must set these bits:

- ON bit of the T1CON register
- TMR1IE bit of the PIE4 register
- · PEIE bit of the INTCON register
- · GIE bit of the INTCON register

The interrupt is cleared by clearing the TMR1IF bit in the Interrupt Service Routine.

Note: To avoid immediate interrupt vectoring, the TMR1H:TMR1L register pair should be preloaded with a value that is not imminently about to rollover, and the TMR1IF flag should be cleared prior to enabling the timer interrupts.

## 28.8 Timer1 Operation During Sleep

Timer1 can only operate during Sleep when setup in Asynchronous Counter mode. In this mode, an external crystal or clock source can be used to increment the counter. To set up the timer to wake the device:

- ON bit of the T1CON register must be set
- TMR1IE bit of the PIE4 register must be set
- PEIE bit of the INTCON register must be set
- SYNC bit of the T1CON register must be set
- CLK bits of the T1CLK register must be configured
- The timer clock source must be enabled and continue operation during sleep. When the SOSC is used for this purpose, the SOSCEN bit of the OSCEN register must be set.

The device will wake-up on an overflow and execute the next instructions. If the GIE bit of the INTCON register is set, the device will call the Interrupt Service Routine.

Secondary oscillator will continue to operate in Sleep regardless of the SYNC bit setting.

## 28.9 CCP Capture/Compare Time Base

The CCP modules use the TMR1H:TMR1L register pair as the time base when operating in Capture or Compare mode.

In Capture mode, the value in the TMR1H:TMR1L register pair is copied into the CCPRxH:CCPRxL register pair on a configured event.

In Compare mode, an event is triggered when the value CCPRxH:CCPRxL register pair matches the value in the TMR1H:TMR1L register pair. This event can be an Auto-conversion Trigger.

The Timer1 to CCP1/2/3/4/5 mapping is not fixed, and can be assigned on an individual CCP module basis. All of the CCP modules may be configured to share a single Timer1 (or Timer3, or Timer5) resource, or different CCP modules may be configured to use different Timer1 resources. This timer to CCP mapping selection is made in the CCPTMRS0 and CCPTMRS1 registers.

For more information, see Section 30.0 "Capture/Compare/PWM Modules".

#### 28.10 CCP Auto-Conversion Trigger

When any of the CCP's are configured to trigger an auto-conversion, the trigger will clear the TMR1H:TMR1L register pair. This auto-conversion does not cause a timer interrupt. The CCP module may still be configured to generate a CCP interrupt.

In this mode of operation, the CCPRxH:CCPRxL register pair becomes the period register for Timer1.

The timer should be synchronized and FOSC/4 should be selected as the clock source in order to utilize the Auto-conversion Trigger. Asynchronous operation of the timer can cause an Auto-conversion Trigger to be missed.

In the event that a write to TMR1H or TMR1L coincides with an Auto-conversion Trigger from the CCP, the write will take precedence.

For more information, see **Section 30.2.4** "Compare **During Sleep**".



DS40001826A-page 488

Preliminary

#### FIGURE 32-14: TIME OF FLIGHT MODE REPEAT ACQUISITION TIMING DIAGRAM Rev. 10-000 186A 12/19/201 3 SMTxWIN SMTxWIN\_sync SMTx\_signal SMTx\_signalsync SMTx Clock SMTxEN SMTxGO SMTxGO\_sync SMTxTMR 1 5 6 8 9 10 11 12 13 1 1 2 3 2 0 2 4 7 SMTxCPW 13 SMTxCPR 1 SMTxPWAIF SMTxPRAIF

PIC16(L)F18854

DS40001826A-page 496

Preliminary

# 33.0 ENHANCED UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (EUSART)

The Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) module is a serial I/O communications peripheral. It contains all the clock generators, shift registers and data buffers necessary to perform an input or output serial data transfer independent of device program execution. The EUSART, also known as a Serial Communications Interface (SCI), can be configured as a full-duplex asynchronous system or half-duplex synchronous system. Full-Duplex mode is useful for communications with peripheral systems, such as CRT terminals and personal computers. Half-Duplex Synchronous mode is intended for communications with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs or other microcontrollers. These devices typically do not have internal clocks for baud rate generation and require the external clock signal provided by a master synchronous device.

The EUSART module includes the following capabilities:

- · Full-duplex asynchronous transmit and receive
- Two-character input buffer
- One-character output buffer
- Programmable 8-bit or 9-bit character length
- · Address detection in 9-bit mode
- · Input buffer overrun error detection
- · Received character framing error detection
- Half-duplex synchronous master
- · Half-duplex synchronous slave
- Programmable clock polarity in synchronous modes
- Sleep operation

The EUSART module implements the following additional features, making it ideally suited for use in Local Interconnect Network (LIN) bus systems:

- · Automatic detection and calibration of the baud rate
- Wake-up on Break reception
- 13-bit Break character transmit

Block diagrams of the EUSART transmitter and receiver are shown in Figure 33-1 and Figure 33-2.

The EUSART transmit output (TX\_out) is available to the TX/CK pin and internally to the following peripherals:

Configurable Logic Cell (CLC)



# FIGURE 33-1: EUSART TRANSMIT BLOCK DIAGRAM

#### 33.1 EUSART Asynchronous Mode

The EUSART transmits and receives data using the standard non-return-to-zero (NRZ) format. NRZ is implemented with two levels: a VOH Mark state which represents a '1' data bit, and a VoL Space state which represents a '0' data bit. NRZ refers to the fact that consecutively transmitted data bits of the same value stay at the output level of that bit without returning to a neutral level between each bit transmission. An NRZ transmission port idles in the Mark state. Each character transmission consists of one Start bit followed by eight or nine data bits and is always terminated by one or more Stop bits. The Start bit is always a space and the Stop bits are always marks. The most common data format is eight bits. Each transmitted bit persists for a period of 1/(Baud Rate). An on-chip dedicated 8-bit/16-bit Baud Rate Generator is used to derive standard baud rate frequencies from the system oscillator. See Table 33-3 for examples of baud rate configurations.

The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent, but share the same data format and baud rate. Parity is not supported by the hardware, but can be implemented in software and stored as the ninth data bit.

#### 33.1.1 EUSART ASYNCHRONOUS TRANSMITTER

The EUSART transmitter block diagram is shown in Figure 33-1. The heart of the transmitter is the serial Transmit Shift Register (TSR), which is not directly accessible by software. The TSR obtains its data from the transmit buffer, which is the TXREG register.

#### 33.1.1.1 Enabling the Transmitter

The EUSART transmitter is enabled for asynchronous operations by configuring the following three control bits:

- TXEN = 1
- SYNC = 0
- SPEN = 1

All other EUSART control bits are assumed to be in their default state.

Setting the TXEN bit of the TX1STA register enables the transmitter circuitry of the EUSART. Clearing the SYNC bit of the TX1STA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RC1STA register enables the EUSART and automatically configures the TX/CK I/O pin as an output. If the TX/CK pin is shared with an analog peripheral, the analog I/O function must be disabled by clearing the corresponding ANSEL bit.

Note: The TXIF Transmitter Interrupt flag is set when the TXEN enable bit is set.

#### 33.1.1.2 Transmitting Data

A transmission is initiated by writing a character to the TXREG register. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR register. If the TSR still contains all or part of a previous character, the new character data is held in the TXREG until the Stop bit of the previous character has been transmitted. The pending character in the TXREG is then transferred to the TSR in one TCY immediately following the Stop bit sequence commences immediately following the transfer of the data to the TSR from the TXREG.

#### 33.1.1.3 Transmit Data Polarity

The polarity of the transmit data can be controlled with the SCKP bit of the BAUD1CON register. The default state of this bit is '0' which selects high true transmit idle and data bits. Setting the SCKP bit to '1' will invert the transmit data resulting in low true idle and data bits. The SCKP bit controls transmit data polarity in Asynchronous mode only. In Synchronous mode, the SCKP bit has a different function. See **Section 33.4.1.2 "Clock Polarity"**.

#### 33.1.1.4 Transmit Interrupt Flag

The TXIF interrupt flag bit of the PIR3 register is set whenever the EUSART transmitter is enabled and no character is being held for transmission in the TXREG. In other words, the TXIF bit is only clear when the TSR is busy with a character and a new character has been queued for transmission in the TXREG. The TXIF flag bit is not cleared immediately upon writing TXREG. TXIF becomes valid in the second instruction cycle following the write execution. Polling TXIF immediately following the TXREG write will return invalid results. The TXIF bit is read-only, it cannot be set or cleared by software.

The TXIF interrupt can be enabled by setting the TXIE interrupt enable bit of the PIE3 register. However, the TXIF flag bit will be set whenever the TXREG is empty, regardless of the state of TXIE enable bit.

To use interrupts when transmitting data, set the TXIE bit only when there is more data to send. Clear the TXIE interrupt enable bit upon writing the last character of the transmission to the TXREG.

| R/W-0/0      | 0-U 0                | U-0                     | R/W-0/0         | R/W-0/0                 | R/W-0/0          | R/W-0/0          | R/W-0/0        |
|--------------|----------------------|-------------------------|-----------------|-------------------------|------------------|------------------|----------------|
| CLKREI       | N —                  | _                       | CLKRE           | )C<1:0>                 |                  | CLKRDIV<2:0>     | •              |
| bit 7        |                      |                         |                 |                         |                  |                  | bit 0          |
|              |                      |                         |                 |                         |                  |                  |                |
| Legend:      |                      |                         |                 |                         |                  |                  |                |
| R = Reada    | able bit             | W = Writable            | bit             | U = Unimpler            | mented bit, read | d as '0'         |                |
| u = Bit is u | inchanged            | x = Bit is unk          | nown            | -n/n = Value a          | at POR and BC    | R/Value at all o | other Resets   |
| '1' = Bit is | set                  | '0' = Bit is cle        | ared            |                         |                  |                  |                |
|              |                      |                         |                 |                         |                  |                  |                |
| bit 7        | CLKREN: Re           | ference Clock           | Module Enable   | e bit                   |                  |                  |                |
|              | 1 = Referen          | ice Clock modu          | ule enabled     |                         |                  |                  |                |
|              | 0 = Referen          | ice Clock modi          | ule is disabled |                         |                  |                  |                |
| bit 6-5      | Unimplemen           | ted: Read as '          | 0'              |                         |                  |                  |                |
| bit 4-3      | CLKRDC<1:0           | <b>)&gt;:</b> Reference | Clock Duty Cy   | cle bits <sup>(1)</sup> |                  |                  |                |
|              | 11 = Clock ou        | utputs duty cyc         | le of 75%       |                         |                  |                  |                |
|              | 10 = Clock ou        | utputs duty cyc         | le of 50%       |                         |                  |                  |                |
|              | 01 = Clock ou        | utputs duty cyc         | le of 25%       |                         |                  |                  |                |
|              | 00 = Clock ol        | utputs duty cyc         | le of 0%        |                         |                  |                  |                |
| bit 2-0      | CLKRDIV<2:           | 0>: Reference           | Clock Divider   | bits                    |                  |                  |                |
|              | 111 = Fosc c         | livided by 128          |                 |                         |                  |                  |                |
|              | 110 = Fosc c         | livided by 64           |                 |                         |                  |                  |                |
|              | 101 = FOSC C         | livided by 32           |                 |                         |                  |                  |                |
|              | 100 = FOSC C         | livided by 16           |                 |                         |                  |                  |                |
|              | 011 = FOSC C         | livided by 0            |                 |                         |                  |                  |                |
|              | 001 = Fosc c         | livided by 2            |                 |                         |                  |                  |                |
|              | 000 = Fosc           | ,-                      |                 |                         |                  |                  |                |
| Note 1       | Bits are valid for R | eference Cloc           | k divider value | s of two or large       | er the base clo  | ck cannot be fi  | urther divided |

# REGISTER 34-1: CLKRCON: REFERENCE CLOCK CONTROL REGISTER

not be further div

| CALL             | Call Subroutine                                                                                                                                                                                                                         |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] CALL k                                                                                                                                                                                                                 |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                                                                    |
| Operation:       | (PC)+ 1→ TOS,<br>k → PC<10:0>,<br>(PCLATH<6:3>) → PC<14:11>                                                                                                                                                                             |
| Status Affected: | None                                                                                                                                                                                                                                    |
| Description:     | Call Subroutine. First, return address<br>(PC + 1) is pushed onto the stack.<br>The 11-bit immediate address is<br>loaded into PC bits <10:0>. The upper<br>bits of the PC are loaded from<br>PCLATH. CALL is a 2-cycle<br>instruction. |

| CLRWDT           | Clear Watchdog Timer                                                                                                                                                                                     |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] CLRWDT                                                                                                                                                                                           |
| Operands:        | None                                                                                                                                                                                                     |
| Operation:       | $\begin{array}{l} \text{O0h} \rightarrow \text{WDT} \\ \text{0} \rightarrow \text{WDT prescaler,} \\ \text{1} \rightarrow \overline{\text{TO}} \\ \text{1} \rightarrow \overline{\text{PD}} \end{array}$ |
| Status Affected: | TO, PD                                                                                                                                                                                                   |
| Description:     | CLRWDT instruction resets the Watch-<br>dog Timer. It also resets the prescaler<br>of the WDT. Status bits $\overline{TO}$ and $\overline{PD}$<br>are set.                                               |

| CALLW            | Subroutine Call With W                                                                                                                                                                                                |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] CALLW                                                                                                                                                                                                       |
| Operands:        | None                                                                                                                                                                                                                  |
| Operation:       | (PC) +1 → TOS,<br>(W) → PC<7:0>,<br>(PCLATH<6:0>) → PC<14:8>                                                                                                                                                          |
| Status Affected: | None                                                                                                                                                                                                                  |
| Description:     | Subroutine call with W. First, the return address (PC + 1) is pushed onto the return stack. Then, the contents of W is loaded into PC<7:0>, and the contents of PCLATH into PC<14:8>. CALLW is a 2-cycle instruction. |

| COMF             | Complement f                                                                                                                                                |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] COMF f,d                                                                                                                                   |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                           |
| Operation:       | $(\overline{f}) \rightarrow (destination)$                                                                                                                  |
| Status Affected: | Z                                                                                                                                                           |
| Description:     | The contents of register 'f' are<br>complemented. If 'd' is '0', the result is<br>stored in W. If 'd' is '1', the result is<br>stored back in register 'f'. |

| CLRF             | Clear f                                                               |
|------------------|-----------------------------------------------------------------------|
| Syntax:          | [label] CLRF f                                                        |
| Operands:        | $0 \leq f \leq 127$                                                   |
| Operation:       | $\begin{array}{l} 00h \rightarrow (f) \\ 1 \rightarrow Z \end{array}$ |
| Status Affected: | Z                                                                     |
| Description:     | The contents of register 'f' are cleared and the Z bit is set.        |

| DECF             | Decrement f                                                                                                                                       |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] DECF f,d                                                                                                                                |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                 |
| Operation:       | (f) - 1 $\rightarrow$ (destination)                                                                                                               |
| Status Affected: | Z                                                                                                                                                 |
| Description:     | Decrement register 'f'. If 'd' is '0', the<br>result is stored in the W register. If 'd'<br>is '1', the result is stored back in<br>register 'f'. |

# CLRWClear WSyntax:[label] CLRWOperands:NoneOperation: $00h \rightarrow (W)$ <br/> $1 \rightarrow Z$ Status Affected:ZDescription:W register is cleared. Zero bit (Z) is<br/>set.

| MOVIW            | Move INDFn to W                                                                                                                                                                                                                                                                                                                                                      |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] MOVIW ++FSRn<br>[ <i>label</i> ] MOVIWFSRn<br>[ <i>label</i> ] MOVIW FSRn++<br>[ <i>label</i> ] MOVIW FSRn<br>[ <i>label</i> ] MOVIW k[FSRn]                                                                                                                                                                                                        |
| Operands:        | n ∈ [0,1]<br>mm ∈ [00,01, 10, 11]<br>-32 ≤ k ≤ 31                                                                                                                                                                                                                                                                                                                    |
| Operation:       | $\begin{split} &\text{INDFn} \rightarrow W \\ &\text{Effective address is determined by} \\ &\text{FSR + 1 (preincrement)} \\ &\text{FSR - 1 (predecrement)} \\ &\text{FSR + k (relative offset)} \\ &\text{After the Move, the FSR value will be either:} \\ &\text{FSR + 1 (all increments)} \\ &\text{FSR - 1 (all decrements)} \\ &\text{Unchanged} \end{split}$ |
| Status Affected: | Z                                                                                                                                                                                                                                                                                                                                                                    |

| Mode          | Syntax | mm |
|---------------|--------|----|
| Preincrement  | ++FSRn | 00 |
| Predecrement  | FSRn   | 01 |
| Postincrement | FSRn++ | 10 |
| Postdecrement | FSRn   | 11 |

Description:

This instruction is used to move data between W and one of the indirect registers (INDFn). Before/after this move, the pointer (FSRn) is updated by pre/post incrementing/decrementing it.

**Note:** The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the FSRn.

FSRn is limited to the range 0000h -FFFFh. Incrementing/decrementing it beyond these bounds will cause it to wrap-around.

#### MOVLB Move literal to BSR

| Syntax:          | [ <i>label</i> ] MOVLB k                                             |
|------------------|----------------------------------------------------------------------|
| Operands:        | $0 \le k \le 31$                                                     |
| Operation:       | $k \rightarrow BSR$                                                  |
| Status Affected: | None                                                                 |
| Description:     | The 5-bit literal 'k' is loaded into the Bank Select Register (BSR). |

| MOVLP            | Move literal to PCLATH                                                                            |
|------------------|---------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ]MOVLP k                                                                           |
| Operands:        | $0 \le k \le 127$                                                                                 |
| Operation:       | $k \rightarrow PCLATH$                                                                            |
| Status Affected: | None                                                                                              |
| Description:     | The 7-bit literal 'k' is loaded into the PCLATH register.                                         |
| MOVLW            | Move literal to W                                                                                 |
| Syntax:          | [ <i>label</i> ] MOVLW k                                                                          |
| Operands:        | $0 \leq k \leq 255$                                                                               |
| Operation:       | $k \rightarrow (W)$                                                                               |
| Status Affected: | None                                                                                              |
| Description:     | The 8-bit literal 'k' is loaded into W reg-<br>ister. The "don't cares" will assemble as<br>'0's. |
| Words:           | 1                                                                                                 |
| Cycles:          | 1                                                                                                 |
| Example:         | MOVLW 0x5A                                                                                        |
|                  | After Instruction<br>W = 0x5A                                                                     |
| MOVWF            | Move W to f                                                                                       |
| Syntax:          | [ <i>label</i> ] MOVWF f                                                                          |
| Operands:        | $0 \leq f \leq 127$                                                                               |
| Operation:       | $(W) \rightarrow (f)$                                                                             |
| Status Affected: | None                                                                                              |
| Description:     | Move data from W register to register 'f'.                                                        |
| Words:           | 1                                                                                                 |
| Cycles:          | 1                                                                                                 |
| Example:         | MOVWF OPTION_REG                                                                                  |
|                  | Before Instruction<br>OPTION_REG = 0xFF<br>W = 0x4F                                               |

After Instruction OPTION\_REG = 0x4F W = 0x4F