Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. # **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|--------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z80 | | Number of Cores/Bus Width | 1 Core, 8-Bit | | Speed | 8MHz | | Co-Processors/DSP | - | | RAM Controllers | - | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | - | | SATA | - | | USB | - | | Voltage - I/O | 5.0V | | Operating Temperature | -40°C ~ 100°C (TA) | | Security Features | - | | Package / Case | 44-LQFP | | Supplier Device Package | 44-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z84c0008feg | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong address. This flexibility in selecting the interrupt service routine address allows the peripheral device to use several different types of service routines. These routines may be located at any available location in memory. Since the interrupting device supplies the low-order byte of the 2-byte vector, bit 0 (A<sub>a</sub>) must be a zero. Interrupt Enable/Disable Operation. Two flip-flops, IFF1 and IFF2, referred to in the register description, are used to signal the CPU interrupt status. Operation of the two flip-flops is described in Table 2. For more details, refer to the Z80 CPU Technical Manual (03-0029-01) and Z80 Assembly Language Programming Manual (03-0002-01). Table 2. State of Flip-Flops | Action | IFF <sub>1</sub> | IFF <sub>2</sub> | Comments | |------------------------------|------------------|------------------|------------------------------------------------------------------------------| | CPU Reset | 0 | 0 | Maskable interrupt | | DI instruction execution | 0 | 0 | Maskable interrupt<br>INT disabled | | El instruction execution | 1 | 1 | Maskable interrupt | | LD A,I instruction execution | • | • | IFF <sub>2</sub> → Parity flag | | LD A,R instruction execution | • | • | IFF <sub>2</sub> → Parity flag | | Accept NMI | 0 | • | Maskable interrupt | | RETN instruction execution | IFF <sub>2</sub> | • | IFF <sub>2</sub> → IFF <sub>1</sub> at completion of an NMI service routine. | #### **INSTRUCTION SET** The microprocessor has one of the most powerful and versatile instruction sets available in any 8-bit microprocessor. It includes such unique operations as a block move for fast, efficient data transfers within memory, or between memory and I/O. It also allows operations on any bit in any location in memory. The following is a summary of the instruction set which shows the assembly language mnemonic, the operation, the flag status, and gives comments on each instruction. For an explanation of flag notations and symbols for mnemonic tables, see the Symbolic Notations section which follows these tables. The Z80 CPU Technical Manual (03-0029-01). the Programmer's Reference Guide (03-0012-03), and Assembly Language Programming Manual (03-0002-01) contain significantly more details for programming use. The instructions are divided into the following categories: ☐ 8-bit loads □ 16-bit loads ☐ Exchanges, block transfers, and searches □ 8-bit arithmetic and logic operations ☐ General-purpose arithmetic and CPU control □ 16-bit arithmetic operations □ Rotates and shifts - ☐ Bit set, reset, and test operations - □ Jumps - □ Calls, returns, and restarts - □ Input and output operations A variety of addressing modes are implemented to permit efficient and fast data transfer between various registers, memory locations, and input/output devices. These addressing modes include: - □ Immediate - □ Immediate extended - □ Modified page zero - □ Relative - □ Extended - □ Indexed - □ Register - □ Register indirect - □ Implied - □ Bit # **8-BIT LOAD GROUP** | | Symbolic | | | | Fk | ngs | | | | | Opcod | • | | No. of | No. of M | No. of T | | | |----------------|-------------------------|---|---|---|----|-----|-----|---|---|----|-------------|-----|-----|--------|----------|----------|-------|-------| | Mnemonic | Operation | S | Z | | H | • | P/V | N | C | 76 | 543 | 210 | Hex | Bytes | Cycles | States | Com | ments | | LD r, r' | r ← r' | • | • | | | Х | • | • | • | 01 | r | r' | | 1 | 1 | 4 | r, r' | Reg. | | LD r, n | r ← n | • | • | Χ | • | Х | • | • | • | 00 | r | 110 | | 2 | 2 | 7 | 000 | В | | | | | | | | | | | | | <b>←</b> n→ | | | | | | 001 | С | | LD r, (HL) | r ← (HL) | • | • | Χ | • | Х | • | • | • | 01 | r | 110 | | 1 | 2 | 7 | 010 | D | | LD r, (IX + d) | r ← (IX + d) | • | • | Х | • | Χ | • | • | • | 11 | 011 | 101 | DD | 3 | 5 | 19 | 011 | Ε | | | | | | | | | | | | 01 | r | 110 | | | | | 100 | н | | | | | | | | | | | | | <b>~</b> d→ | | | | | | 101 | L | | LD r, (IY + d) | $r \leftarrow (IY + d)$ | • | • | Х | • | Х | • | • | • | 11 | 111 | 101 | FD | 3 | 5 | 19 | 111 | Α | | | | | | | | | | | | 01 | r | 110 | | | | | | | | | | | | | | | | | | | <b>←</b> d→ | | | | | | | | | LD (HL), r | (HL) ← r | • | • | Х | • | Х | • | • | • | 01 | 110 | ſ | | 1 | 2 | 7 | | | | LD (IX + d), r | (IX+d) <del>←</del> r | • | • | Χ | • | Χ | • | • | • | 11 | 011 | 101 | DD | 3 | 5 | 19 | | | | | | | | | | | | | | 01 | 110 | r | | | | | | | | | | | | | | | | | | | <b>←</b> d→ | | | | | | | | | LD (IY + d), r | (IY+d) <del></del> r | • | • | Х | • | Х | • | • | • | 11 | 111 | 101 | FD | 3 | 5 | 19 | | | | | | • | | | | | | | | 01 | 110 | r | | | | | | | | | | | | | | | | | | | <b>←</b> d→ | | | | | | | | | LD (HL), n | (HL) ← n | • | • | Х | • | Х | • | • | • | 00 | 110 | 110 | 36 | 2 | 3 | 10 | | | | | | | | | | | | | | | ←n→ | | | | | | | | | LD (IX + d), n | (IX + d) ← n | • | • | Х | • | Х | • | • | • | 11 | 011 | 101 | DD | 4 | 5 | 19 | | | | | | | | | | | | | | 00 | 110 | 110 | 36 | | | | | | | | | | | | | | | | | | ←d → | | | | | | | | | | | | | | | | | | | | ←n→ | | | | | | | | # 8-BIT LOAD GROUP (Continued) | | Symbolic | | | | | ags | | | | | Opcod | | | No. of | No. of M | No. of T | | |----------------|-----------------------|----------|----------|---|---|-----|-----|-----|---|----|--------------|-----|-----|--------|----------|----------|----------| | Mnemonic | Operation | S | Z | | Н | | PΛ | / N | С | 76 | 543 | 210 | Hex | Bytes | Cycles | States | Comments | | LD (IY + d), n | (IY+d) <del>←</del> n | • | • | Х | • | Х | • | • | • | 11 | 111 | 101 | FD | 4 | 5 | 19 | | | | | | | | | | | | | 00 | 110 | 110 | 36 | | | | | | | | | | | | | | | | | <b>←</b> d→ | | | | | | | | | | | | | | | | | | | ←n→ | | | | | | | | LD A, (BC) | A ← (BC) | • | • | Χ | • | Х | • | • | • | 00 | 001 | 010 | OA | 1 | 2 | 7 | | | LD A, (DE) | A ← (DE) | • | • | Χ | • | Χ | ٠ | • | • | 00 | 011 | 010 | 1A | 1 | 2 | 7 | | | LD A, (nn) | A ← (nn) | • | • | Х | • | Х | • | • | • | 00 | 111 | 010 | 3A | 3 | 4 | 13 | | | | | | | | | | | | | | <b>←</b> n→ | | | | | | | | | | | | | | | | | | | <b>←</b> n→ | | | | | | | | LD (BC), A | (BC) ← A | • | • | Х | • | Х | • | • | • | 00 | 000 | 010 | 02 | 1 | 2 | 7 | | | LD (DE), A | (DE) ← A | • | • | Х | • | Χ | • | • | • | 00 | 010 | 010 | 12 | 1 | 2 | 7 | | | LD (nn), A | (nn) ← A | • | • | Х | • | Х | • | • | • | 00 | 110 | 010 | 32 | 3 | 4 | 13 | | | | | | | | | | | | | | <b>←</b> n → | | | | | | | | _ | | | | | | | | | | | <b>←</b> n→ | | | | | | | | LD A, I | A←I | # | <b>‡</b> | Х | 0 | Х | IFF | 0 | • | 11 | 101 | 101 | ED | 2 | 2 | 9 | | | | | | | | | | | | | 01 | 010 | 111 | 57 | | | | | | LDA, R | A←R | <b>‡</b> | <b>‡</b> | X | 0 | Х | IFF | 0 | • | 11 | 101 | 101 | ED | 2 | 2 | 9 | | | | | | | | | | | | | 01 | 011 | 111 | 5F | | | | | | _D I, A | 1 <del></del> A | • | • | Х | • | Х | • | • | • | 11 | 101 | 101 | ED | 2 | 2 | 9 | | | | _ | | | | | | | | | 01 | 000 | 111 | 47 | | | | | | ₋DR, A | R←A | • | • | X | • | Х | • | • | • | 11 | 101 | 101 | ED | 2 | 2 | 9 | | | | | | | | | | | | | 01 | <b>0</b> 01 | 111 | 4F | | | | | NOTE: IFF, the content of the interrupt enable flip-flop, (IFF2), is copied into the P/V flag. # **16-BIT LOAD GROUP** | Mnemonic | Symbolic<br>Operation | s | z | | Fla | ags | P/V | N | С | | Opcode<br>543 | | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Con | nmenti | |-------------|------------------------------------------------------|---|---|---|-----|-----|-----|---|---|----|---------------|-----|-----|-----------------|--------------------|--------------------|----------|----------| | LD dd, nn | dd ← nn | • | • | X | • | Х | • | • | • | 00 | dd0<br>+ n → | 001 | | 3 | 3 | 10 | dd | Pair | | | | | | | | | | | | | +n→ | | | | | | 00<br>01 | BC<br>DE | | LD IX, nn | IX ← nn | • | • | X | • | X | • | • | • | 11 | 011 | 101 | DD | 4 | 4 | 14 | 10 | HL | | | | | | | | | | | | 00 | 100<br>←n→ | 001 | 21 | | | | 11 | SP | | 150 | | | | | | | | | | | <b>←</b> n → | | | | | | | | | LD IY, nn | IY ← nn | • | • | X | • | Х | • | • | • | 11 | 111 | 101 | FD | 4 | 4 | 14 | | | | | | | | | | | | | | 00 | <b>←</b> n→ | 001 | 21 | | | | | | | LD HL, (nn) | H ← (nn + 1) | • | • | х | • | Х | • | • | | 00 | ←n→<br>101 | 010 | 2A | 3 | 5 | 16 | | | | | L ← (nn) | | | | | | | | | | ←n→<br>←n→ | | | | | | | | | .D dd, (nn) | $dd_H \leftarrow (nn + 1)$<br>$dd_L \leftarrow (nn)$ | • | • | X | • | X | • | • | • | 11 | 101 | 101 | ED | 4 | 6 | 20 | | | | | 40[ 4- (IIII) | | | | | | | | | 01 | dd1<br>←n→ | 011 | | | | | | | | | | | | | | | | | | | +n→ | | | | | | | | NOTE: $(PAIR)_H$ , $(PAIR)_L$ refer to high order and low order eight bits of the register pair respectively. e.g., $BC_L = C$ , $AF_H = A$ . # EXCHANGE, BLOCK TRANSFER, BLOCK SEARCH GROUPS | Mnemonic | Symbolic<br>Operation | s | z | | FI | ngs | | / N | С | 76 | Opcoc<br>543 | ie<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments | |-------------|---------------------------------------------------------|----------|---------------|---|----|-----|----------|-----|---|----------|--------------|------------|----------|-----------------|--------------------|--------------------|----------------------------------------------------------------------------------------| | EX DE, HL | DE ++ HL | • | • | X | • | x | • | • | • | 11 | 101 | 011 | EB | 1 | 1 | 4 | | | EX AF, AF' | AF ↔ AF' | • | • | Х | • | Х | • | • | • | 00 | 001 | 000 | 08 | 1 | 1 | 4 | | | EXX | BC ++ BC'<br>DE ++ DE'<br>HL ++ HL' | • | • | X | • | X | • | • | • | 11 | 011 | 001 | D9 | 1 | 1 | 4 | Register bank<br>and auxiliary<br>register bank<br>exchange | | EX (SP), HL | H ++ (SP + 1)<br>L ++ (SP) | • | • | X | • | X | • | • | • | 11 | 100 | 011 | E3 | 1 | 5 | 19 | o o name | | EX (SP), IX | IX <sub>H</sub> ++ (SP + 1)<br>IX <sub>1</sub> ++ (SP) | • | • | X | • | X | • | • | • | 11<br>11 | 011<br>100 | 101<br>011 | DD<br>E3 | 2 | 6 | 23 | | | EX (SP), IY | IYH ++ (SP+1) | • | • | х | • | х | • | | • | 11 | 111 | 101 | FD | 2 | 6 | 23 | | | | IYL ↔ (SP) | | | | | | വ | | | 11 | 100 | 011 | E3 | | _ | | | | LDI | (DE) ← (HL) DE ← DE + 1 HL ← HL + 1 BC ← BC - 1 | • | • | X | 0 | X | • | 0 | • | 11<br>10 | 101<br>100 | 101<br>000 | ED<br>A0 | 2 | 4 | 16 | Load (HL) into<br>(DE), increment<br>the pointers and<br>decrement the<br>byte counter | | | | | | | | | <b>②</b> | | | | | | | | | | (BC) | | LDIR | (DE) ← (HL) | • | • | Х | 0 | X | 0 | 0 | • | 11 | 101 | 101 | ED | 2 | 5 | 21 | If BC ≠ 0 | | | DE ← DE + 1 HL ← HL + 1 BC ← BC − 1 Repeat until BC = 0 | | | | | | | | | 10 | 110 | 000 | ВО | 2 | 4 | 16 | If BC = 0 | | | | | | | | | ① | | | | | | | ÷ | | | | | LDD | (DE) ← (HL) DE ← DE – 1 HL ← HL – 1 BC ← BC – 1 | • | • | X | 0 | X | | 0 | • | 11<br>10 | 101<br>101 | 101<br>000 | ED<br>A8 | 2 | 4 | 16 | | | LDDR | (DE) <del></del> (HL) | _ | _ | x | 0 | х | Õ | ^ | _ | | 404 | 404 | | • | _ | • | <b>****</b> | | LDON | DE + DE - 1 HL + HL - 1 BC + BC - 1 Repeat until BC = 0 | • | • | | | | | U | • | 11 | 101 | 101<br>000 | ED<br>B8 | 2 2 | 5<br>4 | 21<br>16 | If BC ≠ 0<br>If BC = 0 | | CPI | A - (HL)<br>HL ← HL + 1<br>BC ← BC - 1 | <b>‡</b> | <b>③</b><br>‡ | x | * | x | <b>①</b> | 1 | • | 11<br>10 | 101<br>100 | 101<br>001 | ED<br>A1 | 2 | 4 | 16 | | NOTE: (1) P/V flag is 0 if the result of BC - 1 = 0, otherwise P/V = 1. (2) P/V flag is 0 only at completion of instruction. (3) Z flag is 1 if A = HL, otherwise Z = 0. # BIT SET, RESET AND TEST GROUP | Mnemonic | Symbolic<br>Operation | 8 | z | | Fla<br>H | gs | P/V | N | С | 76 | Opcod<br>543 | | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Con | nments | |---------------------|------------------------------------|---|----------|---|----------|----|-----|---|-----|----|--------------|-----|-----|-----------------|--------------------|--------------------|-------|-------------| | BIT b, r | Z←rb | х | <b>‡</b> | Х | 1 | х | х | 0 | • | 11 | 001 | 011 | СВ | 2 | 2 | 8 | r | Reg. | | | | | | | | | | | | 01 | b | ſ | | | | | 000 | В | | BIT b, (HL) | Z ← (HL) <sub>b</sub> | Х | <b>‡</b> | X | 1 | Х | Х | 0 | • | 11 | 001 | 011 | CB | 2 | 3 | 12 | 001 | С | | | | | | | | | | | | 01 | b | 110 | | | | | 010 | D | | BIT b,(IX + d)b | $Z \leftarrow (IX + d)_b$ | X | <b>‡</b> | X | 1 | Х | X | 0 | • | 11 | 011 | 101 | DD | 4 | 5 | 20 | 011 | E | | | | | | | | | | | | 11 | 001 | 011 | CB | | | | 100 | Н | | | | | | | | | | | | | <b>-</b> d- | • | | | | | 101 | L | | | | | | | | | | | | 01 | b | 110 | | | | | 111 | Α | | | | | | | | | | | | | | | | | | | b | Bit Tested | | BIT b, $(IY + d)_b$ | Z ← (IY+d) <sub>b</sub> | X | <b>‡</b> | X | 1 | Х | X | 0 | • | 11 | 111 | 101 | FD | 4 | 5 | 20 | 000 | 0 | | | | | | | | | | | | 11 | 001 | 011 | CB | | | | 001 | 1 | | | | | | | | | | | | | <b>-</b> d→ | • | | | | | 010 | 2 | | | | | | | | | | | | 01 | b | 110 | | | | | 011 | 3 | | SET b, r | r <sub>b</sub> ←1 | • | • | X | • | Х | • | • | . • | 11 | 001 | 011 | CB | 2 | 2 | 8 | 100 | 4 | | | | | | | | | | | | 11 | b | r | | | | | 101 | 5 | | SET b, (HL) | (HL) <sub>b</sub> ← 1 | • | • | X | • | X | • | • | • | 11 | 001 | 011 | CB | 2 | 4 | 15 | 110 | 6 | | | | | | | | | | | | 11 | b | 110 | | | | | 111 | 7 | | SET b, $(1X + d)$ | (IX+d) <sub>b</sub> <del>-</del> 1 | • | • | X | • | X | • | • | • | 11 | 011 | 101 | DD | 4 | 6 | 23 | | | | | | • | | | | | | | | 11 | 001 | 011 | CB | | | | | | | | | | | | | | | | | | -d- | • | | | | | | | | | | | | | | | | | | 11 | b | 110 | | | | | | | | SET b, (IY+d) | $(iY+d)_b \leftarrow 1$ | • | • | X | • | Х | • | • | • | 11 | 111 | 101 | FD | 4 | 6 | 23 | | | | | | | | | | | | | | 11 | 001 | 011 | CB | | | | | | | | | | | | | | | | | | +d → | • | | | | | | | | | | | | | | | | | | 11 | b | 110 | | | | | | | | RES b, m | m <sub>b</sub> ← 0 | • | • | X | • | X | • | • | • | 10 | | | | | | | To fo | kw usiA | | | m≡r, (HL), | | | | | | | | | | | | | | • | | | ode replace | | | (IX+d), $(IY+d)$ | | | • | | | | | | | | | | | | | | of SET b, s | | | | | | | | | | | • | | | | | | | | | 10 Flags | | | | | | | | | | | | | | | | | | | and | | | | | | | | | | | | | | | | | | | | | s for SET | | | | | | | | | | | | | | | | | | | instr | uction. | NOTE: The notation $m_b$ indicates location $m_s$ bit b (0 to 7). # **CALL AND RETURN GROUP** | Mnemonic | Symbolic<br>Operation | s | z | | Fia<br>H | igs | | /N | С | 76 | Opcod<br>543 | | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com | ments | |-------------------|---------------------------------------------------|---|---|---|----------|-----|---|----|---|----|--------------|-----|-----|-----------------|--------------------|--------------------|----------|--------------------| | CALL nn | (SP-1)←PC <sub>H</sub> | • | • | х | • | Х | • | • | • | 11 | 001 | 101 | CD | 3 | 5 | 17 | | | | | (SP-2)←PC <sub>L</sub><br>PC ← nn. | | | | | | | | | | +n→ | | | | | | | | | CALL cc nr | PC ← nn,<br>If condition | | | ¥ | | х | | | | 11 | ←n→<br>cc | 100 | | 3 | 3 | 10 | If co.is | s false. | | O/1LL 00,111 | cc is false | _ | - | ^ | - | ^ | | - | | •• | + n → | | | Ü | · | | | 5 Ka300. | | | continue,<br>otherwise | | | | | | | | | | +-n- | | | 3 | 5 | 17 | If oc is | s true. | | | same as<br>CALL nn | | | | | | | | | | | | | | | | | | | RET | PC <sub>L</sub> ← (SP)<br>PC <sub>H</sub> ←(SP+1) | • | • | x | • | X | • | • | • | 11 | <b>0</b> 01 | 001 | C9 | 1 | 3 | 10 | | | | RET ∞ | If condition<br>cc is false | • | • | X | • | X | • | • | • | 11 | cc | 000 | | 1 | 1 | 5 | If cc is | s false. | | | continue, | | | | | | | | | | | | | /1 | 3 | 11 | If oc is | s true. | | | same as RET | | | | | | | | | | | | | | | | | Condition | | | | | | | | | | | | | | | | | | | | NZ (non-zero) | | | | | | | | | | | | | | | | | | | | Z (zero) | | | | | | | | | | | | | | | | | | | | NC (non-carry) | | RETI | Return from | • | • | Х | • | Х | • | • | • | 11 | 101 | 101 | ED | 2 | 4 | 14 | | C (carry) | | | interrupt | | | | | | | | | 01 | 001 | 101 | 4D | | | | | PO (parity odd) | | RETN <sup>1</sup> | Return from | • | • | Х | • | Х | • | • | • | 11 | 101 | 101 | ED | 2 | 4 | 14 | | PE (parity even) | | | non-maskable | | | | | | | | | 01 | 000 | 101 | 45 | | | | 110 | P (sign positive) | | | interrupt | | | | | | | | | | | | | | | | | ·M (sign negative) | | RST p | (SP-1)←PCH | • | • | X | • | Х | • | • | • | 11 | t | 111 | | 1 | 3 | 11 | t | P | | | (SP-2)←PC <sub>L</sub> | | | | | | | | | | | | | | | | 000 | | | | PC <sub>H</sub> ← 0 | | | | | | | | | | | | | | | | | 08H | | | PC <sub>L</sub> ← p | | | | | | | | | | | | | | | | - | 10H | | | | | | | | | | | | | | | | | | | 011 | 18H | | | | | | | | | | | | | | | | | | | 100 | 20H | | | | | | | | | | | | | | | | | | | | 28H | | | | | | | | | | | | | | | | | | | 110 | 30H | | | | | | | | | | | | | | | | | | | 111 | 38H | NOTE: ¹RETN loads IFF2 → IFF1 # **SUMMARY OF FLAG OPERATION** | | D <sub>7</sub> | | | | | | | Do | | |-----------------------------------------------------|----------------|-----------|---|----------|---|----------|---|----------|----------------------------------------------------------------------------------------------------------------------------| | Instructions | s | Z | | Н | | P/V | N | C | Comments | | ADD A, s; ADC A, s | <b>‡</b> | # | X | <b>‡</b> | X | ٧ | 0 | <b>‡</b> | 8-bit add or add with carry. | | SUB s; SBC A, s; CP s; NEG | <b>‡</b> | # | X | <b>‡</b> | Х | ٧ | 1 | <b>‡</b> | 8-bit subtract, subtract with carry, compare and negate accumulator. | | ANDs | <b>‡</b> | # | Х | 1 | Х | Ρ | 0 | 0 | Logical operation. | | OR s, XOR s | <b>‡</b> | # | Х | 0 | Х | Р | 0 | 0 | Logical operation. | | INCs | <b>‡</b> | <b>‡.</b> | Х | <b>‡</b> | Х | ٧ | 0 | • | 8-bit increment. | | DEC s | | # | Х | <b>*</b> | Х | ٧ | 1 | • | 8-bit decrement. | | ADD DD, as | • | • | Х | Х | Х | • | 0 | <b>‡</b> | 16-bit add. | | ADC HL. ss | | <b>‡</b> | Х | Х | Х | ٧ | 0 | <b>‡</b> | 16-bit add with carry. | | SBC HL. ss | | | Х | Х | Х | ٧ | 1 | <b>‡</b> | 16-bit subtract with carry. | | RLA; RLCA; RRA; RRCA | • | • | X | 0 | X | • | 0 | # | Rotate accumulator. | | RL m; RLC m; RR m;<br>RRC m; SLA m;<br>SRA m; SRL m | <b>‡</b> | <b>‡</b> | X | 0 | X | Р | 0 | <b>‡</b> | Rotate and shift locations. | | RLD; RRD | | # | Х | 0 | Х | Р | 0 | • | Rotate digit left and right. | | DAA | | | X | ŧ | X | P | • | <b>‡</b> | Decimal adjust accumulator. | | CPL | • | • | X | 1 | X | • | 1 | • | Complement accumulator. | | SCF | • | • | X | 0 | Х | • | 0 | 1 | Set carry. | | CCF | • | • | X | X | X | • | Ö | <b>‡</b> | Complement carry. | | IN r (C) | ŧ | | X | 0 | X | Ρ | 0 | • | Input register indirect. | | INI; IND; OUTI; OUTD | X | į | X | X | Х | Х | 1 | • | Block input and output, $Z = 1$ if $B \neq 0$ , otherwise $Z = 0$ . | | INIR; INDR; OTIR; OTDR | X | 1 | X | X | X | Х | 1 | • | Block input and output. $Z = 1$ if $B \neq 0$ , otherwise $Z = 0$ . | | LDI; LDD | X | X | X | 0 | X | # | 0 | • | Block transfer instructions. P/V = 1 if BC ≠ 0, otherwise P/V = 0 | | LDIR: LDDR | X | X | X | ō | X | ò | Ō | • | Block transfer instructions. $PN = 1$ if $BC \neq 0$ , otherwise $PN = 0$ | | CPI; CPIR; CPD; CPDR | X | <b>‡</b> | X | X | X | <b>‡</b> | 1 | • | Block search instructions. $Z = 1$ if $A = (HL)$ , otherwise $Z = 0$ .<br>$P/V = 1$ if $BC \neq 0$ , otherwise $P/V = 0$ . | | LD A; I, LD A, R | <b>‡</b> | # | X | 0 | X | IFF | 0 | • | IFF, the content of the interrupt enable flip-flop, (IFF <sub>2</sub> ), is copied into the P/V flag. | | BIT b, s | X | # | Х | 1 | Χ | Х | 0 | • | The state of bit b of location s is copied into the Z flag. | # **SYMBOLIC NOTATION** | Symbol | Operation | Symbol | Operation | |--------|---------------------------------------------------------|----------|-----------------------------------------------------| | S | Sign flag, S = 1 if the MSB of the result is 1. | <b>‡</b> | The flag is affected according to the result of the | | Z | Zero flag. $Z = 1$ if the result of the operation is 0. | | operation. | | PΝ | Parity or overflow flag. Parity (P) and overflow (V) | • | The flag is unchanged by the operation. | | | share the same flag. Logical operations affect | 0 | The flag is reset by the operation. | | | this flag with the parity of the result while | 1 | The flag is set by the operation. | | | arithmetic operations affect this flag with the | X | The flag is indeterminate. | | | overflow of the result. If P/V holds parity: P/V = 1 | V | P/V flag affected according to the overflow result | | | if the result of the operation is even; P/V = 0 if | | of the operation. | | | result is odd. If P/V holds overflow, P/V = 1 if the | Р | PN flag affected according to the parity result of | | | result of the operation produced an overflow. If | | the operation. | | | PN does not hold overflow. $PN = 0$ . | r | Any one o the CPU registers A, B, C, D, E, H, L. | | H* | Half-carry flag. H = 1 if the add or subtract | s | Any 8-bit location for all the addressing modes | | • • | operation produced a carry into, or borrow from, | | allowed for the particular instruction. | | | bit 4 of the accumulator. | SS | Any 16-bit location for all the addressing modes | | N* | Add/Subtract flag. N = 1 if the previous | | allowed for that instruction. | | ••• | operation was a subtract. | ü | Any one of the two index registers IX or IY. | | С | Carry/Link flag. C = 1 if the operation produced | R | Refresh counter. | | • | a carry from the MSB of the operand or result. | n | 8-bit value in range < 0, 255 >. | | | | nn | 16-bit value in range < 0, 65535 >. | <sup>\*</sup>H and N flags are used in conjunction with the decimal adjust instruction (DAA) to properly correct the result into packed BCD format following addition or subtraction usin. perands with packed BCD format. #### **CPU REGISTERS** Figure 4 shows three groups of registers within the CPU. The first group consists of duplicate sets of 8-bit registers: a principal set and an alternate set [designated by ' (prime), e.g., A']. Both sets consist of the Accumulator register, the Flag register, and six general-purpose registers. Transfer of data between these duplicate sets of registers is accomplished by use of "Exchange" instructions. The result is faster response to interrupts and easy, efficient implementation of such versatile programming techniques as background-foreground data processing. The second set of registers consists of six registers with assigned functions. These are the I (Interrupt register), the R (Refresh register), the IX and IY (Index registers), the SP (Stack Pointer), and the PC (Program Counter). The third group consists of two interrupt status flip-flops, plus an additional pair of flip-flops which assists in identifying the interrupt mode at any particular time. Table 1 provides further information on these registers. Figure 4. CPU Registers ### **INTERRUPTS: GENERAL OPERATION** The CPU accepts two interrupt input signals: $\overline{\text{NMI}}$ and $\overline{\text{INT}}$ . The $\overline{\text{NMI}}$ is a non-maskable interrupt and has the highest priority. $\overline{\text{INT}}$ is a lower priority interrupt and it requires that interrupts be enabled in software in order to operate. $\overline{\text{INT}}$ can be connected to multiple peripheral devices in a wired-OR configuration. The Z80 has a single response mode for interrupt service on the non-maskable interrupt. The maskable interrupt, INT, has three programmable response modes available. These are: - Mode 0 similar to the 8080 microprocessor. - Mode 1 Peripheral Interrupt service, for use with non-8080/Z80 systems. Mode 2 - a vectored interrupt scheme, usually daisychained, for use with the Z80 Family and compatible peripheral devices. The CPU services interrupts by sampling the $\overline{\text{NMI}}$ and $\overline{\text{INT}}$ signals at the rising edge of the last clock of an instruction. Further interrupt service processing depends upon the type of interrupt that was detected. Details on interrupt responses are shown in the CPU Timing Section. Non-Maskable Interrupt (NMI). The nonmaskable interrupt cannot be disabled by program control and therefore will be accepted at all times by the CPU. NMI is usually reserved for servicing only the highest priority type interrupts, such as that for orderly shutdown after power # **CPU TIMING** The Z80 CPU executes instructions by proceeding through a specific sequence of operations: - Memory read or write - I/O device read or write - Interrupt acknowledge The basic clock period is referred to as a T time or cycle, and three or more T cycles make up a machine cycle (M1, M2 or M3 for instance). Machine cycles can be extended either by the CPU automatically inserting one or more Wait states or by the insertion of one or more Wait states by the user. **Instruction Opcode Fetch.** The CPU places the contents of the Program Counter (PC) on the address bus at the start of the cycle (Figure 5). Approximately one-half clock cycle later, MREQ goes active. When active, RD indicates that the memory data can be enabled onto the CPU data bus. The CPU samples the $\overline{WAIT}$ input with the falling edge of clock state $T_2$ . During clock states $T_3$ and $T_4$ of an $\overline{M1}$ cycle, dynamic RAM refresh can occur while the CPU starts decoding and executing the instruction. When the Refresh Control signal becomes active, refreshing of dynamic memory can take place. Figure 5. Instruction Opcode Fetch Memory Read or Write Cycles. Figure 6 shows the timing of memory read or write cycles other than an opcode fetch (M1) cycle. The MREQ and RD signals function exactly as in the fetch cycle. In a memory write cycle, MREQ also becomes active when the address bus is stable. The $\overline{WR}$ line is active when the data bus is stable, so that it can be used directly as an $R\overline{W}$ pulse to most semiconductor memories. Figure 6. Memory Read or Write Cycles Input or Output Cycles. Figure 7 shows the timing for an I/O read or I/O write operation. During I/O operations, the CPU automatically inserts a single Wait state ( $T_{WA}$ ). This extra Wait state allows sufficient time for an 1/O port to decode the address from the port address lines. T<sub>WA</sub> = One wait cycle automatically inserted by CPU. Figure 7. Input or Output Cycles Non-Maskable Interrupt Request Cycle. NMI is sampled at the same time as the maskable interrupt input INT but has higher priority and cannot be disabled under software control. The subsequent timing is similar to that of a normal memory read operation except that data put on the bus by the memory is ignored. The CPU instead executes a restart (RST) operation and jumps to the $\overline{\text{NMI}}$ service routine located at address 0066H (Figure 9). <sup>\*</sup>Although NMI is an asynchronous input, to guarantee its being recognized on the following machine cycle, NMI's falling edge must occur no later than the rising edge of the clock cycle preceding the last state of any instruction cycle (T<sub>LI</sub>). Figure 9. Non-Maskable Interrupt Request Operation Bus Request/Acknowledge Cycle. The CPU samples BUSREQ with the rising edge of the last clock period of any machine cycle (Figure 10). If BUSREQ is active, the CPU sets its address, data, and MREQ, IORQ, RD, and WR lines to a high-impedance state with the rising edge of the next clock pulse. At that time, any external device can take control of these lines, usually to transfer data between memory and I/O devices. NOTES: 1) $T_{LM}$ = Last state of any M cycle. 2) $T_X$ = An arbitrary clock cycle used by requesting device. Figure 10. BUS Request/Acknowledge Cycle Halt Acknowledge Cycle. When the CPU receives a HALT instruction, it executes NOP states until either an INT or NMI input is received. When in the Halt state, the HALT output is active and remains so until an interrupt is received (Figure 11). INT will also force a Halt exit. \*Although NMI is an asynchronous input, to guarantee its being recognized on the following machine cycle, NMI's falling edge must occur no later than the rising edge of the clock cycle preceding the last state of any instruction cycle (T<sub>L1</sub>). Figure 11. Halt Acknowledge Reset Cycle. RESET must be active for at least three clock cycles for the CPU to properly accept it. As long as RESET remains active, the address and data buses float, and the control outputs are inactive. Once RESET goes inactive, two internal T cycles are consumed before the CPU resumes normal processing operation. RESET clears the PC register, so the first opcode fetch will be to location 0000H (Figure 12). Figure 12. Reset Cycle Power-Down mode of operation (Only applies to CMOS Z80 CPU). $\textbf{CMOSZ80}\,\textbf{CPU}\,\textbf{supports}\,\textbf{Power-Down}\,\textbf{mode}\,\textbf{of}\,\textbf{operation}.$ This mode is also referred to as the "standby mode", and supply current for the CPU goes down as low as 10 uA (Where specified as lcc<sub>2</sub>). **Power-Down Acknowledge Cycle.** When the clock input to the CPU is stopped at either a High or Low level, the CPU stops its operation and maintains all registers and control signals. However, $I_{cc2}$ (standby supply current) is guaranteed only when the system clock is stopped at a Low level during $T_4$ of the machine cycle following the execution of the HALT instruction. The timing diagram for the power-down function, when implemented with the HALT **instruction, is shown in Figure 13.** Figure 13. Power-Down Acknowledge **Power-Down Release Cycle.** The system clock must be supplied to the CPU to release the power-down state. When the system clock is supplied to the CLK input, the CPU restarts operations from the point at which the power-down state was implemented. The timing diagrams for the release from power-down mode are shown in Figure 14. #### NOTES: - When the external oscillator has been stopped to enter the power-down state, some warm-up time may be required to obtain a stable clock for the release. - 2) When the HALT instruction is executed to enter the power-down state, the CPU will also enter the Halt state. An interrupt signal (either NMI or INT) or a RESET signal must be applied to the CPU after the system clock is supplied in order to release the power-down state. Figure 14a. Figure 14c. Figure 13. Power-Down Release ### **ABSOLUTE MAXIMUM RATINGS** | Voltage on $V_{CC}$ with respect to $V_{SS} \dots -0.3V$ to $+7V$ | | |-------------------------------------------------------------------|--| | Voltages on all inputs with respect | | | to V <sub>SS</sub> – 0.3V to V <sub>CC</sub> + 0.3V | | | Operating Ambient | | | Temperature See Ordering Information | | | Storage Temperature 65°C to + 150°C | | Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### STANDARD TEST CONDITIONS The DC Characteristics and capacitance sections below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin. Available operating temperature ranges are: ■ S = 0°C to +70°C Voltage Supply Range: NMOS: +4.75V ≤ VCC ≤ +5.25V CMOS: +4.50V ≤ VCC ≤ +5.50V ■ E= $-40^{\circ}$ C to $100^{\circ}$ C, +4.50V $\leq$ VCC $\leq$ +5.50V All ac parameters assume a load capacitance of 100 pf. Add 10 ns delay for each 50 pf increase in load up to a maximum of 200 pf for the data bus and 100 pf for address and control lines. AC timing measurements are referenced to 1.5 volts (except for clock, which is referenced to the 10% and 90% points). The Ordering Information section lists temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation. # AC CHARACTERISTICS<sup>†</sup> (Z84C00/CMOS Z80 CPU; Continued) $V_{\infty}$ =5.0V ± 10%, unless otherwise specified | | | | Z840 | C0004° | Z840 | 20006 | Z840 | 20008 | Z84 | C0010 | Z84 | C0020[1] | Unit | Note | |----|-------------|---------------------------------|------|------------|------|-------|------|-------|-----|-----------|-----|------------|------|------| | No | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | | Мах | | | | 39 | ThBUSREQ | /BUSREQ hold time | 10 | | 10 | | 10 | | 10 | | 10 | | nS | | | | (Cr) | after Clock Rise | | | | | | | | | | | | | | 40 | TdCr | Clock Rise to /BASACK | | 100 | | 90 | | 80 | | 75 | | 40 | nS | | | | (BUSACKI) | Fall delay | | | | | | | | | | | | | | 41 | TdCf | Clock Fall to /BASACK | | 100 | | 90 | | 80 | | 75 | | 40 | nS | | | | (BUSACKr) | Rise delay | | | | | | | | | | | | | | 42 | TdCr(Dz) | Clock Rise to Data float delay | | 90 | | 80 | | 70 | | <b>65</b> | | 40 | nS | | | 43 | TdCr(CTz) | Clock Rise to Control Outputs | | | | | | | | | | | | | | | | Float Delay (/MREQ, /IORQ, | | | | | | | | | | | | | | | | /RD and /WR) | | 80 | | 70 | | 60 | | 65 | | 40 | nS | | | 44 | TdCr(Az) | Clock Rise to Address | | 90 | | 80 | | 70 | | 75 | | 40 | n\$ | | | | | float delay | | | | | | | | | | | | | | 45 | TdCTr(A) | Address Hold time from /MREQ, | 80* | | 35* | | 20* | | 20* | | 0* | | nS | | | | | /IORQ, /RD or /WR | | | | | | | | | | | | | | 46 | TsRESET(Cr) | /RESET to Clock Rise setup time | 60 | | 60 | | 45 | | 40 | | 15 | | nS | | | 47 | ThRESET(Cr) | /RESET to Clock Rise Hold time | 10 | | 10 | | 10 | | 10 | | 10 | | nS | | | 48 | TsINTf(Cr) | /INT Fall to Clock Rise | 80 | | 70 | | 55 | | 50 | | 15 | | nS | | | | | Setup Time | | | | | | | | | | | | | | 49 | ThINTr(Cr) | /INT Rise to Clock Rise | 10 | | 10 | | 10 | | 10 | | 10 | | nS | | | | | Hold Time | | | | | | | | | | | | | | 50 | TdM1f | /M1 Fall to /IORQ Fall delay | 565 | , | 359 | , | 270* | , | 220 | • | 100 | * | nS | | | | (IORQf) | | | | | | | | | | | | | | | 51 | TdCf(IORQf) | /Clock Fall to /IORQ Fall delay | | <b>8</b> 5 | | 70 | | 60 | | 55 | | 45 | nS | | | 52 | TdCf(IORQr) | Clock Rise to /IORQ Rise delay | | 85 | | 70 | | 60 | | 55 | | <b>4</b> 5 | nS | | | 53 | TdCf(D) | Clock Fall to Data Valid delay | | 150 | | 130 | | 115 | | 110 | | <b>7</b> 5 | nS | | - Notes: For Clock periods other than the minimum shown, calculate parameters using the following table. - Calculated values above assumed TrC = TfC = maximum. \*\* 4 MHz CMOS Z80 is obsoleted and replaced by 6 MHz - [1] Z84C0020 parameters are guuaranteed with 50pF load Capacitance. [2] If Capacitive Load is other than 50pF, please use Figure 1. to calculate the value. [3] Increasing delay by 10nS for each 50pF increase in loading, 200pF max for data lines, and 100pF for control lines. # **FOOTNOTES TO AC CHARACTERISTICS** | No | Symbol | Parameter | Z84C0004° | Z84C0006 | Z84C0008 | Z84C0010 | Z84C0020 | |--------|------------------------------------------------------------|-------------------------|--------------------|----------------------------------|-----------|----------|----------| | 1 | TcC | TwCh + TwCl + TrC + TfC | | | | | | | 7 | TdA(MREQf) | TwCh + TfC | -65 | -50 | -45 | -45 | -45 | | 10 | TwMREQh | TwCh + TfC | -20 | -20 | -20 | -20 | -20 | | 11 | TwMREQI | TcC | -30 | -30 | -25 | -25 | -25 | | 26 | TdA(IORQf) | TcC | -70 | -55 | -50 | -50 | -50 | | 29 | TdD(WRf) | TcC | -170 | -140 . | -120 | -60 | -60 | | 31 | TwWR | TcC / | -30 | -30 | -25 | -25 | -25 | | 33 | TdD(WRf) | TwCl + TrC | -140 | -140 | -120 | -60 | -60 | | 35 | TdWRr(D) | TwCl + TrC | -70 | <b>-5</b> 5 | -50 | -40 | -25 | | 45 | TdCTr(A) | TwCl + TrC | -50 | -50 | -45 | -30 | -30 | | 50 | TdM1f(IORQf) | 2TcC + TwCh + TfC | -65 | -50 | -45 | -30 | -30 | | C Test | Conditions: V <sub>IH</sub> = 2.0<br>V <sub>II</sub> = 0.8 | | V <sub>IHC</sub> = | V <sub>CC</sub> -0.6 V<br>0.45 V | FLOAT = 1 | ±0.5 V | | Figure 1. Address Delay Characteristics (Parameter 6) # DC CHARACTERISTICS (Z8400/NMOS Z80 CPU) All parameters are tested unless otherwise noted. | Symbol | Parameter | Min | Max | Unit | Test Condition | |------------------|-----------------------------------------|-------------------|---------------------|------|--------------------------------------------| | V <sub>ILC</sub> | Clock Input Low Voltage | -0.3 | 0.45 | v | | | V <sub>IHC</sub> | Clock Input High Voltage | V <sub>CC</sub> 6 | V <sub>CC</sub> +.3 | ٧ | | | V <sub>IL</sub> | Input Low Voltage | - 0.3 | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.0 <sup>1</sup> | Vcc | V | | | VOL | Output Low Voltage | | 0.4 | V | $I_{OL} = 2.0 \text{mA}$ | | V <sub>OH</sub> | Output High Voltage | 2.4 <sup>1</sup> | | ٧ . | I <sub>OH</sub> = -250 μA | | lcc. | Power Supply Current | • | 200 | mA | Note 3 | | l <sub>Li</sub> | Input Leakage Current | | 10 | μΑ | $V_{IN} = 0$ to $V_{CC}$ | | LO | 3-State Output Leakage Current in Float | - 10 | 10 <sup>2</sup> | μA | V <sub>OUT</sub> = 0.4 to V <sub>C</sub> ( | For military grade parts, refer to the Z80 Military Electrical Specification. A<sub>15</sub>-A<sub>0</sub>. D<sub>7</sub>-D<sub>0</sub>, MREQ, IORO, RD, and WR. Measurements made with outputs floating. # **CAPACITANCE** Guaranteed by design and characterization. | Symbol | Parameter | Min | Max | Unit | |--------------------|--------------------|-----|-----|------| | C <sub>CLOCK</sub> | Clock Capacitance | | 35 | pf | | C <sub>IN</sub> | Input Capacitance | • | 5 | pf | | C <sub>OUT</sub> | Output Capacitance | | 15 | pf | NOTES: T<sub>A</sub> = 25°C, f = 1 MHz. Unmeasured pins returned to ground. # **Customer Support** For answers to technical questions about the product, documentation, or any other issues with Zilog's offerings, please visit Zilog's Knowledge Base at <a href="http://www.zilog.com/kb">http://www.zilog.com/kb</a>. For any comments, detail technical questions, or reporting problems, please visit Zilog's Technical Support at <a href="http://support.zilog.com">http://support.zilog.com</a>. PS017801-0602 Customer Support