



Welcome to **E-XFL.COM** 

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

# **Applications of Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Product Status                  | Obsolete                                                   |
| Core Processor                  | Z80                                                        |
| Number of Cores/Bus Width       | 1 Core, 8-Bit                                              |
| Speed                           | 8MHz                                                       |
| Co-Processors/DSP               | -                                                          |
| RAM Controllers                 | -                                                          |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers | -                                                          |
| Ethernet                        | -                                                          |
| SATA                            | -                                                          |
| USB                             | -                                                          |
| Voltage - I/O                   | 5.0V                                                       |
| Operating Temperature           | -40°C ~ 100°C (TA)                                         |
| Security Features               | -                                                          |
| Package / Case                  | 44-LCC (J-Lead)                                            |
| Supplier Device Package         | 44-PLCC                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/zilog/z84c0008vec00tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong







Figure 2b. 44-Pin Chip Carrier Pin Assignments

#### **GENERAL DESCRIPTION**

The CPUs are fourth-generation enhanced microprocessors with exceptional computational power. They offer higher system throughput and more efficient memory utilization than comparable second- and third-generation microprocessors. The internal registers contain 208 bits of read/write memory that are accessible to the programmer. These registers include two sets of six general-purpose registers which may be used individually as either 8-bit registers or as 16-bit register pairs. In addition, there are two sets of accumulator and flag registers. A group of "Exchange" instructions makes either set of main or alternate registers accessible to the programmer. The alternate set allows operation in foreground-background mode or it may be reserved for very fast interrupt response.

The CPU also contains a Stack Pointer, Program Counter, two index registers, a Refresh register (counter), and an Interrupt register. The CPU is easy to incorporate into a system since it requires only a single +5V power source. All output signals are fully decoded and timed to control standard memory or peripheral circuits; the CPU is supported by an extensive family of peripheral controllers. The internal block diagram (Figure 3) shows the primary functions of the processors. Subsequent text provides more detail on the I/O controller family, registers, instruction set, interrupts and daisy chaining, and CPU timing.



Figure 3. Z80C CPU Block Diagram

Table 1. Z80C CPU Registers

|                                    | Register           | Size (Bits) | Remarks                                                                                                                                        |
|------------------------------------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| A, A'                              | Accumulator        | 8           | Stores an operand or the results of an operation.                                                                                              |
| F, F'                              | Flags              | 8           | See Instruction Set.                                                                                                                           |
| B, B'                              | General Purpose    | 8           | Can be used separately or as a 16-bit register with C.                                                                                         |
| C, C'                              | General Purpose    | 8           | Can be used separately or as a 16-bit register with C.                                                                                         |
| D, D'                              | General Purpose    | 8           | Can be used separately or as a 16-bit register with E.                                                                                         |
| E, E'                              | General Purpose    | 8           | Can be used separately or as a 16-bit register with E.                                                                                         |
| H, H'                              | General Purpose    | 8           | Can be used separately or as a 16-bit register with L.                                                                                         |
| L, L'                              | General Purpose    | 8           | Can be used separately or as a 16-bit register with L.                                                                                         |
|                                    |                    |             | Note: The (B,C), (D,E), and (H,L) sets are combined as follows:  B — High byte                                                                 |
|                                    | Interrupt Register | 8           | Stores upper eight bits of memory address for vectored interrupt processing.                                                                   |
| R                                  | Refresh Register   | 8           | Provides user-transparent dynamic memory refresh. Automatically incremented and placed on the address bus during each instruction fetch cycle. |
| IX                                 | Index Register     | 16          | Used for indexed addressing.                                                                                                                   |
| IY .                               | Index Register     | 16          | Used for indexed addressing                                                                                                                    |
| SP                                 | Stack Pointer      | 16          | Holds address of the top of the stack. See Push or Pop in instruction set.                                                                     |
| PC                                 | Program Counter    | 16          | Holds address of next instruction.                                                                                                             |
| IFF <sub>1</sub> -IFF <sub>2</sub> | Interrupt Enable   | Flip-Flops  | Set or reset to indicate interrupt status (see Figure 4).                                                                                      |
| IMFa-IMFb                          | Interrupt Mode     | Flip-Flops  | Reflect Interrupt mode (see Figure 4).                                                                                                         |

failure has been detected. After recognition of the \$\overline{NMI}\$ signal (providing \$\overline{BUSREQ}\$ is not active), the CPU jumps to restart location 0066H. Normally, software starting at this address contains the interrupt service routine.

Maskable Interrupt (INT). Regardless of the interrupt mode set by the user, the CPU response to a maskable interrupt input follows a common timing cycle. After the interrupt has been detected by the CPU (provided that interrupts are enabled and BUSREQ is not active) a special interrupt processing cycle begins. This is a special fetch (M1) cycle in which IORQ becomes active rather than MREQ, as in a normal M1 cycle. In addition, this special M1 cycle is automatically extended by two WAIT states, to allow for the time required to acknowledge the interrupt request.

**Mode 0 Interrupt Operation.** This mode is similar to the 8080 microprocessor interrupt service procedures. The interrupting device places an instruction on the data bus. This is normally a Restart instruction, which will initiate a call

to the selected one of eight restart locations in page zero of memory. Unlike the 8080, the Z80 CPU responds to the Call instruction with only one interrupt acknowledge cycle followed by two memory read cycles.

**Mode 1 Interrupt Operation.** Mode 1 operation is very similar to that for the NMI. The principal difference is that the Mode 1 interrupt has only one restart location, 0038H.

Mode 2 Interrupt Operation. This interrupt mode has been designed to most effectively utilize the capabilities of the Z80 microprocessor and its associated peripheral family. The interrupting peripheral device selects the starting address of the interrupt service routine. It does this by placing an 8-bit vector on the data bus during the interrupt acknowledge cycle. The CPU forms a pointer using this byte as the lower 8 bits and the contents of the I register as the upper 8 bits. This points to an entry in a table of addresses for interrupt service routines. The CPU then jumps to the routine at that

# **8-BIT LOAD GROUP**

|                | Symbolic                |   |   |   | Fk | ngs |     |   |   |    | Opcod       | •   |     | No. of | No. of M | No. of T |       |       |
|----------------|-------------------------|---|---|---|----|-----|-----|---|---|----|-------------|-----|-----|--------|----------|----------|-------|-------|
| Mnemonic       | Operation               | S | Z |   | H  |     | P/V | N | C | 76 | 543         | 210 | Hex | Bytes  | Cycles   | States   | Com   | ments |
| LD r, r'       | r ← r'                  | • | • |   |    | Х   | •   | • | • | 01 | r           | r'  |     | 1      | 1        | 4        | r, r' | Reg.  |
| LD r, n        | r ← n                   | • | • | Χ | •  | Х   | •   | • | • | 00 | r           | 110 |     | 2      | 2        | 7        | 000   | В     |
|                |                         |   |   |   |    |     |     |   |   |    | <b>←</b> n→ |     |     |        |          |          | 001   | С     |
| LD r, (HL)     | r ← (HL)                | • | • | Х | •  | Х   | •   | • | • | 01 | r           | 110 |     | 1      | 2        | 7        | 010   | D     |
| LD r, (IX + d) | r ← (IX + d)            | • | • | Х | •  | Χ   | •   | • | • | 11 | 011         | 101 | DD  | 3      | 5        | 19       | 011   | Ε     |
|                |                         |   |   |   |    |     |     |   |   | 01 | r           | 110 |     |        |          |          | 100   | н     |
|                |                         |   |   |   |    |     |     |   |   |    | <b>~</b> d→ |     |     |        |          |          | 101   | L     |
| LD r, (IY + d) | $r \leftarrow (IY + d)$ | • | • | Х | •  | Х   | •   | • | • | 11 | 111         | 101 | FD  | 3      | 5        | 19       | 111   | Α     |
|                |                         |   |   |   |    |     |     |   |   | 01 | r           | 110 |     |        |          |          |       |       |
|                |                         |   |   |   |    |     |     |   |   |    | <b>←</b> d→ |     |     |        |          |          |       |       |
| LD (HL), r     | (HL) ← r                | • | • | Х | •  | Х   | •   | • | • | 01 | 110         | ſ   |     | 1      | 2        | 7        |       |       |
| LD (IX + d), r | (IX+d) <del>←</del> r   | • | • | Χ | •  | Χ   | •   | • | • | 11 | 011         | 101 | DD  | 3      | 5        | 19       |       |       |
|                |                         |   |   |   |    |     |     |   |   | 01 | 110         | r   |     |        |          |          |       |       |
|                |                         |   |   |   |    |     |     |   |   |    | <b>←</b> d→ |     |     |        |          |          |       |       |
| LD (IY + d), r | (IY+d) <del></del> r    | • | • | Х | •  | Х   | •   | • | • | 11 | 111         | 101 | FD  | 3      | 5        | 19       |       |       |
|                |                         | • |   |   |    |     |     |   |   | 01 | 110         | r   |     |        |          |          |       |       |
|                |                         |   |   |   |    |     |     |   |   |    | <b>←</b> d→ |     |     |        |          |          |       |       |
| LD (HL), n     | (HL) ← n                | • | • | Х | •  | Х   | •   | • | • | 00 | 110         | 110 | 36  | 2      | 3        | 10       |       |       |
|                |                         |   |   |   |    |     |     |   |   |    | ←n→         |     |     |        |          |          |       |       |
| LD (IX + d), n | (IX + d) ← n            | • | • | Х | •  | Х   | •   | • | • | 11 | 011         | 101 | DD  | 4      | 5        | 19       |       |       |
|                |                         |   |   |   |    |     |     |   |   | 00 | 110         | 110 | 36  |        |          |          |       |       |
|                |                         |   |   |   |    |     |     |   |   |    | ←d →        |     |     |        |          |          |       |       |
|                |                         |   |   |   |    |     |     |   |   |    | ←n→         |     |     |        |          |          |       |       |

# EXCHANGE, BLOCK TRANSFER, BLOCK SEARCH GROUPS (Continued)

|          | Symbolic                                                | _        | _      |   |          | ıgs |     |   | _ |          | Opcod      |            |          | No. of | No. of M |        |                           |
|----------|---------------------------------------------------------|----------|--------|---|----------|-----|-----|---|---|----------|------------|------------|----------|--------|----------|--------|---------------------------|
| Mnemonic | Operation                                               | 5        | Z      |   | Н        |     | P/V | N | C | 76       | 543        | 210        | Hex      | Bytes  | Cycles   | States | Comments                  |
|          |                                                         |          | 3      |   |          |     | 1   |   |   | •        |            |            |          |        |          |        |                           |
| CPIR     | A – (HL)                                                | ‡        | #      | X | <b>‡</b> | X   | ŧ   | 1 | • | 11       | 101        | 101        | ED       | 2      | 5        | 21     | If BC ≠ 0 and<br>A ≠ (HL) |
| •        | HL ← HL + 1 BC ← BC − 1 Repeat until A = (HL) or        |          |        |   |          |     |     |   |   | 10       | 110        | 001        | B1       | 2      | 4        | 16     | If BC = 0 or<br>A = (HL)  |
|          | BC = 0                                                  |          | 3      |   |          |     | ①   |   |   |          |            |            |          |        |          |        |                           |
| CPD      | A - (HL)<br>HL ← HL - 1<br>BC ← BC - 1                  | *        | •      | X | *        | X   | •   | 1 | • | 11<br>10 | 101<br>101 | 101<br>001 | ED<br>A9 | 2      | 4        | 16     |                           |
| CPDR     | A – (HL)                                                | <b>‡</b> | ③<br>• | X | <b>‡</b> | X   | 0   | 1 | • | 11       | 101        | 101        | ED       | 2      | 5        | 21     | If BC ≠ 0 and<br>A ≠ (HL) |
|          | HL ← HL − 1 BC ← BC − 1 Repeat until A = (HL) or BC = 0 |          |        |   |          |     |     |   |   | 10       | 111        | 001        | В9       | 2      | 4        | 16     | If BC = 0 or<br>A = (HL)  |

NOTE: 

P/V flag is 0 if the result of BC - 1 = 0, otherwise P/V = 1.

P/V flag is 0 only at completion of instruction.

Takes if A = (HL), otherwise Z = 0.

# 8-BIT ARITHMETIC AND LOGICAL GROUP

| Mnemonic       | Symbolic<br>Operation | s        | z        |   | Fle<br>H | gs | P/V | N | С        | 76 | Opcod<br>543 | 9<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com    | ments      |
|----------------|-----------------------|----------|----------|---|----------|----|-----|---|----------|----|--------------|----------|-----|-----------------|--------------------|--------------------|--------|------------|
| ADD A, r       | A←A+r                 | *        | <b>‡</b> | Х | <b>‡</b> | X  | ٧   | 0 | <b>‡</b> | 10 | 000          | ſ        |     | 1               | 1                  | 4                  | r      | Reg.       |
| ADD A, n       | A ← A+n               | #        | #        | Х | <b>‡</b> | Х  | ٧   | 0 |          | 11 | 000          | 110      |     | 2               | 2                  | 7                  | 000    | В          |
|                |                       |          |          |   |          |    |     |   |          |    | ←n→          |          |     |                 |                    |                    | 001    | C          |
|                |                       |          |          |   |          |    |     |   |          |    |              |          |     |                 |                    |                    | 010    | D          |
| ADD A, (HL)    | A - A+(HL)            | <b>‡</b> | <b>‡</b> | Х | <b>‡</b> | Х  | ٧   | 0 | <b>‡</b> | 10 | 000          | 110      |     | 1               | 2                  | 7                  | 011    | E          |
| ADD A, (IX + c | d) A←A + (IX + d)     | #        |          | Х | <b>‡</b> | Х  | ٧   | 0 | <b>‡</b> | 11 | 011          | 101      | DD  | 3               | 5                  | 19                 | 100    | H          |
|                |                       |          |          |   |          |    |     |   |          | 10 | 000          | 110      |     |                 |                    |                    | 101    | L          |
|                |                       |          |          |   |          |    |     |   |          |    | <b>-d</b> →  |          |     |                 |                    |                    | 111    | A          |
| ADD A, (IY+c   | d) A ← A + (IY + d)   | <b>‡</b> | \$       | Х | <b>‡</b> | Х  | ٧   | 0 | <b>‡</b> | 11 | 111          | 101      | FD  | 3               | 5                  | 19                 |        |            |
|                |                       |          |          |   |          |    |     |   |          | 10 | 000          | 110      |     |                 |                    |                    |        |            |
|                |                       |          |          |   |          |    |     |   |          |    | <b>-</b> d→  |          |     |                 |                    |                    |        |            |
| ADC A, s       | A - A+s+CY            | <b>‡</b> | <b>‡</b> | Χ | <b>‡</b> | Х  | ٧   | 0 | #        |    | 001          |          |     |                 |                    |                    | s is a | ny of r, n |
| SUB s          | A ← A – s             | <b>‡</b> | <b>‡</b> | X | <b>‡</b> | Х  | ٧   | 1 | \$       |    | 010          |          |     |                 |                    |                    | (HL),  | (IX+d),    |
| SBC A, s       | A - A-s-CY            | <b>‡</b> | <b>‡</b> | Χ | <b>‡</b> | Х  | ٧   | 1 | <b>‡</b> |    | 011          |          |     |                 |                    |                    | (IY+   | d) as      |
| ANDs           | A ← A > s             | <b>‡</b> | <b>‡</b> | X | 1        | Х  | Ρ   | 0 | 0        |    | 100          |          |     |                 |                    |                    | show   | n for AC   |
| OR s           | A ← A > s             | <b>‡</b> | <b>‡</b> | X | 0        | Х  | Ρ   | 0 | 0        |    | 110          |          |     |                 |                    |                    | instru | ction. T   |
| XOR s          | A - Aes               | <b>‡</b> | <b>‡</b> | Х | 0        | Х  | Ρ   | 0 | 0        |    | 101          |          |     |                 |                    |                    | indica | ated bits  |
| CP s           | A-s                   | <b>‡</b> | <b>‡</b> | Х | <b>‡</b> | Х  | ٧   | 1 | <b>‡</b> |    | 111          |          |     |                 |                    |                    | repla  | ce the     |
|                |                       |          |          |   |          |    |     |   |          |    |              |          |     |                 |                    |                    | 000    | ] in the   |
|                |                       |          |          |   |          |    |     |   |          |    |              |          |     |                 |                    |                    | ADD    | set abo    |

PS017801-0602

# 8-BIT ARITHMETIC AND LOGICAL GROUP (Continued)

|            | Symbolic              |          | -        |   |          | ngs |    |   |   |    | Орсо         |     |     | No. of | No. of M | No. of T |          |
|------------|-----------------------|----------|----------|---|----------|-----|----|---|---|----|--------------|-----|-----|--------|----------|----------|----------|
| Mnemonic   | Operation             | 8        | Z        |   | H        |     | PΛ | N | С | 76 | 543          | 210 | Hex | Bytes  | Cycles   | States   | Comments |
| INC r      | r+r+1                 | <b>‡</b> | <b>‡</b> | х | <b>‡</b> | Х   | ٧  | 0 | • | 00 | г            | 100 |     | 1      | 1        | 4        |          |
| INC (HL)   | (HL) <del>←</del>     |          |          |   |          |     |    |   |   |    |              |     | •   |        |          |          |          |
|            | (HL) + 1              | #        | <b>‡</b> | Х | <b>‡</b> | х   | ٧  | 0 | • | 00 | 110          | 100 |     | 1      | 3        | 11       |          |
| INC (IX+d) | (IX + d) <del>←</del> |          |          | X | <b>‡</b> | Х   | ٧  | 0 | • | 11 | 011          | 101 | DD  | 3      | 6        | 23       |          |
|            | (IX + d) + 1          |          |          |   |          |     |    |   |   | 00 | 110          | 100 |     |        |          |          |          |
|            |                       |          |          |   |          |     |    |   |   |    | <b>-</b> -d- | •   |     |        |          |          |          |
| INC (IY+d) | (IY+d) ←              |          | #        | X | <b>‡</b> | Х   | ٧  | 0 | • | 11 | 111          | 101 | FD  | 3      | 6        | 23       |          |
|            | (IY+d)+1              |          |          |   |          |     |    |   |   | 00 | 110          | 100 |     |        |          |          |          |
|            |                       |          |          |   |          |     |    |   |   |    | <b>←</b> d-  | •   |     |        |          |          |          |
| DEC m      | m ← m – 1             |          | <b>*</b> | X | <b>‡</b> | Х   | ٧  | 1 | • |    |              | 101 |     |        |          |          |          |

NOTE: m is any of r, (HL), (IX+d), (IY+d) as shown for INC. DEC same format and states as INC. Replace 100 with 101 in opcode.

# GENERAL-PURPOSE ARITHMETIC AND CPU CONTROL GROUPS

| Mnemonic | Symbolic<br>Operation   | 8        | z        |            | FI:<br>H | age |   | V N | С        | 76       | Opcod<br>543 | e<br>210   | Hex      | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments                                   |
|----------|-------------------------|----------|----------|------------|----------|-----|---|-----|----------|----------|--------------|------------|----------|-----------------|--------------------|--------------------|--------------------------------------------|
| DAA      | <b>Ø</b>                | <b>‡</b> | *        | х          | *        | Х   | Р | •   | <b>‡</b> | 00       | 100          | 111        | 27       | 1               | 1                  | 4                  | Decimal adjust                             |
| CPL      | A+A                     | •        | •        | · <b>X</b> | 1        | ×   | • | 1   | •        | 00       | 101          | 111        | 2F       | 1               | 1                  | 4                  | Complement accumulator (one's complement). |
| NEG      | A - 0 - A               | <b>‡</b> | <b>‡</b> | Х          | <b>‡</b> | Х   | ٧ | 1   | <b>‡</b> | 11       | 101          | 101        | ED       | 2               | 2                  | 8                  | Negate acc.                                |
|          |                         |          |          |            |          |     |   |     |          | 01       | 000          | 100        | 44       |                 |                    | -                  | (two's complement).                        |
| CCF      | CY + CY                 | •        | •        | X          | X        | X   | • | 0   | <b>‡</b> | 00       | 111          | 111        | 3F       | 1               | . 1                | 4                  | Complement carry flag.                     |
| SCF      | CY - 1                  | •        | •        | Х          | 0        | Х   | • | 0   | 1        | 00       | 110          | 111        | 37       | 1               | 1                  | 4                  | Set carry flag.                            |
| NOP      | No operation            | •        | •        | Х          | •        | Х   | • | •   | •        | 00       | 000          | 000        | 00       | 1               | 1                  | 4                  | oot ourly mag.                             |
| HALT     | CPU halted              | •        | •        | Х          |          | Х   | • | •   | •        | 01       | 110          | 110        | 76       | 1               | 1                  | 4                  |                                            |
| DI ★     | IFF ← 0                 | •        | •        | X          | •        | Х   | • | •   | •        | 11       | 110          | 011        | F3       | 1               | 1                  | 4                  |                                            |
| El ★     | IFF ← 1                 | •        | ٠        | Х          | •        | Х   | • | •   | •        | 11       | 111          | 011        | FB       | 1               | 1                  | 4                  |                                            |
| IM O     | Set interrupt<br>mode 0 | •        | •        | X          | •        | X   | • | •   | •        | 11<br>01 | 101<br>000   | 101<br>110 | ED<br>46 | 2               | 2                  | 8                  |                                            |
| IM 1     | Set interrupt<br>mode 1 | •        | •        | X          | •        | X   | • | •   | •        | 11<br>01 | 101<br>010   | 101<br>110 | ED<br>56 | 2               | 2                  | 8                  |                                            |
| IM 2     | Set interrupt<br>mode 2 | •        | •        | X          | •        | X   | • | •   | •        | 11<br>01 | 101<br>011   | 101<br>110 | ED<br>5E | 2               | 2                  | 8                  |                                            |

NOTES: @ converts accumulator content into packed BCD following add or subtract with packed BCD operands. IFF indicates the interrupt enable flip-flop.

CY indicates the carry flip-flop.

\* indicates interrupts are not sampled at the end of EI or DI.

# BIT SET, RESET AND TEST GROUP

| Mnemonic            | Symbolic<br>Operation              | 8 | z        |   | Fla<br>H | gs | P/V | N | С   | 76 | Opcod<br>543 |     | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Con   | nments      |
|---------------------|------------------------------------|---|----------|---|----------|----|-----|---|-----|----|--------------|-----|-----|-----------------|--------------------|--------------------|-------|-------------|
| BIT b, r            | Z←rb                               | х | <b>‡</b> | Х | 1        | х  | х   | 0 | •   | 11 | 001          | 011 | СВ  | 2               | 2                  | 8                  | r     | Reg.        |
|                     |                                    |   |          |   |          |    |     |   |     | 01 | b            | ſ   |     |                 |                    |                    | 000   | В           |
| BIT b, (HL)         | Z ← (HL) <sub>b</sub>              | Х | <b>‡</b> | Х | 1        | Х  | Х   | 0 | •   | 11 | 001          | 011 | CB  | 2               | 3                  | 12                 | 001   | С           |
|                     |                                    |   |          |   |          |    |     |   |     | 01 | b            | 110 |     |                 |                    |                    | 010   | D           |
| BIT b,(IX + d)b     | $Z \leftarrow (IX + d)_b$          | X | <b>‡</b> | X | 1        | Х  | X   | 0 | •   | 11 | 011          | 101 | DD  | 4               | 5                  | 20                 | 011   | E           |
|                     |                                    |   |          |   |          |    |     |   |     | 11 | 001          | 011 | CB  |                 |                    |                    | 100   | Н           |
|                     |                                    |   |          |   |          |    |     |   |     |    | <b>-</b> d-  | •   |     |                 |                    |                    | 101   | L           |
|                     |                                    |   |          |   |          |    |     |   |     | 01 | b            | 110 |     |                 |                    |                    | 111   | Α           |
|                     |                                    |   |          |   |          |    |     |   |     |    |              |     |     |                 |                    |                    | b     | Bit Tested  |
| BIT b, $(IY + d)_b$ | Z ← (IY+d) <sub>b</sub>            | X | <b>‡</b> | X | 1        | Х  | X   | 0 | •   | 11 | 111          | 101 | FD  | 4               | 5                  | 20                 | 000   | 0           |
|                     |                                    |   |          |   |          |    |     |   |     | 11 | 001          | 011 | CB  |                 |                    |                    | 001   | 1           |
|                     |                                    |   |          |   |          |    |     |   |     |    | <b>-</b> d→  | •   |     |                 |                    |                    | 010   | 2           |
|                     |                                    |   |          |   |          |    |     |   |     | 01 | b            | 110 |     |                 |                    |                    | 011   | 3           |
| SET b, r            | r <sub>b</sub> ←1                  | • | •        | X | •        | Х  | •   | • | . • | 11 | 001          | 011 | CB  | 2               | 2                  | 8                  | 100   | 4           |
|                     |                                    |   |          |   |          |    |     |   |     | 11 | b            | r   |     |                 |                    |                    | 101   | 5           |
| SET b, (HL)         | (HL) <sub>b</sub> ← 1              | • | •        | X | •        | X  | •   | • | •   | 11 | 001          | 011 | CB  | 2               | 4                  | 15                 | 110   | 6           |
|                     |                                    |   |          |   |          |    |     |   |     | 11 | b            | 110 |     |                 |                    |                    | 111   | 7           |
| SET b, $(1X + d)$   | (IX+d) <sub>b</sub> <del>-</del> 1 | • | •        | X | •        | X  | •   | • | •   | 11 | 011          | 101 | DD  | 4               | 6                  | 23                 |       |             |
|                     |                                    | - |          |   |          |    |     |   |     | 11 | 001          | 011 | CB  |                 |                    |                    |       |             |
|                     |                                    |   |          |   |          |    |     |   |     |    | -d-          | •   |     |                 |                    |                    |       |             |
|                     |                                    |   |          |   |          |    |     |   |     | 11 | b            | 110 |     |                 |                    |                    |       |             |
| SET b, (IY+d)       | $(iY+d)_b \leftarrow 1$            | • | •        | X | •        | Х  | •   | • | •   | 11 | 111          | 101 | FD  | 4               | 6                  | 23                 |       |             |
|                     |                                    |   |          |   |          |    |     |   |     | 11 | 001          | 011 | CB  |                 |                    |                    |       |             |
|                     |                                    |   |          |   |          |    |     |   |     |    | +d →         | •   |     |                 |                    |                    |       |             |
|                     |                                    |   |          |   |          |    |     |   |     | 11 | b            | 110 |     |                 |                    |                    |       |             |
| RES b, m            | m <sub>b</sub> ← 0                 | • | •        | X | •        | X  | •   | • | •   | 10 |              |     |     |                 |                    |                    | To fo | kw usija    |
|                     | m≡r, (HL),                         |   |          |   |          |    |     |   |     |    |              |     |     |                 | •                  |                    |       | ode replace |
|                     | (IX+d), $(IY+d)$                   |   |          | • |          |    |     |   |     |    |              |     |     |                 |                    |                    |       | of SET b, s |
|                     |                                    |   |          |   |          |    |     |   | •   |    |              |     |     |                 |                    |                    |       | 10 Alags    |
|                     |                                    |   |          |   |          |    |     |   |     |    |              |     |     |                 |                    |                    | and   |             |
|                     |                                    |   |          |   |          |    |     |   |     |    |              |     |     |                 |                    |                    |       | s for SET   |
|                     |                                    |   |          |   |          |    |     |   |     |    |              |     |     |                 |                    |                    | instr | uction.     |

NOTE: The notation  $m_b$  indicates location  $m_s$  bit b (0 to 7).

# **CALL AND RETURN GROUP**

| Mnemonic          | Symbolic<br>Operation                             | s | z |   | Fia<br>H | ags |   | /N | С | 76 | Opcod<br>543 |     | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com      | ments              |
|-------------------|---------------------------------------------------|---|---|---|----------|-----|---|----|---|----|--------------|-----|-----|-----------------|--------------------|--------------------|----------|--------------------|
| CALL nn           | (SP-1)←PC <sub>H</sub>                            | • | • | х | •        | Х   | • | •  | • | 11 | 001          | 101 | CD  | 3               | 5                  | 17                 |          |                    |
|                   | (SP-2)←PC <sub>L</sub><br>PC ← nn.                |   |   |   |          |     |   |    |   |    | +n→          |     |     |                 |                    |                    |          |                    |
| CALL cc nr        | PC ← nn,<br>If condition                          |   |   | ¥ |          | х   |   |    |   | 11 | ←n→<br>cc    | 100 |     | 3               | 3                  | 10                 | If co.is | s false.           |
| O/1LL 00,111      | cc is false                                       | _ | - | ^ | -        | ^   |   | -  |   | •• | + n →        |     |     | Ü               | ·                  |                    |          | 5 Ka300.           |
|                   | continue,<br>otherwise                            |   |   |   |          |     |   |    |   |    | +-n-         |     |     | 3               | 5                  | 17                 | If oc is | s true.            |
|                   | same as<br>CALL nn                                |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    |          |                    |
| RET               | PC <sub>L</sub> ← (SP)<br>PC <sub>H</sub> ←(SP+1) | • | • | × | •        | X   | • | •  | • | 11 | <b>0</b> 01  | 001 | C9  | 1               | 3                  | 10                 |          |                    |
| RET ∞             | If condition<br>cc is false                       | • | • | X | •        | X   | • | •  | • | 11 | cc           | 000 |     | 1               | 1                  | 5                  | If cc is | s false.           |
|                   | continue,                                         |   |   |   |          |     |   |    |   |    |              |     |     | /1              | 3                  | 11                 | If oc is | s true.            |
|                   | same as RET                                       |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    |          | Condition          |
|                   |                                                   |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    |          | NZ (non-zero)      |
|                   |                                                   |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    |          | Z (zero)           |
|                   |                                                   |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    |          | NC (non-carry)     |
| RETI              | Return from                                       | • | • | Х | •        | Х   | • | •  | • | 11 | 101          | 101 | ED  | 2               | 4                  | 14                 |          | C (carry)          |
|                   | interrupt                                         |   |   |   |          |     |   |    |   | 01 | 001          | 101 | 4D  |                 |                    |                    |          | PO (parity odd)    |
| RETN <sup>1</sup> | Return from                                       | • | • | Х | •        | Х   | • | •  | • | 11 | 101          | 101 | ED  | 2               | 4                  | 14                 |          | PE (parity even)   |
|                   | non-maskable                                      |   |   |   |          |     |   |    |   | 01 | 000          | 101 | 45  |                 |                    |                    | 110      | P (sign positive)  |
|                   | interrupt                                         |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    |          | ·M (sign negative) |
| RST p             | (SP-1)←PCH                                        | • | • | X | •        | Х   | • | •  | • | 11 | t            | 111 |     | 1               | 3                  | 11                 | t        | P                  |
|                   | (SP-2)←PC <sub>L</sub>                            |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    | 000      |                    |
|                   | PC <sub>H</sub> ← 0                               |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    |          | 08H                |
|                   | PC <sub>L</sub> ← p                               |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    | -        | 10H                |
|                   |                                                   |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    | 011      | 18H                |
|                   |                                                   |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    | 100      | 20H                |
|                   |                                                   |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    |          | 28H                |
|                   |                                                   |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    | 110      | 30H                |
|                   |                                                   |   |   |   |          |     |   |    |   |    |              |     |     |                 |                    |                    | 111      | 38H                |

NOTE: ¹RETN loads IFF2 → IFF1

# **INPUT AND OUTPUT GROUP**

| Mnemonic   | Symbolic Operation | S        | Z                      |   | FI       | age |   | VN | C | 76 | Opcod<br>543 | le<br>210 | Hex        | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments                                 |
|------------|--------------------|----------|------------------------|---|----------|-----|---|----|---|----|--------------|-----------|------------|-----------------|--------------------|--------------------|------------------------------------------|
| IN A, (n)  | A ← (n)            | •        | ۰.                     | x | •        | X   | • | •  | • | 11 | 011          | 01        | DB         | 2               | 3                  | 11                 | n to A <sub>0</sub> ~ A <sub>7</sub>     |
|            |                    |          |                        |   |          |     |   |    |   |    | <b>←</b> n-  | •         |            |                 |                    |                    | Acc. to A <sub>8</sub> ~ A <sub>15</sub> |
| IN r, (C)  | r +- (C)           | <b>‡</b> | #                      | Х | <b>‡</b> | Х   | Ρ | 0  | • | 11 | 101          | 101       | ED         | 2               | 3                  | 12                 | C to Ao ~ A <sub>7</sub>                 |
|            | if $r = 110$ only  |          |                        |   |          |     |   |    |   | 01 | r            | 000       |            |                 |                    |                    | B to A <sub>8</sub> ~ A <sub>15</sub>    |
|            | the flags will     |          |                        |   |          |     |   |    |   |    |              |           |            |                 |                    |                    |                                          |
|            | be affected        |          |                        |   |          |     |   |    |   |    |              |           |            |                 |                    |                    |                                          |
|            |                    |          | ①                      | ) |          |     |   |    |   |    |              |           |            |                 |                    |                    |                                          |
| INI        | (HL) ← (C)         | Х        | <b>‡</b>               | Х | Х        | Х   | Х | 1  | х | 11 | 101          | 101       | ED         | 2               | 4                  | 16                 | C to A <sub>0</sub> ~ A <sub>7</sub>     |
|            | B ← B – 1          |          |                        |   |          |     |   |    |   | 10 | 100          | 010       | A2         |                 |                    |                    | B to A <sub>8</sub> ~ A <sub>15</sub>    |
|            | HL+HL+1            |          | 2                      | ) |          |     |   |    |   |    |              |           |            |                 |                    |                    | 0 10                                     |
| INIR       | (HL) ← (C)         | X        | 1                      | Х | х        | X   | Х | 1  | х | 11 | 101          | 101       | ED         | 2               | 5                  | 21                 | C to A <sub>0</sub> ~ A <sub>7</sub>     |
|            | B ← B – 1          |          |                        |   |          |     |   |    |   | 10 | 110          | 010       | B2         |                 | (If B≠0)           |                    | B to A <sub>8</sub> ~ A <sub>15</sub>    |
|            | HL ← HL+1          |          |                        |   |          |     |   |    |   |    |              |           |            | 2               | 4                  | 16                 | - 10 1 10                                |
|            | Repeat until       |          |                        |   |          |     |   |    | s |    |              |           |            |                 | (If B = 0)         |                    |                                          |
|            | B=0                |          |                        |   |          |     |   |    |   |    |              |           |            |                 | ·,                 |                    |                                          |
|            |                    |          | 1                      | ) |          |     |   |    |   |    |              |           |            |                 |                    |                    |                                          |
| IND        | (HL) ← (C)         | Х        | Ť                      | х | х        | Х   | Х | 1  | х | 11 | 101          | 101       | ΕD         | 2               | 4                  | 16                 | C to A <sub>0</sub> ~ A <sub>7</sub>     |
|            | B ← B – 1          |          |                        |   |          |     |   |    |   | 10 | 101          | 010       | AA         |                 |                    |                    | B to A <sub>8</sub> ~ A <sub>15</sub>    |
|            | HL+HL-1            |          | <b>②</b>               | ı |          |     |   |    |   |    |              |           |            |                 |                    |                    | - 101 6 1113                             |
| INDR       | (HL) ← (C)         | Х        | $\stackrel{\smile}{1}$ | х | х        | Х   | х | 1  | х | 11 | 101          | 101       | ED         | 2               | 5                  | 21                 | C to A <sub>0</sub> ~ A <sub>7</sub>     |
|            | B - B-1            |          |                        |   |          |     |   |    |   | 10 | 111          | 010       | BA         |                 | (If B≠0)           |                    | B to A <sub>8</sub> ~ A <sub>15</sub>    |
|            | HL+HL-1            |          |                        |   |          |     |   |    |   |    |              |           |            | 2               | 4                  | 16                 | - 101 0 1110                             |
|            | Repeat until       |          |                        |   |          |     |   |    |   |    |              |           |            | _               | (If B = 0)         |                    |                                          |
|            | B=0                |          |                        |   |          |     |   |    |   |    |              |           |            |                 | <b>(</b> )         |                    |                                          |
| OUT (n), A | (n) <del>-</del> A | •        | •                      | Х | •        | X   | • | •. | • | 11 | 010          | 011       | D3         | 2               | 3                  | 11                 | n to A <sub>0</sub> ~ A <sub>7</sub>     |
| -          |                    |          |                        |   |          |     |   |    |   |    | <b>+</b> n→  |           |            |                 |                    |                    | Acc. to A <sub>8</sub> ~ A <sub>15</sub> |
| OUT (C), r | (C) ← r            | •        | •                      | X | •        | Х   | • | •  | • | 11 | 101          | 101       | ED         | 2               | 3                  | 12                 | C to Ao ~ A7                             |
|            |                    |          |                        |   |          |     |   |    |   | 01 | r            | 001       |            |                 |                    |                    | B to A <sub>8</sub> ~ A <sub>15</sub>    |
|            |                    |          | 1                      |   |          |     |   |    |   |    |              |           |            |                 |                    |                    | •                                        |
| OUTI       | (C) ← (HL)         | X        | #                      | X | X        | X   | X | 1  | Х | 11 | 101          | 101       | ED         | 2 -             | 4                  | 16                 | C to A <sub>0</sub> ~ A <sub>7</sub>     |
|            | B ← B – 1          |          |                        |   |          |     |   |    |   | 10 | 100          | 011       | A3         |                 |                    |                    | B to A <sub>8</sub> ~ A <sub>15</sub>    |
|            | HL←HL+1            |          | @                      |   |          |     |   |    |   |    |              |           |            |                 |                    |                    | •                                        |
| OTIR       | (C) + (HL)         |          | 1                      | X | Х        | X   | Х | 1  | Х | 11 | 101          | 101       | ED         | 2               | 5                  | 21                 | C to A <sub>0</sub> ~ A <sub>7</sub>     |
|            | B ← B – 1          |          |                        |   |          |     |   |    |   | 10 | 110          | 011       | <b>B</b> 3 |                 | (If B≠0)           |                    | B to A <sub>8</sub> ~ A <sub>15</sub>    |
|            | HL+HL+1            |          |                        |   |          |     |   |    |   |    |              |           |            | 2               | 4                  | 16                 | 0 .0                                     |
|            | Repeat until       |          |                        |   |          |     |   |    |   |    |              |           |            |                 | (If $B = 0$ )      |                    |                                          |
|            | B=0                |          |                        |   |          |     |   |    |   |    |              |           |            |                 | ·/                 |                    |                                          |
|            |                    |          | 1                      |   |          |     |   |    |   |    |              |           |            |                 |                    |                    | •                                        |
| OTUC       | (C) ← (HL)         | X        | *                      | Х | X        | X   | X | 1  | Х | 11 | 101          | 101       | ED         | 2               | 4                  | 16                 | C to $A_0 \sim A_7$                      |
|            | B ← B – 1          |          |                        |   |          |     |   |    |   | 10 | 101          | 011       | AB         |                 |                    |                    | B to A <sub>B</sub> ~ A <sub>15</sub>    |
|            | HL ← HL – 1        |          |                        |   |          |     |   |    |   |    |              |           |            |                 |                    |                    | 5 10                                     |
|            |                    |          | @                      |   |          |     |   |    |   |    |              |           |            |                 |                    |                    |                                          |
| OTOR       | (C) ← (HL)         |          | $\tilde{1}$            | х | Х        | Х   | Х | 1  | Х | 11 | 101          | 101       | ED         | 2               | 5                  | 21                 | C to A <sub>0</sub> ~ A <sub>7</sub>     |
|            | B ← B – 1          |          |                        |   |          |     |   |    |   | 10 | 111          | 011       |            |                 | (If B≠0)           |                    | B to A <sub>8</sub> ~ A <sub>15</sub>    |
|            | HL+HL-1            |          |                        |   |          |     |   |    |   |    |              |           |            | 2               | 4                  | 16                 | 00                                       |
|            | Repeat until       |          |                        |   |          |     |   |    |   |    |              |           |            |                 | (If B = 0)         | • •                |                                          |
|            | B=0                |          |                        |   |          |     |   |    |   |    |              |           |            |                 | ···/               |                    |                                          |

NOTES: ① If the result of B – 1 is zero, the Z flag is set; otherwise it is reset.
② Z flag is set upon instruction completion only.

# **CPU TIMING**

The Z80 CPU executes instructions by proceeding through a specific sequence of operations:

- Memory read or write
- I/O device read or write
- Interrupt acknowledge

The basic clock period is referred to as a T time or cycle, and three or more T cycles make up a machine cycle (M1, M2 or M3 for instance). Machine cycles can be extended either by the CPU automatically inserting one or more Wait states or by the insertion of one or more Wait states by the user.

**Instruction Opcode Fetch.** The CPU places the contents of the Program Counter (PC) on the address bus at the start of the cycle (Figure 5). Approximately one-half clock cycle later, MREQ goes active. When active, RD indicates that the memory data can be enabled onto the CPU data bus.

The CPU samples the  $\overline{WAIT}$  input with the falling edge of clock state  $T_2$ . During clock states  $T_3$  and  $T_4$  of an  $\overline{M1}$  cycle, dynamic RAM refresh can occur while the CPU starts decoding and executing the instruction. When the Refresh Control signal becomes active, refreshing of dynamic memory can take place.



Figure 5. Instruction Opcode Fetch

Memory Read or Write Cycles. Figure 6 shows the timing of memory read or write cycles other than an opcode fetch (M1) cycle. The MREQ and RD signals function exactly as in the fetch cycle. In a memory write cycle, MREQ also

becomes active when the address bus is stable. The  $\overline{WR}$  line is active when the data bus is stable, so that it can be used directly as an  $R\overline{W}$  pulse to most semiconductor memories.



Figure 6. Memory Read or Write Cycles

Input or Output Cycles. Figure 7 shows the timing for an I/O read or I/O write operation. During I/O operations, the CPU automatically inserts a single Wait state ( $T_{WA}$ ). This

extra Wait state allows sufficient time for an 1/O port to decode the address from the port address lines.



T<sub>WA</sub> = One wait cycle automatically inserted by CPU.

Figure 7. Input or Output Cycles

Non-Maskable Interrupt Request Cycle. NMI is sampled at the same time as the maskable interrupt input INT but has higher priority and cannot be disabled under software control. The subsequent timing is similar to that of a normal

memory read operation except that data put on the bus by the memory is ignored. The CPU instead executes a restart (RST) operation and jumps to the  $\overline{\text{NMI}}$  service routine located at address 0066H (Figure 9).



<sup>\*</sup>Although NMI is an asynchronous input, to guarantee its being recognized on the following machine cycle, NMI's falling edge must occur no later than the rising edge of the clock cycle preceding the last state of any instruction cycle (T<sub>LI</sub>).

Figure 9. Non-Maskable Interrupt Request Operation

Bus Request/Acknowledge Cycle. The CPU samples BUSREQ with the rising edge of the last clock period of any machine cycle (Figure 10). If BUSREQ is active, the CPU sets its address, data, and MREQ, IORQ, RD, and WR lines

to a high-impedance state with the rising edge of the next clock pulse. At that time, any external device can take control of these lines, usually to transfer data between memory and I/O devices.



NOTES: 1)  $T_{LM}$  = Last state of any M cycle. 2)  $T_X$  = An arbitrary clock cycle used by requesting device.

Figure 10. BUS Request/Acknowledge Cycle

Halt Acknowledge Cycle. When the CPU receives a HALT instruction, it executes NOP states until either an INT or NMI input is received. When in the Halt state, the HALT output is

active and remains so until an interrupt is received (Figure 11). INT will also force a Halt exit.



\*Although NMI is an asynchronous input, to guarantee its being recognized on the following machine cycle, NMI's falling edge must occur no later than the rising edge of the clock cycle preceding the last state of any instruction cycle (T<sub>L1</sub>).

Figure 11. Halt Acknowledge

Reset Cycle. RESET must be active for at least three clock cycles for the CPU to properly accept it. As long as RESET remains active, the address and data buses float, and the control outputs are inactive. Once RESET goes inactive, two

internal T cycles are consumed before the CPU resumes normal processing operation. RESET clears the PC register, so the first opcode fetch will be to location 0000H (Figure 12).



Figure 12. Reset Cycle

### **ABSOLUTE MAXIMUM RATINGS**

| Voltage on $V_{CC}$ with respect to $V_{SS} \dots -0.3V$ to $+7V$ |  |
|-------------------------------------------------------------------|--|
| Voltages on all inputs with respect                               |  |
| to V <sub>SS</sub> – 0.3V to V <sub>CC</sub> + 0.3V               |  |
| Operating Ambient                                                 |  |
| Temperature See Ordering Information                              |  |
| Storage Temperature 65°C to + 150°C                               |  |

Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### STANDARD TEST CONDITIONS

The DC Characteristics and capacitance sections below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin.

Available operating temperature ranges are:

■ S = 0°C to +70°C Voltage Supply Range:

NMOS: +4.75V ≤ VCC ≤ +5.25V CMOS: +4.50V ≤ VCC ≤ +5.50V

■ E=  $-40^{\circ}$ C to  $100^{\circ}$ C, +4.50V  $\leq$  VCC  $\leq$  +5.50V

All ac parameters assume a load capacitance of 100 pf. Add 10 ns delay for each 50 pf increase in load up to a maximum of 200 pf for the data bus and 100 pf for address and control lines. AC timing measurements are referenced to 1.5 volts (except for clock, which is referenced to the 10% and 90% points).

The Ordering Information section lists temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation.



# DC CHARACTERISTICS (Z84C00/CMOS Z80 CPU)

| Symbol           | Parameter                                            | Min                   | Max                  | Unit           | Condition                                                |
|------------------|------------------------------------------------------|-----------------------|----------------------|----------------|----------------------------------------------------------|
| V <sub>ILC</sub> | Clock Input Low Voltage                              | -0.3                  | 0.45                 | ٧              |                                                          |
| VIHC             | Clock Input High Voltage                             | V <sub>CC</sub> 6     | V <sub>CC</sub> +.3  | ٧              |                                                          |
| $V_{IL}$         | Input Low Voltage                                    | -0.3                  | 0.8                  | ٧              |                                                          |
| V <sub>IH</sub>  | Input High Voltage                                   | 2.2                   | Vcc                  | V              |                                                          |
| V <sub>OL</sub>  | Output Low Voltage                                   |                       | 0.4                  | ٧              | $I_{OL} = 2.0  \text{mA}$                                |
| V <sub>OH1</sub> | Output High Voltage                                  | 2.4                   |                      | ٧              | $I_{OH} = -1.6  \text{mA}$                               |
| V <sub>OH2</sub> | Output High Voltage                                  | V <sub>CC</sub> - 0.8 |                      | ٧              | $I_{OH} = -250 \mu\text{A}$                              |
| lcc <sub>1</sub> | Power Supply Current 4 MHz 6 MHz 8 MHz 10 MHz 20 MHz |                       | 20<br>30<br>40<br>50 | mA<br>mA<br>mA | $V_{CC} = 5V$ $V_{IH} = V_{CC} - 0.2V$ $V_{IL} = 0.2V$   |
| Icc <sub>2</sub> | Standby Supply Current                               |                       | 100                  | mΑ<br>μΑ       | $V_{\infty} = 5V$<br>$V_{CC} = 5V$                       |
|                  |                                                      |                       |                      |                | CLK = (0)<br>$V_{IH} = V_{CC} - 0.2V$<br>$V_{IL} = 0.2V$ |
| ILI              | Input Leakage Current                                | -10                   | 10                   | μΑ             | $V_{IN} = 0.4 \text{ to } V_{CC}$                        |
| ILO              | 3-State Output Leakage Current in Float              | -10                   | 10 <sup>2</sup>      | μΑ             | $V_{OUT} = 0.4$ to $V_{CC}$                              |

# **CAPACITANCE**

| Symbol             | Parameter          | Min | Max | Unit |
|--------------------|--------------------|-----|-----|------|
| C <sub>CLOCK</sub> | Clock Capacitance  |     | 10  | prf  |
| C <sub>IN</sub>    | Input Capacitance  |     | 5   | pf   |
| C <sub>OUT</sub>   | Output Capacitance |     | 15  | pif  |

T<sub>A</sub> = 25°C, f = 1 MHz. Unmeasured pins returned to ground.

<sup>1.</sup> Measurements made with outputs floating.
2. A<sub>15</sub>·A<sub>0</sub>, D<sub>7</sub>·D<sub>0</sub>, MREQ, IORQ, RD, and WR.
3. I<sub>CC<sub>2</sub></sub> standby supply current is guaranteed only when the supplied clock is stopped at a low level during T<sub>4</sub> of the machine cycle immediately following the execution of a HALT instruction.

# AC CHARACTERISTICS† (Z84C00/CMOS Z80 CPU)

 $V_{cc}$ =5.0V  $\pm$  10%, unless otherwise specified

|             |             |                                    | Z84  | C0004      | *Z84 | C0006       | 784  | C0008 | Z840        | C0010      | 784  | C0020[1]   | Unit | Note  |
|-------------|-------------|------------------------------------|------|------------|------|-------------|------|-------|-------------|------------|------|------------|------|-------|
| No          | Symbol      | Parameter                          |      | Max        |      | Max         |      | Max   | Min         | Max        | Min  |            | OH   | :40(6 |
| 1           | TcC         | Clock Cycle time                   | 250  | , DC       | 162  | DC          | 125  | DC    | 100*        | DC         | 50*  | DC         | nS   |       |
| 2           | TwCh        | Clock Pulse width (high)           | 110  | DC         | 65   | DC          | 55   | DC    | 40          | DC         | 20   | DC         | nS   |       |
| 3           | TwCi        | Clock Pulse width (low)            |      | DC         | 65   | DC          | 55   | DC    | 40          | DC         | 20   | DC         | nS   |       |
| 4           | TfC         | Clock Fall time                    |      | 30         |      | 20          |      | 10    |             | 10         |      | 10         | nS   |       |
| 5           | TrC         | Clock Rise time                    |      | 30         |      | 20          |      | 10    |             | 10         |      | 10         | nS   |       |
| 6           | TdCr(A)     | Address vaild from Clock Rise      | i    | 110        |      | 90          |      | 80    |             | 65         |      | 57         | nS   | [2]   |
| 7           | TdA(MREQf)  | Address valid to /MREQ Fall        | 65*  |            | 35*  |             | 20*  |       | 5*          |            | -15* |            | nS   |       |
| 8           | TdCf(MREQf) | Clock Fail to MREQ Fail delay      |      | 85         |      | 70          |      | 60    |             | 55         |      | 40         | nS   |       |
| 9           | TdCr(MREQr) | Clock Rise to /MREQ Rise delay     |      | 85         |      | 70          |      | 60    |             | 55         |      | 40         | nS   |       |
| 10          | TwMREQh     | /MREQ pulse width (High)           | 110* |            | 65*  |             | 45** |       | 30*         |            | 10*  |            | nS   | [3]   |
|             | TwMREQI     | /MREQ pulse width (low)            | 220* |            | 132* |             | 100* |       | 75*         |            | 25*  |            | nS   | [3]   |
|             |             | Clock Fall to MREQ Rise delay      |      | 85         |      | 70          |      | 60    |             | 55         |      | 40         | nS   | • •   |
|             | TdCf(RDf)   | Clock Fall to /RD Fall delay       |      | 95         |      | 80          |      | 70    |             | <b>6</b> 5 |      | 40         | nS   |       |
|             | TdCr(RDr)   | Clock Rise to /RD Rise delay       |      | 85         |      | 70          |      | 60    |             | 55         |      | 40         | nS   |       |
| 15          | TsD(Cr)     | Data setup time to Clock Rise      | 35   |            | 30   |             | 30   |       | 25          |            | 12   |            | nS   |       |
|             | ThD(RDr)    | Data hold time after /RD Rise      | 0    |            | 0    |             | 0    |       | 0           |            | 0    |            | nS   |       |
|             | TsWAIT(Cf)  | WAIT setup time to Clock Fall      | 70   |            | 60   |             | 50   |       | 20          |            | 7.5  |            | nS   |       |
|             | ThWAIT(Cf)  | WAIT hold time after Clock Fall    | 10   |            | 10   |             | 10   |       | 10          |            | 10   |            | nS   |       |
|             | TdCr(M1f)   | Clock Rise to /M1 Fall delay       |      | 100        |      | 80          | •    | 70    |             | 65         |      | <b>4</b> 5 | nS   |       |
| 20          | TdCr(M1r)   | Clock Rise to /M1 Rise delay       |      | 100        |      | 80          |      | 70    |             | <b>6</b> 5 |      | <b>4</b> 5 | nS   |       |
|             | TdCr(RFSHf) | Clock Rise to /RFSH Fall delay     |      | 130        |      | 110         |      | 95    |             | 80         |      | 60         | nS   |       |
|             | TdCr(RFSHr) | Clock Rise to /RFSH Rise delay     |      | 120        |      | 100         |      | 85    |             | 80         |      | 60         | nS   |       |
|             | TdCf(RDr)   | Clock Fall to /RD Rise delay       |      | 85         |      | 70          |      | 60    |             | 55         |      | 40         | nS   |       |
|             | TdCr(RDf)   | Clock Rise to /RD Fall delay       |      | 85         |      | 70          |      | 60    |             | <b>5</b> 5 |      | 40         | nS   |       |
| 25          | TsD(Cf)     | Data setup to Clock Fall during    |      |            |      |             |      |       |             |            |      |            |      |       |
|             |             | M2, M3, M4 or M5 cycles            | 50   |            | 40   |             | 30   |       | 25          |            | 12   |            | nS   |       |
| 26          | TdA(IORQf)  | Address stable prior to /IORQ Fall | 180* |            | 107* |             | 75*  |       | 50*         |            | 0*   |            | nS   |       |
| 27          | TdCr(IORQf) | Clock Rise to /IORQ Fall delay     |      | 75         |      | <b>65</b> . |      | 55    |             | 50         |      | 40         | nS   |       |
| 28          | TdCf(IORQr) | Clock Fall to /IORQ Rise delay     |      | 85         |      | 70          |      | 60    |             | 55         |      | 40 '       | nS   |       |
| 29          | TdD(WRf)Mw  | Data stable prior to /WR Fall      | 80*  |            | 22*  |             | 5*   |       | 40 <b>*</b> |            | -10* |            | nS   |       |
| 30          | TdCf(WRf)   | Clock Fall to /WR Fall delay       |      | 80         |      | 70          | ···  | 60    |             | 55         |      | 40         | nS   |       |
| 31          | TwWR        | MR pulse width                     | 220* |            | 132* |             | 100* |       | 75*         |            | 25*  |            | nS   |       |
| 32          | TdCf(WRr)   | Clock Fall to MR Rise delay        |      | 80         |      | 70          |      | 60    |             | 55         |      | 40         | nS   |       |
| 33          | TdD(WRf)IO  | Data stable prior to /WR Fall      | -10* |            | -55* |             | -55* |       | -10*        |            | -30* |            | nS   |       |
| 34          | TdCr(WRf)   | Clock Rise to /WR Fall delay       |      | <b>6</b> 5 |      | 60          |      | 60    |             | 50         |      | 40         | nS   |       |
| 35          | TdWRr(D)    | Data stable from MR Rise           | 60*  |            | 30*  |             | 15*  |       | 10*         |            | 0*   |            | nS   |       |
| <b>36</b> ' | TdCf(HALT)  | Clock Fall to /HALT 'L' or 'H'     |      | 300        |      | 260         |      | 225   |             | 90         |      | 70         | nS   |       |
|             | TwnM!       | /NMI pulse width                   | 80   |            | 60   |             | 60   |       | 60          |            | 60   |            | nS   |       |
| 8           | TsBUSREQ    | /BUSREQ setup time                 | 50   |            | 50   |             | 40   |       | 30          |            | 15   |            | nS   |       |
| (           | (Cr)        | to Clock Rise                      |      |            |      |             |      |       |             |            |      |            |      |       |

<sup>\*</sup>For clock periods other than the minimums shown, calculate parameters using the table on the following page. Calculated values above assumed TrC = TfC = 20 ns.

<sup>†</sup>Units in nanoseconds (ns). †† For loading ≥ 50 pf. Decrease width by 10 ns for each additional 50 pf...

<sup>\*\*4</sup> MHz CMOS Z80 is obsoleted and replaced by 6 MHz

# AC CHARACTERISTICS<sup>†</sup> (Z84C00/CMOS Z80 CPU; Continued)

 $V_{\infty}$ =5.0V ± 10%, unless otherwise specified

|    |             |                                 | Z84C0004**Z84C0006 |            | Z840 | 20008 | Z84C0010 |     | Z84C0020[1] |           | Unit | Note       |     |  |
|----|-------------|---------------------------------|--------------------|------------|------|-------|----------|-----|-------------|-----------|------|------------|-----|--|
| No | Symbol      | Parameter                       | Min                | Max        | Min  | Max   | Min      | Max | Min         | Max       |      | Мах        |     |  |
| 39 | ThBUSREQ    | /BUSREQ hold time               | 10                 |            | 10   |       | 10       |     | 10          |           | 10   |            | nS  |  |
|    | (Cr)        | after Clock Rise                |                    |            |      |       |          |     |             |           |      |            |     |  |
| 40 | TdCr        | Clock Rise to /BASACK           |                    | 100        |      | 90    |          | 80  |             | 75        |      | 40         | nS  |  |
|    | (BUSACKI)   | Fall delay                      |                    |            |      |       |          |     |             |           |      |            |     |  |
| 41 | TdCf        | Clock Fall to /BASACK           |                    | 100        |      | 90    |          | 80  |             | 75        |      | 40         | nS  |  |
|    | (BUSACKr)   | Rise delay                      |                    |            |      |       |          |     |             |           |      |            |     |  |
| 42 | TdCr(Dz)    | Clock Rise to Data float delay  |                    | 90         |      | 80    |          | 70  |             | <b>65</b> |      | 40         | nS  |  |
| 43 | TdCr(CTz)   | Clock Rise to Control Outputs   |                    |            |      |       |          |     |             |           |      |            |     |  |
|    |             | Float Delay (/MREQ, /IORQ,      |                    |            |      |       |          |     |             |           |      |            |     |  |
|    |             | /RD and /WR)                    |                    | 80         |      | 70    |          | 60  |             | 65        |      | 40         | nS  |  |
| 44 | TdCr(Az)    | Clock Rise to Address           |                    | 90         |      | 80    |          | 70  |             | 75        |      | 40         | n\$ |  |
|    |             | float delay                     |                    |            |      |       |          |     |             |           |      |            |     |  |
| 45 | TdCTr(A)    | Address Hold time from /MREQ,   | 80*                |            | 35*  |       | 20*      |     | 20*         |           | 0*   |            | nS  |  |
|    |             | /IORQ, /RD or /WR               |                    |            |      |       |          |     |             |           |      |            |     |  |
| 46 | TsRESET(Cr) | /RESET to Clock Rise setup time | 60                 |            | 60   |       | 45       |     | 40          |           | 15   |            | nS  |  |
| 47 | ThRESET(Cr) | /RESET to Clock Rise Hold time  | 10                 |            | 10   |       | 10       |     | 10          |           | 10   |            | nS  |  |
| 48 | TsINTf(Cr)  | /INT Fall to Clock Rise         | 80                 |            | 70   |       | 55       |     | 50          |           | 15   |            | nS  |  |
|    |             | Setup Time                      |                    |            |      |       |          |     |             |           |      |            |     |  |
| 49 | ThINTr(Cr)  | /INT Rise to Clock Rise         | 10                 |            | 10   |       | 10       |     | 10          |           | 10   |            | nS  |  |
|    |             | Hold Time                       |                    |            |      |       |          |     |             |           |      |            |     |  |
| 50 | TdM1f       | /M1 Fall to /IORQ Fall delay    | 565                | ,          | 359  | ,     | 270*     | ,   | 220         | •         | 100  | *          | nS  |  |
|    | (IORQf)     | •                               |                    |            |      |       |          |     |             |           |      |            |     |  |
| 51 | TdCf(IORQf) | /Clock Fall to /IORQ Fall delay |                    | <b>8</b> 5 |      | 70    |          | 60  |             | 55        |      | 45         | пS  |  |
| 52 | TdCf(IORQr) | Clock Rise to /IORQ Rise delay  |                    | 85         |      | 70    |          | 60  |             | 55        |      | <b>4</b> 5 | пS  |  |
| 53 | TdCf(D)     | Clock Fall to Data Valid delay  |                    | 150        |      | 130   |          | 115 |             | 110       |      | <b>7</b> 5 | nS  |  |

- Notes:
  For Clock periods other than the minimum shown, calculate parameters using the following table.
- Calculated values above assumed TrC = TfC = maximum.
  \*\* 4 MHz CMOS Z80 is obsoleted and replaced by 6 MHz

- [1] Z84C0020 parameters are guuaranteed with 50pF load Capacitance.
  [2] If Capacitive Load is other than 50pF, please use Figure 1. to calculate the value.
  [3] Increasing delay by 10nS for each 50pF increase in loading, 200pF max for data lines, and 100pF for control lines.

# **FOOTNOTES TO AC CHARACTERISTICS**

| No     | Symbol                                                     | Parameter               | Z84C0004°          | Z84C0006                         | Z84C0008  | Z84C0010 | Z84C0020 |
|--------|------------------------------------------------------------|-------------------------|--------------------|----------------------------------|-----------|----------|----------|
| 1      | TcC                                                        | TwCh + TwCl + TrC + TfC |                    |                                  |           |          |          |
| 7      | TdA(MREQf)                                                 | TwCh + TfC              | -65                | -50                              | -45       | -45      | -45      |
| 10     | TwMREQh                                                    | TwCh + TfC              | -20                | -20                              | -20       | -20      | -20      |
| 11     | TwMREQI                                                    | TcC                     | -30                | -30                              | -25       | -25      | -25      |
| 26     | TdA(IORQf)                                                 | TcC                     | -70                | -55                              | -50       | -50      | -50      |
| 29     | TdD(WRf)                                                   | TcC                     | -170               | -140 .                           | -120      | -60      | -60      |
| 31     | TwWR                                                       | TcC /                   | -30                | -30                              | -25       | -25      | -25      |
| 33     | TdD(WRf)                                                   | TwCl + TrC              | -140               | -140                             | -120      | -60      | -60      |
| 35     | TdWRr(D)                                                   | TwCl + TrC              | -70                | <b>-5</b> 5                      | -50       | -40      | -25      |
| 45     | TdCTr(A)                                                   | TwCl + TrC              | -50                | -50                              | -45       | -30      | -30      |
| 50     | TdM1f(IORQf)                                               | 2TcC + TwCh + TfC       | -65                | -50                              | -45       | -30      | -30      |
| C Test | Conditions: V <sub>IH</sub> = 2.0<br>V <sub>II</sub> = 0.8 |                         | V <sub>IHC</sub> = | V <sub>CC</sub> -0.6 V<br>0.45 V | FLOAT = 1 | ±0.5 V   |          |



Figure 1. Address Delay Characteristics (Parameter 6)

# DC CHARACTERISTICS (Z8400/NMOS Z80 CPU)

All parameters are tested unless otherwise noted.

| Symbol           | Parameter                               | Min               | Max                 | Unit | Test Condition                             |
|------------------|-----------------------------------------|-------------------|---------------------|------|--------------------------------------------|
| V <sub>ILC</sub> | Clock Input Low Voltage                 | -0.3              | 0.45                | v    |                                            |
| V <sub>IHC</sub> | Clock Input High Voltage                | V <sub>CC</sub> 6 | V <sub>CC</sub> +.3 | ٧    |                                            |
| V <sub>IL</sub>  | Input Low Voltage                       | - 0.3             | 0.8                 | V    |                                            |
| V <sub>IH</sub>  | Input High Voltage                      | 2.0 <sup>1</sup>  | Vcc                 | V    |                                            |
| VOL              | Output Low Voltage                      |                   | 0.4                 | V    | $I_{OL} = 2.0  \text{mA}$                  |
| V <sub>OH</sub>  | Output High Voltage                     | 2.4 <sup>1</sup>  |                     | ٧ .  | I <sub>OH</sub> = -250 μA                  |
| lcc.             | Power Supply Current                    | •                 | 200                 | mA   | Note 3                                     |
| l <sub>Li</sub>  | Input Leakage Current                   |                   | 10                  | μΑ   | $V_{IN} = 0$ to $V_{CC}$                   |
| LO               | 3-State Output Leakage Current in Float | -10               | 10 <sup>2</sup>     | μA   | V <sub>OUT</sub> = 0.4 to V <sub>C</sub> ( |

For military grade parts, refer to the Z80 Military Electrical Specification.
 A<sub>15</sub>-A<sub>0</sub>. D<sub>7</sub>-D<sub>0</sub>, MREQ, IORO, RD, and WR.
 Measurements made with outputs floating.

# **CAPACITANCE**

Guaranteed by design and characterization.

| Symbol             | Parameter          | Min | Max | Unit |
|--------------------|--------------------|-----|-----|------|
| C <sub>CLOCK</sub> | Clock Capacitance  |     | 35  | pf   |
| C <sub>IN</sub>    | Input Capacitance  | •   | 5   | pf   |
| C <sub>OUT</sub>   | Output Capacitance |     | 15  | pf   |

NOTES:

T<sub>A</sub> = 25°C, f = 1 MHz.
Unmeasured pins returned to ground.

# **Customer Support**

For answers to technical questions about the product, documentation, or any other issues with Zilog's offerings, please visit Zilog's Knowledge Base at <a href="http://www.zilog.com/kb">http://www.zilog.com/kb</a>.

For any comments, detail technical questions, or reporting problems, please visit Zilog's Technical Support at <a href="http://support.zilog.com">http://support.zilog.com</a>.

PS017801-0602 Customer Support