Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ## **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|--------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z80 | | Number of Cores/Bus Width | 1 Core, 8-Bit | | Speed | 10MHz | | Co-Processors/DSP | - | | RAM Controllers | - | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | - | | SATA | - | | USB | - | | Voltage - I/O | 5.0V | | Operating Temperature | -40°C ~ 100°C (TA) | | Security Features | - | | Package / Case | 44-LQFP | | Supplier Device Package | 44-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z84c0010feg | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 1. Z80C CPU Registers | | Register | Size (Bits) | Remarks | |------------------------------------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------| | A, A' | Accumulator | 8 | Stores an operand or the results of an operation. | | F, F' | Flags | 8 | See Instruction Set. | | B, B' | General Purpose | 8 | Can be used separately or as a 16-bit register with C. | | C, C' | General Purpose | 8 | Can be used separately or as a 16-bit register with C. | | D, D' | General Purpose | 8 | Can be used separately or as a 16-bit register with E. | | E, E' | General Purpose | 8 | Can be used separately or as a 16-bit register with E. | | H, H' | General Purpose | 8 | Can be used separately or as a 16-bit register with L. | | L, L' | General Purpose | 8 | Can be used separately or as a 16-bit register with L. | | | | | Note: The (B,C), (D,E), and (H,L) sets are combined as follows: B — High byte | | | Interrupt Register | 8 | Stores upper eight bits of memory address for vectored interrupt processing. | | R | Refresh Register | 8 | Provides user-transparent dynamic memory refresh. Automatically incremented and placed on the address bus during each instruction fetch cycle. | | IX | Index Register | 16 | Used for indexed addressing. | | IY . | Index Register | 16 | Used for indexed addressing | | SP | Stack Pointer | 16 | Holds address of the top of the stack. See Push or Pop in instruction set. | | PC | Program Counter | 16 | Holds address of next instruction. | | IFF <sub>1</sub> -IFF <sub>2</sub> | Interrupt Enable | Flip-Flops | Set or reset to indicate interrupt status (see Figure 4). | | IMFa-IMFb | Interrupt Mode | Flip-Flops | Reflect Interrupt mode (see Figure 4). | failure has been detected. After recognition of the \$\overline{NMI}\$ signal (providing \$\overline{BUSREQ}\$ is not active), the CPU jumps to restart location 0066H. Normally, software starting at this address contains the interrupt service routine. Maskable Interrupt (INT). Regardless of the interrupt mode set by the user, the CPU response to a maskable interrupt input follows a common timing cycle. After the interrupt has been detected by the CPU (provided that interrupts are enabled and BUSREQ is not active) a special interrupt processing cycle begins. This is a special fetch (M1) cycle in which IORQ becomes active rather than MREQ, as in a normal M1 cycle. In addition, this special M1 cycle is automatically extended by two WAIT states, to allow for the time required to acknowledge the interrupt request. **Mode 0 Interrupt Operation.** This mode is similar to the 8080 microprocessor interrupt service procedures. The interrupting device places an instruction on the data bus. This is normally a Restart instruction, which will initiate a call to the selected one of eight restart locations in page zero of memory. Unlike the 8080, the Z80 CPU responds to the Call instruction with only one interrupt acknowledge cycle followed by two memory read cycles. **Mode 1 Interrupt Operation.** Mode 1 operation is very similar to that for the NMI. The principal difference is that the Mode 1 interrupt has only one restart location, 0038H. Mode 2 Interrupt Operation. This interrupt mode has been designed to most effectively utilize the capabilities of the Z80 microprocessor and its associated peripheral family. The interrupting peripheral device selects the starting address of the interrupt service routine. It does this by placing an 8-bit vector on the data bus during the interrupt acknowledge cycle. The CPU forms a pointer using this byte as the lower 8 bits and the contents of the I register as the upper 8 bits. This points to an entry in a table of addresses for interrupt service routines. The CPU then jumps to the routine at that ## 8-BIT LOAD GROUP (Continued) | | Symbolic | | | | | ags | | | | | Opcod | | | No. of | No. of M | No. of T | | |----------------|-----------------------|----------|----------|---|---|-----|-----|-----|---|----|--------------|-----|-----|--------|----------|----------|----------| | Mnemonic | Operation | S | Z | | Н | | PΛ | / N | С | 76 | 543 | 210 | Hex | Bytes | Cycles | States | Comments | | LD (IY + d), n | (IY+d) <del>←</del> n | • | • | Х | • | Х | • | • | • | 11 | 111 | 101 | FD | 4 | 5 | 19 | | | | | | | | | | | | | 00 | 110 | 110 | 36 | | | | | | | | | | | | | | | | | <b>←</b> d→ | | | | | | | | | | | | | | | | | | | ←n→ | | | | | | | | LD A, (BC) | A ← (BC) | • | • | Χ | • | Х | • | • | • | 00 | 001 | 010 | OA | 1 | 2 | 7 | | | LD A, (DE) | A ← (DE) | • | • | Χ | • | Χ | ٠ | • | • | 00 | 011 | 010 | 1A | 1 | 2 | 7 | | | LD A, (nn) | A ← (nn) | • | • | Х | • | Х | • | • | • | 00 | 111 | 010 | 3A | 3 | 4 | 13 | | | | | | | | | | | | | | <b>←</b> n→ | | | | | | | | | | | | | | | | | | | <b>←</b> n→ | | | | | | | | LD (BC), A | (BC) ← A | • | • | Х | • | Х | • | • | • | 00 | 000 | 010 | 02 | 1 | 2 | 7 | | | LD (DE), A | (DE) ← A | • | • | Х | • | Χ | • | • | • | 00 | 010 | 010 | 12 | 1 | 2 | 7 | | | LD (nn), A | (nn) ← A | • | • | Х | • | Х | • | • | • | 00 | 110 | 010 | 32 | 3 | 4 | 13 | | | | | | | | | | | | | | <b>←</b> n → | | | | | | | | _ | | | | | | | | | | | <b>←</b> n→ | | | | | | | | LD A, I | A←I | # | <b>‡</b> | Х | 0 | Х | IFF | 0 | • | 11 | 101 | 101 | ED | 2 | 2 | 9 | | | | | | | | | | | | | 01 | 010 | 111 | 57 | | | | | | LDA, R | A←R | <b>‡</b> | <b>‡</b> | X | 0 | Х | IFF | 0 | • | 11 | 101 | 101 | ED | 2 | 2 | 9 | | | | | | | | | | | | | 01 | 011 | 111 | 5F | | | | | | _D I, A | 1 <del></del> A | • | • | Х | • | Х | • | • | • | 11 | 101 | 101 | ED | 2 | 2 | 9 | | | | _ | | | | | | | | | 01 | 000 | 111 | 47 | | | | | | ₋DR, A | R←A | • | • | X | • | Х | • | • | • | 11 | 101 | 101 | ED | 2 | 2 | 9 | | | | | | | | | | | | | 01 | <b>0</b> 01 | 111 | 4F | | | | | NOTE: IFF, the content of the interrupt enable flip-flop, (IFF2), is copied into the P/V flag. ## **16-BIT LOAD GROUP** | Mnemonic | Symbolic<br>Operation | s | z | | Fla | ags | P/V | N | С | | Opcode<br>543 | | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Con | nmenti | |-------------|------------------------------------------------------|---|---|---|-----|-----|-----|---|---|----|---------------|-----|-----|-----------------|--------------------|--------------------|----------|----------| | LD dd, nn | dd ← nn | • | • | X | • | Х | • | • | • | 00 | dd0<br>+ n → | 001 | | 3 | 3 | 10 | dd | Pair | | | | | | | | | | | | | +n→ | | | | | | 00<br>01 | BC<br>DE | | LD IX, nn | IX ← nn | • | • | X | • | X | • | • | • | 11 | 011 | 101 | DD | 4 | 4 | 14 | 10 | HL | | | | | | | | | | | | 00 | 100<br>←n→ | 001 | 21 | | | | 11 | SP | | 150 | | | | | | | | | | | <b>←</b> n → | | | | | | | | | LD IY, nn | IY ← nn | • | • | X | • | Х | • | • | • | 11 | 111 | 101 | FD | 4 | 4 | 14 | | | | | | | | | | | | | | 00 | <b>←</b> n→ | 001 | 21 | | | | | | | LD HL, (nn) | H ← (nn + 1) | • | • | х | • | Х | • | • | | 00 | ←n→<br>101 | 010 | 2A | 3 | 5 | 16 | | | | | L ← (nn) | | | | | | | | | | ←n→<br>←n→ | | | | | | | | | LD dd, (nn) | $dd_H \leftarrow (nn + 1)$<br>$dd_L \leftarrow (nn)$ | • | • | X | • | X | • | • | • | 11 | 101 | 101 | ED | 4 | 6 | 20 | | | | | 40[ 4- (IIII) | | | | | | | | | 01 | dd1<br>←n→ | 011 | | | | | | | | | | | | | | | | | | | +n→ | | | | | | | | NOTE: $(PAIR)_H$ , $(PAIR)_L$ refer to high order and low order eight bits of the register pair respectively. e.g., $BC_L = C$ , $AF_H = A$ . ## **16-BIT ARITHMETIC GROUP** | Mnemonic | Symbolic<br>Operation | s | z | | Fla | ngs | P/V | N | С | | Opcod<br>543 | | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com | merits | |------------|-------------------------|----------|----------|---|-----|-----|-----|---|----------|----|--------------|-----|-----|-----------------|--------------------|--------------------|-----|--------| | | | | | | | | | | | | | | | • | | | | | | ADD HL, ss | HL ← HL + ss | • | • | Х | Х | Х | • | 0 | ŧ | 00 | ssi | 001 | | 1 | 3 | 1,1 | SS | Reg | | | | | | | | | | | | | | | | | | | 00 | B¢ | | ADC HL, ss | HL← | | | | | | | _ | | | | | | _ | | | 01 | D₿ | | | HL+ss+CY | ŧ | ŧ | Х | Х | Х | ٧ | O | ŧ | 11 | 101 | 101 | ED | 2 | 4 | 15 | 10 | HĻ | | SBC HL, ss | HL ← | | | | | | | | | 01 | ss1 | 010 | | | | | 11 | SP | | 3 | HL-ss-CY | <b>‡</b> | <b>‡</b> | Х | Х | Х | ٧ | 1 | <b>‡</b> | 11 | 101 | 101 | ED | 2 | 4 | 15 | | | | | | | | | | | | | | 01 | ss0 | 010 | | | | | | | | ADD IX, pp | IX ← IX + pp | • | • | Х | Х | Х | • | 0 | <b>‡</b> | 11 | 011 | 101 | DD | 2 | 4 | 15 | pp | Reg | | | | | | | | | | | | 01 | pp1 | 001 | | | | | 00 | В¢ | | | | | | | | | | | | | | | | | | | 01 | DE | | | | | | | | | | | | | | | | | | | 10 | IX | | | | | | | | | | | | | | | | | | | 11 | SP | | ADD IY, rr | $IY \leftarrow IY + rr$ | • | • | Х | Х | Х | • | 0 | <b>‡</b> | 11 | 111 | 101 | FD | 2 | 4 | 15 | rr | Reg. | | | | | | | | | | | | 00 | rr1 | 001 | | | | | 00 | В¢ | | INC ss | ss + ss + 1 | • | • | Х | • | Х | • | • | • | 00 | ss0 | 011 | | 1 | 1 | 6 | 01 | D₿ | | INC IX | IX + IX + 1 | • | • | Х | • | Х | • | • | • | 11 | 011 | 101 | DD | 2 | 2 | 10 | 10 | ΙY | | | | | | | | | | | | 00 | 100 | 011 | 23 | | | | 11 | SP | | INC IY | IY ← IY + 1 | • | • | Х | • | Х | • | • | • | 11 | 111 | 101 | FD | 2 | 2 | 10 | | | | | | | | | | | | | | 00 | 100 | 011 | 23 | | | | | | | DEC ss | ss - ss - 1 | • | • | Х | • | Х | • | • | • | 00 | ss1 | 011 | | 1 | 1 | 6 | | | | DEC IX | IX ← IX – 1 | • | • | Х | • | Х | • | • | • | 11 | 011 | 101 | DD | 2 | 2 | 10 | | | | · | | | | | | | | | | 00 | 101 | 011 | 2B | | | | | | | DEC IY | IY ← IY – 1 | • | • | х | • | х | • | • | | 11 | 111 | 101 | FD | 2 | 2 | 10 | | | | | | | | | | • • | | | | 00 | 101 | 011 | 2B | _ | _ | | | | ## **ROTATE AND SHIFT GROUP** | Mnemo | Symbolic onle Operation | s | z | | Fla | gs | | N | С | | Opcod<br>543 | | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments | |-------|-------------------------|---|---|---|-----|----|---|---|----------|----|--------------|-----|-----------|-----------------|--------------------|--------------------|----------------------------------------------| | RLCA | CY = 7 = 0 = | • | • | x | 0 | x | • | 0 | <b>‡</b> | 00 | 000 | 111 | 07 | 1 | 1 | 4 | Rotate left circular | | RLA | CY - 7 - 0 | • | • | x | 0 | x | • | 0 | <b>‡</b> | 00 | 010 | 111 | <b>17</b> | 1 | 1 | 4 | accumulator.<br>Rotate left<br>accumulator. | | RRCA | 7 <b>0 CY</b> | • | • | x | 0 | X | • | 0 | <b>‡</b> | 00 | 001 | 111 | 0F | 1 | 1 | 4 | Rotate right circular | | RRA | 7 — 0 CY | • | • | x | 0 | X | • | 0 | <b>‡</b> | 00 | 011 | 111 | 1F | 1 | 1 | 4 | accumulator.<br>Rotate right<br>accumulator. | ## ROTATE AND SHIFT GROUP (Continued) | Maar - | Symbolic | _ | _ | | FI | age | | | _ | | Opcod | | | No. of | No. of M | No. of T | | |-----------|------------------------------------------------------------------------------------|-----------------|----------------|---|----|-----|----|-----|----------|----------|----------------------------|------------|----------|--------|----------|----------|--------------------------------------------------------------------------------| | | nic Operation | S | Z | | Н | | PΛ | / N | <u> </u> | 76 | 543 | 210 | Hex | Bytes | Cycles | States | Comments | | RLCr | | <b>‡</b> | <b>‡</b> | x | 0 | x | P | 0 | • ‡ | 11<br>00 | 001 | 011<br>r | СВ | 2 | 2 | 8 | Rotate left<br>circular<br>register r. | | RLC (HL | .)<br>[ev]- 7 | ‡<br> | <b>‡</b> | X | 0 | X | P | 0 | <b>‡</b> | 11<br>00 | 001<br>000 | 011<br>110 | СВ | 2 | 4 | 15 | r Reg<br>000 B | | RLC (IX - | | .‡ | <b>‡</b> | X | 0 | X | P | 0 | * | 11<br>11 | 011<br>001<br>← d → | 101<br>011 | DD<br>CB | 4 | 6 | 23 | 001 C<br>010 D<br>011 E<br>001 H | | RLC (IY + | + d) } | <b>*</b> | <b>‡</b> | x | 0 | x | P | 0 | | 11 | 111 | 101 | FD | 4 | 6 | 23 | 101 L<br>111 A | | iL m | $m = r_i(HL_i(IX + d))$ | ]<br>;<br>,(1Y+ | ‡<br>d) | x | 0 | x | Р | 0 | • | 00 | 001<br>← d →<br>000<br>010 | | СВ | | | | Instruction<br>format and<br>states are as<br>shown for | | RCm | m = r, (HL), (IX + d) | ‡<br>),(IY+ | <b>‡</b><br>d) | x | 0 | x | Ρ | 0 | * | | 001 | | | | | | RLCs. To form<br>new opcode<br>replace 000<br>or RLCs with | | lR m | m = r, (HL), (iX + d) | • | ‡<br>d) | x | 0 | x | Р | 0 | <b>‡</b> | | 011 | | | | | | shown code. | | LA m | $CY \longrightarrow 7 \longrightarrow 0 \longrightarrow 0$ $m = r_1(HL), (IX + d)$ | - | <b>‡</b><br>ď) | X | 0 | X | P | 0 | <b>‡</b> | | 100 | | | | | | | | RA m | $m = r_i(HL), (IX + d)$ | | | X | 0 | X | Ρ | 0 | * | . 2. | 101 | | | | | | | | RLm | $0+7 \rightarrow 0$ $CY$ $m=r,(HL),(IX+d)$ | | | X | 0 | X | P | 0 | * | | 111 | | | | | | : | | רט [ | 7-4 3-0 7-4 3-0<br>A (HL) | | <b>‡</b> | x | 0 | x | Ρ | 0 | • | 11<br>01 | 101<br>101 | 101<br>111 | ED<br>6F | | 5 | | Rotate digit<br>left and<br>right between<br>the accumu-<br>lator and | | RD [ | 74 30 74 30<br>A (HL) | * | <b>‡</b> | x | 0 | x | P | 0 | • | 11<br>01 | 101<br>100 | 101<br>111 | ED<br>67 | 2 | 5 | 18 | location (HL). The content of the upper half of the accumulator is unaffected. | ## BIT SET, RESET AND TEST GROUP | Mnemonic | Symbolic<br>Operation | 8 | z | | Fla<br>H | gs | P/V | N | С | 76 | Opcod<br>543 | | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Con | nments | |---------------------|------------------------------------|---|----------|---|----------|----|-----|---|-----|----|--------------|-----|-----|-----------------|--------------------|--------------------|-------|-------------| | BIT b, r | Z←rb | х | <b>‡</b> | Х | 1 | х | х | 0 | • | 11 | 001 | 011 | СВ | 2 | 2 | 8 | r | Reg. | | | | | | | | | | | | 01 | b | ſ | | | | | 000 | В | | BIT b, (HL) | Z ← (HL) <sub>b</sub> | Х | <b>‡</b> | Х | 1 | Х | Х | 0 | • | 11 | 001 | 011 | CB | 2 | 3 | 12 | 001 | С | | | | | | | | | | | | 01 | b | 110 | | | | | 010 | D | | BIT b,(IX + d)b | $Z \leftarrow (IX + d)_b$ | X | <b>‡</b> | X | 1 | Х | X | 0 | • | 11 | 011 | 101 | DD | 4 | 5 | 20 | 011 | E | | | | | | | | | | | | 11 | 001 | 011 | CB | | | | 100 | Н | | | | | | | | | | | | | <b>-</b> d- | • | | | | | 101 | L | | | | | | | | | | | | 01 | b | 110 | | | | | 111 | Α | | | | | | | | | | | | | | | | | | | b | Bit Tested | | BIT b, $(IY + d)_b$ | Z ← (IY+d) <sub>b</sub> | X | <b>‡</b> | X | 1 | Х | X | 0 | • | 11 | 111 | 101 | FD | 4 | 5 | 20 | 000 | 0 | | | | | | | | | | | | 11 | 001 | 011 | CB | | | | 001 | 1 | | | | | | | | | | | | | <b>-</b> d→ | • | | | | | 010 | 2 | | | | | | | | | | | | 01 | b | 110 | | | | | 011 | 3 | | SET b, r | r <sub>b</sub> ←1 | • | • | X | • | Х | • | • | . • | 11 | 001 | 011 | CB | 2 | 2 | 8 | 100 | 4 | | | | | | | | | | | | 11 | b | r | | | | | 101 | 5 | | SET b, (HL) | (HL) <sub>b</sub> ← 1 | • | • | X | • | X | • | • | • | 11 | 001 | 011 | CB | 2 | 4 | 15 | 110 | 6 | | | | | | | | | | | | 11 | b | 110 | | | | | 111 | 7 | | SET b, $(1X + d)$ | (IX+d) <sub>b</sub> <del>-</del> 1 | • | • | X | • | X | • | • | • | 11 | 011 | 101 | DD | 4 | 6 | 23 | | | | | | - | | | | | | | | 11 | 001 | 011 | CB | | | | | | | | | | | | | | | | | | -d- | • | | | | | | | | | | | | | | | | | | 11 | b | 110 | | | | | | | | SET b, (IY+d) | $(iY+d)_b \leftarrow 1$ | • | • | X | • | Х | • | • | • | 11 | 111 | 101 | FD | 4 | 6 | 23 | | | | | | | | | | | | | | 11 | 001 | 011 | CB | | | | | | | | | | | | | | | | | | +d → | • | | | | | | | | | | | | | | | | | | 11 | b | 110 | | | | | | | | RES b, m | m <sub>b</sub> ← 0 | • | • | X | • | X | • | • | • | 10 | | | | | | | To fo | kw usija | | | m≡r, (HL), | | | | | | | | | | | | | | • | | | ode replace | | | (IX+d), $(IY+d)$ | | | • | | | | | | | | | | | | | | of SET b, s | | | | | | | | | | | • | | | | | | | | | 10 Alags | | | | | | | | | | | | | | | | | | | and | | | | | | | | | | | | | | | | | | | | | s for SET | | | | | | | | | | | | | | | | | | | instr | uction. | NOTE: The notation $m_b$ indicates location $m_s$ bit b (0 to 7). ## **JUMP GROUP** | Mnemonic | Symbolic<br>Operation | s | z | | FI | <b>ag</b> s | | ۷N | С | | Opco<br>543 | <b>ie</b><br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | • | nments | |-----------|-----------------------|---|---|----|----|-------------|---|----|---|----|-------------|------------------|-----|-----------------|--------------------|--------------------|--------|-------------------| | JP nn | PC ← nn | • | • | х | • | Х | • | • | • | 11 | 000 | 011 | СЗ | 3 | 3 | 10 | œ | Condition | | | | | | | | | | | | | ←n- | • | | | | | 000 | NZ (non-zero) | | | | | | | | | | | | | <b>←</b> n~ | • | | | | | 001 | Z (zero) | | JP cc, nn | If condition cc | | • | Х | • | Χ | • | • | • | 11 | œ | 010 | | 3 | 3 | 10 | 010 | NC (non-carry) | | | is true PC←nn, | | | | | | | | | | ←n- | • | | | | | 011 | C (carry) | | | otherwise | | | | | | | | | | <b>←</b> n- | • | | | | | 100 | PO (parity odd) | | _ | continue | | | | | | | | | | | | | | | | 101 | PE (parity even) | | JR e | PC ← PC+e | • | • | Х | • | Х | • | • | • | 00 | | 000 | 18 | 2 | 3 | 12 | 110 | P (sign positive) | | | _ | | | | | | | | | • | -e-2 | | | | | | 111 | M (sign negiative | | JR C, e | #C=0, | • | • | X | • | X | • | • | • | 00 | | 000 | 38 | 2 | 2 | 7 | If cor | ndition not met. | | | continue | | | | | | | | | • | -e-2 | <b>→</b> | | | | | | | | | HC=1, | | | | | | | | | | | | | 2 | 3 | 12 | If cor | ndition is met. | | | PC ← PC+e | | | | | | | | | | | | | | | • | | | | JR NC, e | IFC=1, | • | • | Х | • | Х | • | • | • | 00 | | | 30 | 2 | 2 | 7 | If cor | ndition not met. | | | continue | | | | | | | | | • | -e-2 | <b>→</b> | | | | | | | | | If C=0, | | | | | | | | | | | | | 2 | 3 | 12 | If cor | ndition is met. | | JP Z, e | PC ← PC+e | _ | _ | v | | v | | | | | | | | _ | _ | _ | | | | | continue | • | • | Х | • | X | • | • | • | 00 | | 000 | 28 | 2 | 2 | 7 | If cor | ndition not met. | | | If Z = 1, | | | | | | | | | • | -e-2 | - | | • | | 40 | | and the second | | | PC←PC+e | | | | | | | | | | | | | 2 | 3 | 12 | IT CO | ndition is met. | | | IfZ=1. | _ | _ | x | _ | х | _ | | _ | 00 | 100 | 000 | 20 | 2 | 2 | 7 | 16 | | | | continue | ٠ | • | ^ | • | ^ | ٠ | • | • | | -e-2 | | 20 | 2 | 2 | ′ | II COL | ndition not met. | | | If Z = 0. | | | | | | | | | • | 6-2 | | | 2 | 3 | 12 | lf aar | ndition is met. | | | PC + PC+e | | | | | | | | | | | | | 2 | 3 | 12 | II COI | idition is met. | | | PC + HL | | | ¥ | | Y | • | | | 11 | 101 | 001 | 'E9 | 1 | 1 | 4 | | | | , , | PC+IX | • | | | | | • | | | 11 | 011 | 101 | DD | 2 | 2 | 8 | | | | . () | | | | ^ | | ^ | | | | 11 | 101 | 001 | E9 | - | 2 | Ü | | | | JP (IY) | PC ← IY | | | x | | x | • | | | 11 | 111 | 101 | FD | 2 | 2 | 8 | | | | , | | | | ^ | - | ^ | - | - | - | 11 | 101 | 001 | E9 | - | - | U | | | | DJNZ, e | B <b>←</b> B – 1 | | | x | • | x | | • | | 00 | | 000 | 10 | 2 | 2 | 8 | If B = | n | | = | If B = 0, | | | •• | | | | | | | -e-2 | | •• | ~ | - | Ū | ., 5 | - | | | continue | | | | | | | | | | | | | | | | | | | | lf B≠0, | | | | | | | | | | | | | 2 | 3 | 13 | If B≠ | 0. | | | PC ← PC+e | | | | | | | | | | | | | _ | - | | | | NOTES: e represents the extension in the relative addressing mode. e is a signal two's complement number in the range < - 126, 129 >. e - 2 in the opcode provides an effective address of pc + e as PC is incremented by 2 prior to the addition of e. ## **INPUT AND OUTPUT GROUP** | Mnemonic | Symbolic Operation | S | Z | | FI | age | | ۷N | C | 76 | Opcod<br>543 | le<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments | |------------|--------------------|----------|------------------------|---|----------|-----|---|----|----|----|--------------|-----------|------------|-----------------|--------------------|--------------------|------------------------------------------| | IN A, (n) | A ← (n) | • | ۰. | x | • | X | • | • | • | 11 | 011 | 01 | DB | 2 | 3 | 11 | n to A <sub>0</sub> ~ A <sub>7</sub> | | | | | | | | | | | | | <b>←</b> n- | • | | | | | Acc. to A <sub>8</sub> ~ A <sub>15</sub> | | IN r, (C) | r +- (C) | <b>‡</b> | # | Х | <b>‡</b> | Х | Ρ | 0 | • | 11 | 101 | 101 | ED | 2 | 3 | 12 | C to A <sub>0</sub> ~ A <sub>7</sub> | | | if $r = 110$ only | | | | | | | | | 01 | r | 000 | | | | | B to A <sub>8</sub> ~ A <sub>15</sub> | | | the flags will | | | | | | | | | | | | | | | | | | | be affected | | | | | | | | | | | | | | | | | | | | | ① | ) | | | | | | | | | | | | | | | INI | (HL) ← (C) | Х | ŧ | Х | Х | Х | Х | 1 | х | 11 | 101 | 101 | ED | 2 | 4 | 16 | C to A <sub>0</sub> ~ A <sub>7</sub> | | | B ← B – 1 | | | | | | | | | 10 | 100 | 010 | A2 | | | | B to A <sub>8</sub> ~ A <sub>15</sub> | | | HL+HL+1 | | 2 | ) | | | | | | | | | | | | | 0 10 | | INIR | (HL) ← (C) | Х | 1 | Х | х | X | Х | 1 | х | 11 | 101 | 101 | ED | 2 | 5 | 21 | C to A <sub>0</sub> ~ A <sub>7</sub> | | | B ← B – 1 | | | | | | | | | 10 | 110 | 010 | B2 | | (If B≠0) | | B to A <sub>8</sub> ~ A <sub>15</sub> | | | HL ← HL+1 | | | | | | | | | | | | | 2 | 4 | 16 | - 10 1 0 1 1 1 3 | | | Repeat until | | | | | | | | 5. | | | | | | (If B = 0) | | | | | B=0 | | | | | | | | | | | | | | ·, | | | | | | | 1 | ) | | | | | | | | | | | | | | | IND | (HL) ← (C) | Х | Ť | х | х | Х | Х | 1 | х | 11 | 101 | 101 | ΕD | 2 | 4 | 16 | C to A <sub>0</sub> ~ A <sub>7</sub> | | | B ← B – 1 | | | | | | | | | 10 | 101 | 010 | AA | | | | B to A <sub>8</sub> ~ A <sub>15</sub> | | | HL+HL-1 | | <b>②</b> | ı | | | | | | | | | | | | | - 101 6 1113 | | INDR | (HL) ← (C) | Х | $\stackrel{\smile}{1}$ | х | х | Х | х | 1 | х | 11 | 101 | 101 | ED | 2 | 5 | 21 | C to A <sub>0</sub> ~ A <sub>7</sub> | | | B - B-1 | | | | | | | | | 10 | 111 | 010 | BA | | (If B≠0) | | B to A <sub>8</sub> ~ A <sub>15</sub> | | | HL+HL-1 | | | | | | | | | | | | | 2 | 4 | 16 | - 101 0 1110 | | | Repeat until | | | | | | | | | | | | | | (If $B = 0$ ) | | | | | B=0 | | | | | | | | | | | | | | <b>(</b> ) | | | | OUT (n), A | (n) <del>-</del> A | • | • | Х | • | X | • | •. | • | 11 | 010 | 011 | D3 | 2 | 3 | 11 | n to A <sub>0</sub> ~ A <sub>7</sub> | | - | | | | | | | | | | | <b>+</b> n→ | | | | | | Acc. to A <sub>8</sub> ~ A <sub>15</sub> | | OUT (C), r | (C) ← r | • | • | X | • | Х | • | • | • | 11 | 101 | 101 | ED | 2 | 3 | 12 | C to Ao ~ A7 | | | | | | | | | | | | 01 | r | 001 | | | | | B to A <sub>8</sub> ~ A <sub>15</sub> | | | | | 1 | | | | | | | | | | | | | | • | | OUTI | (C) ← (HL) | X | # | X | X | X | X | 1 | Х | 11 | 101 | 101 | ED | 2 - | 4 | 16 | C to A <sub>0</sub> ~ A <sub>7</sub> | | | B ← B – 1 | | | | | | | | | 10 | 100 | 011 | A3 | | | | B to A <sub>8</sub> ~ A <sub>15</sub> | | | HL←HL+1 | | 2 | | | | | | | | | | | | | | • | | OTIR | (C) + (HL) | | 1 | X | Х | X | Х | 1 | Х | 11 | 101 | 101 | ED | 2 | 5 | 21 | C to A <sub>0</sub> ~ A <sub>7</sub> | | | B ← B – 1 | | | | | | | | | 10 | 110 | 011 | <b>B</b> 3 | | (If B≠0) | | B to A <sub>8</sub> ~ A <sub>15</sub> | | | HL+HL+1 | | | | | | | | | | | | | 2 | 4 | 16 | 0 .0 | | | Repeat until | | | | | | | | | | | | | | (If $B = 0$ ) | | | | | B=0 | | | | | | | | | | | | | | ` , | | | | | | | ① | | | | | | | | | | | | | | • | | OTUC | (C) ← (HL) | X | * | Х | X | X | X | 1 | Х | 11 | 101 | 101 | ED | 2 | 4 | 16 | C to $A_0 \sim A_7$ | | | B ← B – 1 | | | | | | | | | 10 | 101 | 011 | AB | | | | B to A <sub>B</sub> ~ A <sub>15</sub> | | | HL ← HL – 1 | | | | | | | | | | | | | | | | | | | | | <b>②</b> | | | | | | | | | | | | | | | | OTOR | (C) ← (HL) | | $\tilde{1}$ | х | Х | Х | Х | 1 | Х | 11 | 101 | 101 | ED | 2 | 5 | 21 | C to A <sub>0</sub> ~ A <sub>7</sub> | | | B ← B – 1 | | | | | | | | | 10 | 111 | 011 | | | (If B≠0) | | B to A <sub>8</sub> ~ A <sub>15</sub> | | | HL+HL-1 | | | | | | | | | | | | | 2 | 4 | 16 | 00 | | | Repeat until | | | | | | | | | | | | | | (If B = 0) | • • | | | | B=0 | | | | | | | | | | | | | | ···/ | | | NOTES: ① If the result of B – 1 is zero, the Z flag is set; otherwise it is reset. ② Z flag is set upon instruction completion only. ## **SUMMARY OF FLAG OPERATION** | | D <sub>7</sub> | | | | | | | Do | | |-----------------------------------------------------|----------------|-----------|---|----------|---|----------|---|----------|----------------------------------------------------------------------------------------------------------------------------| | Instructions | s | Z | | Н | | P/V | N | C | Comments | | ADD A, s; ADC A, s | <b>‡</b> | # | X | <b>‡</b> | X | ٧ | 0 | <b>‡</b> | 8-bit add or add with carry. | | SUB s; SBC A, s; CP s; NEG | <b>‡</b> | # | X | <b>‡</b> | Х | ٧ | 1 | <b>‡</b> | 8-bit subtract, subtract with carry, compare and negate accumulator. | | ANDs | <b>‡</b> | # | Х | 1 | Х | Ρ | 0 | 0 | Logical operation. | | OR s, XOR s | <b>‡</b> | # | Х | 0 | Х | Р | 0 | 0 | Logical operation. | | INCs | <b>‡</b> | <b>‡.</b> | Х | <b>‡</b> | Х | ٧ | 0 | • | 8-bit increment. | | DEC s | | # | Х | <b>*</b> | Х | ٧ | 1 | • | 8-bit decrement. | | ADD DD, as | • | • | Х | Х | Х | • | 0 | <b>‡</b> | 16-bit add. | | ADC HL. ss | | <b>‡</b> | Х | Х | Х | ٧ | 0 | <b>‡</b> | 16-bit add with carry. | | SBC HL. ss | | | Х | Х | Х | ٧ | 1 | <b>‡</b> | 16-bit subtract with carry. | | RLA; RLCA; RRA; RRCA | • | • | X | 0 | X | • | 0 | # | Rotate accumulator. | | RL m; RLC m; RR m;<br>RRC m; SLA m;<br>SRA m; SRL m | <b>‡</b> | <b>‡</b> | X | 0 | X | Р | 0 | <b>‡</b> | Rotate and shift locations. | | RLD; RRD | | # | Х | 0 | Х | Р | 0 | • | Rotate digit left and right. | | DAA | | | X | ŧ | X | P | • | <b>‡</b> | Decimal adjust accumulator. | | CPL | • | • | X | 1 | X | • | 1 | • | Complement accumulator. | | SCF | • | • | X | 0 | Х | • | 0 | 1 | Set carry. | | CCF | • | • | X | X | X | • | Ö | <b>‡</b> | Complement carry. | | IN r (C) | ŧ | | X | 0 | X | Ρ | 0 | • | Input register indirect. | | INI; IND; OUTI; OUTD | X | į | X | X | Х | Х | 1 | • | Block input and output, $Z = 1$ if $B \neq 0$ , otherwise $Z = 0$ . | | INIR; INDR; OTIR; OTDR | X | 1 | X | X | X | Х | 1 | • | Block input and output. $Z = 1$ if $B \neq 0$ , otherwise $Z = 0$ . | | LDI; LDD | X | X | X | 0 | X | # | 0 | • | Block transfer instructions. P/V = 1 if BC ≠ 0, otherwise P/V = 0 | | LDIR: LDDR | X | X | X | ō | X | ò | Ō | • | Block transfer instructions. $PN = 1$ if $BC \neq 0$ , otherwise $PN = 0$ | | CPI; CPIR; CPD; CPDR | X | <b>‡</b> | X | X | X | <b>‡</b> | 1 | • | Block search instructions. $Z = 1$ if $A = (HL)$ , otherwise $Z = 0$ .<br>$P/V = 1$ if $BC \neq 0$ , otherwise $P/V = 0$ . | | LD A; I, LD A, R | <b>‡</b> | # | X | 0 | X | IFF | 0 | • | IFF, the content of the interrupt enable flip-flop, (IFF <sub>2</sub> ), is copied into the P/V flag. | | BIT b, s | X | # | Х | 1 | Χ | Х | 0 | • | The state of bit b of location s is copied into the Z flag. | ## **SYMBOLIC NOTATION** | Symbol | Operation | Symbol | Operation | |--------|---------------------------------------------------------|----------|-----------------------------------------------------| | S | Sign flag, S = 1 if the MSB of the result is 1. | <b>‡</b> | The flag is affected according to the result of the | | Z | Zero flag. $Z = 1$ if the result of the operation is 0. | | operation. | | PΝ | Parity or overflow flag. Parity (P) and overflow (V) | • | The flag is unchanged by the operation. | | | share the same flag. Logical operations affect | 0 | The flag is reset by the operation. | | | this flag with the parity of the result while | 1 | The flag is set by the operation. | | | arithmetic operations affect this flag with the | X | The flag is indeterminate. | | | overflow of the result. If P/V holds parity: P/V = 1 | V | P/V flag affected according to the overflow result | | | if the result of the operation is even; P/V = 0 if | | of the operation. | | | result is odd. If P/V holds overflow, P/V = 1 if the | Р | PN flag affected according to the parity result of | | | result of the operation produced an overflow. If | | the operation. | | | PN does not hold overflow. $PN = 0$ . | r | Any one o the CPU registers A, B, C, D, E, H, L. | | H* | Half-carry flag. H = 1 if the add or subtract | s | Any 8-bit location for all the addressing modes | | • • | operation produced a carry into, or borrow from, | | allowed for the particular instruction. | | | bit 4 of the accumulator. | SS | Any 16-bit location for all the addressing modes | | N* | Add/Subtract flag. N = 1 if the previous | | allowed for that instruction. | | ••• | operation was a subtract. | ü | Any one of the two index registers IX or IY. | | С | Carry/Link flag. C = 1 if the operation produced | R | Refresh counter. | | • | a carry from the MSB of the operand or result. | n | 8-bit value in range < 0, 255 >. | | | | nn | 16-bit value in range < 0, 65535 >. | <sup>\*</sup>H and N flags are used in conjunction with the decimal adjust instruction (DAA) to properly correct the result into packed BCD format following addition or subtraction usin. perands with packed BCD format. #### **CPU REGISTERS** Figure 4 shows three groups of registers within the CPU. The first group consists of duplicate sets of 8-bit registers: a principal set and an alternate set [designated by ' (prime), e.g., A']. Both sets consist of the Accumulator register, the Flag register, and six general-purpose registers. Transfer of data between these duplicate sets of registers is accomplished by use of "Exchange" instructions. The result is faster response to interrupts and easy, efficient implementation of such versatile programming techniques as background-foreground data processing. The second set of registers consists of six registers with assigned functions. These are the I (Interrupt register), the R (Refresh register), the IX and IY (Index registers), the SP (Stack Pointer), and the PC (Program Counter). The third group consists of two interrupt status flip-flops, plus an additional pair of flip-flops which assists in identifying the interrupt mode at any particular time. Table 1 provides further information on these registers. Figure 4. CPU Registers #### **INTERRUPTS: GENERAL OPERATION** The CPU accepts two interrupt input signals: $\overline{\text{NMI}}$ and $\overline{\text{INT}}$ . The $\overline{\text{NMI}}$ is a non-maskable interrupt and has the highest priority. $\overline{\text{INT}}$ is a lower priority interrupt and it requires that interrupts be enabled in software in order to operate. $\overline{\text{INT}}$ can be connected to multiple peripheral devices in a wired-OR configuration. The Z80 has a single response mode for interrupt service on the non-maskable interrupt. The maskable interrupt, INT, has three programmable response modes available. These are: - Mode 0 similar to the 8080 microprocessor. - Mode 1 Peripheral Interrupt service, for use with non-8080/Z80 systems. Mode 2 - a vectored interrupt scheme, usually daisychained, for use with the Z80 Family and compatible peripheral devices. The CPU services interrupts by sampling the $\overline{\text{NMI}}$ and $\overline{\text{INT}}$ signals at the rising edge of the last clock of an instruction. Further interrupt service processing depends upon the type of interrupt that was detected. Details on interrupt responses are shown in the CPU Timing Section. Non-Maskable Interrupt (NMI). The nonmaskable interrupt cannot be disabled by program control and therefore will be accepted at all times by the CPU. NMI is usually reserved for servicing only the highest priority type interrupts, such as that for orderly shutdown after power ## **CPU TIMING** The Z80 CPU executes instructions by proceeding through a specific sequence of operations: - Memory read or write - I/O device read or write - Interrupt acknowledge The basic clock period is referred to as a T time or cycle, and three or more T cycles make up a machine cycle (M1, M2 or M3 for instance). Machine cycles can be extended either by the CPU automatically inserting one or more Wait states or by the insertion of one or more Wait states by the user. **Instruction Opcode Fetch.** The CPU places the contents of the Program Counter (PC) on the address bus at the start of the cycle (Figure 5). Approximately one-half clock cycle later, MREQ goes active. When active, RD indicates that the memory data can be enabled onto the CPU data bus. The CPU samples the $\overline{WAIT}$ input with the falling edge of clock state $T_2$ . During clock states $T_3$ and $T_4$ of an $\overline{M1}$ cycle, dynamic RAM refresh can occur while the CPU starts decoding and executing the instruction. When the Refresh Control signal becomes active, refreshing of dynamic memory can take place. Figure 5. Instruction Opcode Fetch Interrupt Request/Acknowledge Cycle. The CPU samples the interrupt signal with the rising edge of the last clock cycle at the end of any instruction (Figure 8). When an interrupt is accepted, a special $\overline{\text{M1}}$ cycle is generated. During this $\overline{\text{M1}}$ cycle, $\overline{\text{IORQ}}$ becomes active (instead of $\overline{\text{MREQ}}$ ) to indicate that the interrupting device can place an 8-bit vector on the data bus. The CPU automatically adds two Wait states to this cycle. 27 Non-Maskable Interrupt Request Cycle. NMI is sampled at the same time as the maskable interrupt input INT but has higher priority and cannot be disabled under software control. The subsequent timing is similar to that of a normal memory read operation except that data put on the bus by the memory is ignored. The CPU instead executes a restart (RST) operation and jumps to the $\overline{\text{NMI}}$ service routine located at address 0066H (Figure 9). <sup>\*</sup>Although NMI is an asynchronous input, to guarantee its being recognized on the following machine cycle, NMI's falling edge must occur no later than the rising edge of the clock cycle preceding the last state of any instruction cycle (T<sub>LI</sub>). Figure 9. Non-Maskable Interrupt Request Operation Power-Down mode of operation (Only applies to CMOS Z80 CPU). $\textbf{CMOSZ80}\,\textbf{CPU}\,\textbf{supports}\,\textbf{Power-Down}\,\textbf{mode}\,\textbf{of}\,\textbf{operation}.$ This mode is also referred to as the "standby mode", and supply current for the CPU goes down as low as 10 uA (Where specified as lcc<sub>2</sub>). **Power-Down Acknowledge Cycle.** When the clock input to the CPU is stopped at either a High or Low level, the CPU stops its operation and maintains all registers and control signals. However, $I_{cc2}$ (standby supply current) is guaranteed only when the system clock is stopped at a Low level during $T_4$ of the machine cycle following the execution of the HALT instruction. The timing diagram for the power-down function, when implemented with the HALT **instruction, is shown in Figure 13.** Figure 13. Power-Down Acknowledge **Power-Down Release Cycle.** The system clock must be supplied to the CPU to release the power-down state. When the system clock is supplied to the CLK input, the CPU restarts operations from the point at which the power-down state was implemented. The timing diagrams for the release from power-down mode are shown in Figure 14. #### NOTES: - When the external oscillator has been stopped to enter the power-down state, some warm-up time may be required to obtain a stable clock for the release. - 2) When the HALT instruction is executed to enter the power-down state, the CPU will also enter the Halt state. An interrupt signal (either NMI or INT) or a RESET signal must be applied to the CPU after the system clock is supplied in order to release the power-down state. Figure 14a. Figure 14c. Figure 13. Power-Down Release #### **ABSOLUTE MAXIMUM RATINGS** | Voltage on V <sub>CC</sub> with respect to V <sub>SS</sub> 0.3V to + | 7V | |----------------------------------------------------------------------|----| | Voltages on all inputs with respect | | | to V <sub>SS</sub> – 0.3V to V <sub>CC</sub> + 0. | 3V | | Operating Ambient | | | TemperatureSee Ordering Informati | on | | Storage Temperature 65°C to + 150 | °C | Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### STANDARD TEST CONDITIONS The DC Characteristics and capacitance sections below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin. Available operating temperature ranges are: ■ S = 0°C to +70°C Voltage Supply Range: NMOS: +4.75V ≤ VCC ≤ +5.25V CMOS: +4.50V ≤ VCC ≤ +5.50V ■ E= $-40^{\circ}$ C to $100^{\circ}$ C, +4.50V $\leq$ VCC $\leq$ +5.50V All ac parameters assume a load capacitance of 100 pf. Add 10 ns delay for each 50 pf increase in load up to a maximum of 200 pf for the data bus and 100 pf for address and control lines. AC timing measurements are referenced to 1.5 volts (except for clock, which is referenced to the 10% and 90% points). The Ordering Information section lists temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation. ## DC CHARACTERISTICS (Z84C00/CMOS Z80 CPU) | Symbol | Parameter | Min | Max | Unit | Condition | |------------------|------------------------------------------------------|-----------------------|----------------------|----------------|----------------------------------------------------------| | V <sub>ILC</sub> | Clock Input Low Voltage | -0.3 | 0.45 | ٧ | | | VIHC | Clock Input High Voltage | V <sub>CC</sub> 6 | V <sub>CC</sub> +.3 | ٧ | | | $V_{IL}$ | Input Low Voltage | -0.3 | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | 2.2 | Vcc | V | | | V <sub>OL</sub> | Output Low Voltage | | 0.4 | ٧ | $I_{OL} = 2.0 \text{mA}$ | | V <sub>OH1</sub> | Output High Voltage | 2.4 | | ٧ | $I_{OH} = -1.6 \text{mA}$ | | V <sub>OH2</sub> | Output High Voltage | V <sub>CC</sub> - 0.8 | | ٧ | $I_{OH} = -250 \mu\text{A}$ | | Icc <sub>1</sub> | Power Supply Current 4 MHz 6 MHz 8 MHz 10 MHz 20 MHz | | 20<br>30<br>40<br>50 | mA<br>mA<br>mA | $V_{CC} = 5V$ $V_{IH} = V_{CC} - 0.2V$ $V_{IL} = 0.2V$ | | Icc <sub>2</sub> | Standby Supply Current | | 100 | mΑ<br>μΑ | $V_{\infty} = 5V$<br>$V_{CC} = 5V$ | | | | | | | CLK = (0)<br>$V_{IH} = V_{CC} - 0.2V$<br>$V_{IL} = 0.2V$ | | ILI | Input Leakage Current | -10 | 10 | μΑ | $V_{IN} = 0.4 \text{ to } V_{CC}$ | | ILO | 3-State Output Leakage Current in Float | -10 | 10 <sup>2</sup> | μΑ | $V_{OUT} = 0.4$ to $V_{CC}$ | ## **CAPACITANCE** | Symbol | Parameter | Min | Max | Unit | |--------------------|--------------------|-----|-----|------| | C <sub>CLOCK</sub> | Clock Capacitance | | 10 | pf | | C <sub>IN</sub> | Input Capacitance | | 5 | pf | | C <sub>OUT</sub> | Output Capacitance | | 15 | pif | T<sub>A</sub> = 25°C, f = 1 MHz. Unmeasured pins returned to ground. <sup>1.</sup> Measurements made with outputs floating. 2. A<sub>15</sub>·A<sub>0</sub>, D<sub>7</sub>·D<sub>0</sub>, MREQ, IORQ, RD, and WR. 3. I<sub>CC<sub>2</sub></sub> standby supply current is guaranteed only when the supplied clock is stopped at a low level during T<sub>4</sub> of the machine cycle immediately following the execution of a HALT instruction. ## AC CHARACTERISTICS† (Z84C00/CMOS Z80 CPU) $V_{cc}$ =5.0V $\pm$ 10%, unless otherwise specified | | | Z84C0004*Z84C0006 Z84C0008 Z84C0010 Z84C0020 | | | C0020[1] | Unit | Note | | | | | | | | |-------------|-------------|----------------------------------------------|------|------------|----------|-------------|------|-----|-------------|------------|------|------------|----|-------| | No | Symbol | Parameter | | Max | | Max | | Max | Min | Max | Min | | OH | :40(6 | | 1 | TcC | Clock Cycle time | 250 | , DC | 162 | DC | 125 | DC | 100* | DC | 50* | DC | nS | | | 2 | TwCh | Clock Pulse width (high) | 110 | DC | 65 | DC | 55 | DC | 40 | DC | 20 | DC | nS | | | 3 | TwCi | Clock Pulse width (low) | | DC | 65 | DC | 55 | DC | 40 | DC | 20 | DC | nS | | | 4 | TfC | Clock Fall time | | 30 | | 20 | | 10 | | 10 | | 10 | nS | | | 5 | TrC | Clock Rise time | | 30 | | 20 | | 10 | | 10 | | 10 | nS | | | 6 | TdCr(A) | Address vaild from Clock Rise | i | 110 | | 90 | | 80 | | 65 | | 57 | nS | [2] | | 7 | TdA(MREQf) | Address valid to /MREQ Fall | 65* | | 35* | | 20* | | 5* | | -15* | | nS | | | 8 | TdCf(MREQf) | Clock Fail to MREQ Fail delay | | 85 | | 70 | | 60 | | 55 | | 40 | nS | | | 9 | TdCr(MREQr) | Clock Rise to /MREQ Rise delay | | 85 | | 70 | | 60 | | 55 | | 40 | nS | | | 10 | TwMREQh | /MREQ pulse width (High) | 110* | | 65* | | 45** | | 30* | | 10* | | nS | [3] | | | TwMREQI | /MREQ pulse width (low) | 220* | | 132* | | 100* | | 75* | | 25* | | nS | [3] | | | | Clock Fall to MREQ Rise delay | | 85 | | 70 | | 60 | | 55 | | 40 | nS | • • | | | TdCf(RDf) | Clock Fall to /RD Fall delay | | 95 | | 80 | | 70 | | <b>6</b> 5 | | 40 | nS | | | | TdCr(RDr) | Clock Rise to /RD Rise delay | | 85 | | 70 | | 60 | | 55 | | 40 | nS | | | 15 | TsD(Cr) | Data setup time to Clock Rise | 35 | | 30 | | 30 | | 25 | | 12 | | nS | | | | ThD(RDr) | Data hold time after /RD Rise | 0 | | 0 | | 0 | | 0 | | 0 | | nS | | | | TsWAIT(Cf) | WAIT setup time to Clock Fall | 70 | | 60 | | 50 | | 20 | | 7.5 | | nS | | | | ThWAIT(Cf) | WAIT hold time after Clock Fall | 10 | | 10 | | 10 | | 10 | | 10 | | nS | | | | TdCr(M1f) | Clock Rise to /M1 Fall delay | | 100 | | 80 | • | 70 | | 65 | | <b>4</b> 5 | nS | | | 20 | TdCr(M1r) | Clock Rise to /M1 Rise delay | | 100 | | 80 | | 70 | | <b>6</b> 5 | | <b>4</b> 5 | nS | | | | TdCr(RFSHf) | Clock Rise to /RFSH Fall delay | | 130 | | 110 | | 95 | | 80 | | 60 | nS | | | | TdCr(RFSHr) | Clock Rise to /RFSH Rise delay | | 120 | | 100 | | 85 | | 80 | | 60 | nS | | | | TdCf(RDr) | Clock Fall to /RD Rise delay | | 85 | | 70 | | 60 | | 55 | | 40 | nS | | | | TdCr(RDf) | Clock Rise to /RD Fall delay | | 85 | | 70 | | 60 | | <b>5</b> 5 | | 40 | nS | | | 25 | TsD(Cf) | Data setup to Clock Fall during | | | | | | | | | | | | | | | | M2, M3, M4 or M5 cycles | 50 | | 40 | | 30 | | 25 | | 12 | | nS | | | 26 | TdA(IORQf) | Address stable prior to /IORQ Fall | 180* | | 107* | | 75* | | 50* | | 0* | | nS | | | 27 | TdCr(IORQf) | Clock Rise to /IORQ Fall delay | | 75 | | <b>65</b> . | | 55 | | 50 | | 40 | nS | | | 28 | TdCf(IORQr) | Clock Fall to /IORQ Rise delay | | 85 | | 70 | | 60 | | 55 | | 40 ' | nS | | | 29 | TdD(WRf)Mw | Data stable prior to /WR Fall | 80* | | 22* | | 5* | | 40 <b>*</b> | | -10* | | nS | | | 30 | TdCf(WRf) | Clock Fall to /WR Fall delay | | 80 | | 70 | ··· | 60 | | 55 | | 40 | nS | | | 31 | TwWR | MR pulse width | 220* | | 132* | | 100* | | 75* | | 25* | | nS | | | 32 | TdCf(WRr) | Clock Fall to MR Rise delay | | 80 | | 70 | | 60 | | 55 | | 40 | nS | | | 33 | TdD(WRf)IO | Data stable prior to /WR Fall | -10* | | -55* | | -55* | | -10* | | -30* | | nS | | | 34 | TdCr(WRf) | Clock Rise to /WR Fall delay | | <b>6</b> 5 | | 60 | | 60 | | 50 | | 40 | nS | | | 35 | TdWRr(D) | Data stable from MR Rise | 60* | | 30* | | 15* | | 10* | | 0* | | nS | | | <b>36</b> ' | TdCf(HALT) | Clock Fall to /HALT 'L' or 'H' | | 300 | | 260 | | 225 | | 90 | | 70 | nS | | | | TwnM! | /NMI pulse width | 80 | | 60 | | 60 | | 60 | | 60 | | nS | | | 8 | TsBUSREQ | /BUSREQ setup time | 50 | | 50 | | 40 | | 30 | | 15 | | nS | | | ( | (Cr) | to Clock Rise | | | | | | | | | | | | | <sup>\*</sup>For clock periods other than the minimums shown, calculate parameters using the table on the following page. Calculated values above assumed TrC = TfC = 20 ns. <sup>†</sup>Units in nanoseconds (ns). †† For loading ≥ 50 pf. Decrease width by 10 ns for each additional 50 pf... <sup>\*\*4</sup> MHz CMOS Z80 is obsoleted and replaced by 6 MHz Figure 1. Address Delay Characteristics (Parameter 6) ## DC CHARACTERISTICS (Z8400/NMOS Z80 CPU) All parameters are tested unless otherwise noted. | Symbol | Parameter | Min | Max | Unit | Test Condition | |------------------|-----------------------------------------|-------------------|---------------------|------|--------------------------------------------| | V <sub>ILC</sub> | Clock Input Low Voltage | -0.3 | 0.45 | v | | | V <sub>IHC</sub> | Clock Input High Voltage | V <sub>CC</sub> 6 | V <sub>CC</sub> +.3 | ٧ | | | V <sub>IL</sub> | Input Low Voltage | - 0.3 | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.0 <sup>1</sup> | Vcc | V | | | VOL | Output Low Voltage | | 0.4 | V | $I_{OL} = 2.0 \text{mA}$ | | V <sub>OH</sub> | Output High Voltage | 2.4 <sup>1</sup> | | ٧ . | I <sub>OH</sub> = -250 μA | | lcc. | Power Supply Current | • | 200 | mA | Note 3 | | l <sub>Li</sub> | Input Leakage Current | | 10 | μΑ | $V_{IN} = 0$ to $V_{CC}$ | | LO | 3-State Output Leakage Current in Float | - 10 | 10 <sup>2</sup> | μA | V <sub>OUT</sub> = 0.4 to V <sub>C</sub> ( | For military grade parts, refer to the Z80 Military Electrical Specification. A<sub>15</sub>-A<sub>0</sub>. D<sub>7</sub>-D<sub>0</sub>, MREQ, IORO, RD, and WR. Measurements made with outputs floating. ## **CAPACITANCE** Guaranteed by design and characterization. | Symbol | Parameter | Min | Max | Unit | |--------------------|--------------------|-----|-----|------| | C <sub>CLOCK</sub> | Clock Capacitance | | 35 | pf | | C <sub>IN</sub> | Input Capacitance | • | 5 | pf | | C <sub>OUT</sub> | Output Capacitance | | 15 | pf | NOTES: T<sub>A</sub> = 25°C, f = 1 MHz. Unmeasured pins returned to ground. ## AC CHARACTERISTICS<sup>†</sup> (Z8400/NMOS Z80 CPU) | | | | Z084 | 0004 | <b>Z0840006</b> | | Z0840008 | | |--------|--------------|-------------------------------------------------------------------------------------------------------------|--------------|------|-----------------|--------------|----------|------| | Number | Symbol | Parameter | Min | Max | Min | Max | Min | Max | | 1 | TcC | Clock Cycle Time | 250* | | 162* | | 125* | | | 2 | TwCh | Clock Pulse Width (High) | 110 | 2000 | <b>6</b> 5 | 2000 | 55 | 2000 | | 3 | TwCl | Clock Pulse Width (Low) | 110 | 2000 | 65 | 2000 | 55 | 2000 | | 4 | TfC | Clock Fall Time | | 30 | | 20 | | 10 | | 5 | TrC | Clock Rise Time | | 30 | | 20 | | 10 | | 6 | TdCr(A) | Clock † to Address Valid Delay | | 110 | | 90 | | 80 | | 7 | TdA(MREQf) | Address Valid to MREQ ↓ Delay | 65* | | 35* | | 20* | | | 8 | TdCf(MREQf) | Clock I to MREQ I Delay | | 85 | | 70 | | 60 | | 9 | TdCr(MREQr) | Clock f to MREQ f Delay | | 85 | | 70 | | 60 | | 10 | TwMREQh | MREQ Pulse Width (High) | 110** | Ħ | 65** | Ħ | 45*1 | + | | 11 | Twmreqi | MREQ Pulse Width (Low) | 220* | Ħ | 135*1 | <del>i</del> | 100*1 | + | | 12 | TdCf(MREQr) | Clock I to MREQ ↑ Delay | | 85 | | 70 | | 60 | | 13 | TdCf(RDf) | Clock I to RD I Delay | | 95 | | 80 | | 70 | | 14 | TdCr(RDr) | Clock † to RD † Delay | | 85 | | 70 | | 60 | | 15 | TsD(Cr) | Data Setup Time to Clock † | 35 | | 30 | | 30 | | | 16 | ThD(RDr) | Data Hold Time to RD † | | 0 | | 0 | | 0 | | 17 | TsWAIT(Cf) | WAIT Setup Time to Clock ↓ | 70 | | 60 | | 50 | | | 18 | ThWAIT(Cf) | WAIT Hold Time after Clock ↓ | | 0 | | 0 | | 0 | | 19 | TdCr(M1f) | Clock † to M1 ↓ Delay | | 100 | | 80 | | 70 | | 20 | TdCr(M1r) | Clock † to M1 † Delay | | 100 | | 80 | | 70 | | 21 | TdCr(RFSHf) | Clock ↑ to RFSH ↓ Delay | | 130 | | 110 | | 95 | | 22 | TdCr(RFSHr) | Clock to RFSH t Delay | | 120 | | 100 | | 85 | | 23 | TdCf(RDr) | Clock I to RD ↑ Delay | | 85 | | 70 | | 60 | | 24 | TdCr(RDf) | Clock † to RD ↓ Delay | | 85 | | 70 | | 60 | | 25 | TsD(Cf) | Data Setup to Clock ↓ during M <sub>2</sub> , M <sub>3</sub> ,<br>M <sub>4</sub> , or M <sub>5</sub> Cycles | 50 | | 40 | | 30 | | | 26 | TdA(IORQf) | Address Stable prior to IORQ ↓ | 180* | | 110* | | 75* | | | 27 | TdCr(IORQf) | Clock † to IORQ ↓ Delay | | 75 | | 65 | | 55 | | 28 | TdCf(IORQr) | Clock to IORQ ↑ Delay | | 85 | | 70 | | .60 | | 29 | TdD(WRf) | Data Stable prior to WR ↓ | 80* | | 25* | | 5* | | | 30 | TdCf(WRf) | Clock ∮ to WR ∮ Delay | | 80 | | 70 | | 60 | | 31 | TwWR | WR Pulse Width | 220* | | 135* | | 100* | | | 32 | TdCf(WRr) | Clock ↓ to WR↑ Delay | | 80 | | 70 | | 60 | | · 33 | TdD(WRf) | Data Stable prior to WR ↓ | <b>−10</b> * | | -55* | | 55* | | | 34 | TdCr(WRf) | Clock † to WR ↓ Delay | | 65 | | 60 | | 55 | | 35 | TdWRr(D) | Data Stable from WR † | 60* | | 30* | | 15* | | | 36 | TdCf(HALT) | Clock ↓ to HALT ↑ or ↓ | | 300 | | 260 | | 225 | | 37 | TwNMI | NMI Pulse Width | 80 | | 70 | | 60* | | | 38 | TsBUSREQ(Cr) | BUSREQ Setup Time to Clock † | 50 | | 50 | | 40 | | <sup>\*</sup>For clock periods other than the minimums shown, calculate parameters using the table on the following page. Calculated values above assumed TrC = TrC = 20 ns. †Units in nanoseconds (ns). <sup>#</sup> For loading $\geq$ 50 pf., Decrease width by 10 ns for each additional 50 pf. # **Customer Support** For answers to technical questions about the product, documentation, or any other issues with Zilog's offerings, please visit Zilog's Knowledge Base at <a href="http://www.zilog.com/kb">http://www.zilog.com/kb</a>. For any comments, detail technical questions, or reporting problems, please visit Zilog's Technical Support at <a href="http://support.zilog.com">http://support.zilog.com</a>. PS017801-0602 Customer Support