Welcome to **E-XFL.COM** ### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ## **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|--------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z80 | | Number of Cores/Bus Width | 1 Core, 8-Bit | | Speed | 20MHz | | Co-Processors/DSP | - | | RAM Controllers | - | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | - | | SATA | - | | USB | - | | Voltage - I/O | 5.0V | | Operating Temperature | -40°C ~ 100°C (TA) | | Security Features | - | | Package / Case | 44-LQFP | | Supplier Device Package | 44-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z84c0020feg | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 2b. 44-Pin Chip Carrier Pin Assignments ### **GENERAL DESCRIPTION** The CPUs are fourth-generation enhanced microprocessors with exceptional computational power. They offer higher system throughput and more efficient memory utilization than comparable second- and third-generation microprocessors. The internal registers contain 208 bits of read/write memory that are accessible to the programmer. These registers include two sets of six general-purpose registers which may be used individually as either 8-bit registers or as 16-bit register pairs. In addition, there are two sets of accumulator and flag registers. A group of "Exchange" instructions makes either set of main or alternate registers accessible to the programmer. The alternate set allows operation in foreground-background mode or it may be reserved for very fast interrupt response. The CPU also contains a Stack Pointer, Program Counter, two index registers, a Refresh register (counter), and an Interrupt register. The CPU is easy to incorporate into a system since it requires only a single +5V power source. All output signals are fully decoded and timed to control standard memory or peripheral circuits; the CPU is supported by an extensive family of peripheral controllers. The internal block diagram (Figure 3) shows the primary functions of the processors. Subsequent text provides more detail on the I/O controller family, registers, instruction set, interrupts and daisy chaining, and CPU timing. Figure 3. Z80C CPU Block Diagram Table 1. Z80C CPU Registers | | Register | Size (Bits) | Remarks | |------------------------------------|--------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------| | A, A' | Accumulator | 8 | Stores an operand or the results of an operation. | | F, F' | Flags | 8 | See Instruction Set. | | B, B' | General Purpose | 8 | Can be used separately or as a 16-bit register with C. | | C, C' | General Purpose | 8 | Can be used separately or as a 16-bit register with C. | | D, D' | General Purpose | 8 | Can be used separately or as a 16-bit register with E. | | E, E' | General Purpose | 8 | Can be used separately or as a 16-bit register with E. | | H, H' | General Purpose | 8 | Can be used separately or as a 16-bit register with L. | | L, L' | General Purpose | 8 | Can be used separately or as a 16-bit register with L. | | | | | Note: The (B,C), (D,E), and (H,L) sets are combined as follows: B — High byte | | | Interrupt Register | 8 | Stores upper eight bits of memory address for vectored interrupt processing. | | R | Refresh Register | 8 | Provides user-transparent dynamic memory refresh. Automatically incremented and placed on the address bus during each instruction fetch cycle. | | IX | Index Register | 16 | Used for indexed addressing. | | IY . | Index Register | 16 | Used for indexed addressing | | SP | Stack Pointer | 16 | Holds address of the top of the stack. See Push or Pop in instruction set. | | PC | Program Counter | 16 | Holds address of next instruction. | | IFF <sub>1</sub> -IFF <sub>2</sub> | Interrupt Enable | Flip-Flops | Set or reset to indicate interrupt status (see Figure 4). | | IMFa-IMFb | Interrupt Mode | Flip-Flops | Reflect Interrupt mode (see Figure 4). | failure has been detected. After recognition of the \$\overline{NMI}\$ signal (providing \$\overline{BUSREQ}\$ is not active), the CPU jumps to restart location 0066H. Normally, software starting at this address contains the interrupt service routine. Maskable Interrupt (INT). Regardless of the interrupt mode set by the user, the CPU response to a maskable interrupt input follows a common timing cycle. After the interrupt has been detected by the CPU (provided that interrupts are enabled and BUSREQ is not active) a special interrupt processing cycle begins. This is a special fetch (M1) cycle in which IORQ becomes active rather than MREQ, as in a normal M1 cycle. In addition, this special M1 cycle is automatically extended by two WAIT states, to allow for the time required to acknowledge the interrupt request. **Mode 0 Interrupt Operation.** This mode is similar to the 8080 microprocessor interrupt service procedures. The interrupting device places an instruction on the data bus. This is normally a Restart instruction, which will initiate a call to the selected one of eight restart locations in page zero of memory. Unlike the 8080, the Z80 CPU responds to the Call instruction with only one interrupt acknowledge cycle followed by two memory read cycles. **Mode 1 Interrupt Operation.** Mode 1 operation is very similar to that for the NMI. The principal difference is that the Mode 1 interrupt has only one restart location, 0038H. Mode 2 Interrupt Operation. This interrupt mode has been designed to most effectively utilize the capabilities of the Z80 microprocessor and its associated peripheral family. The interrupting peripheral device selects the starting address of the interrupt service routine. It does this by placing an 8-bit vector on the data bus during the interrupt acknowledge cycle. The CPU forms a pointer using this byte as the lower 8 bits and the contents of the I register as the upper 8 bits. This points to an entry in a table of addresses for interrupt service routines. The CPU then jumps to the routine at that address. This flexibility in selecting the interrupt service routine address allows the peripheral device to use several different types of service routines. These routines may be located at any available location in memory. Since the interrupting device supplies the low-order byte of the 2-byte vector, bit 0 (A<sub>a</sub>) must be a zero. Interrupt Enable/Disable Operation. Two flip-flops, IFF1 and IFF2, referred to in the register description, are used to signal the CPU interrupt status. Operation of the two flip-flops is described in Table 2. For more details, refer to the Z80 CPU Technical Manual (03-0029-01) and Z80 Assembly Language Programming Manual (03-0002-01). Table 2. State of Flip-Flops | Action | IFF <sub>1</sub> | IFF <sub>2</sub> | Comments | |------------------------------|------------------|------------------|------------------------------------------------------------------------------| | CPU Reset | 0 | 0 | Maskable interrupt | | DI instruction execution | 0 | 0 | Maskable interrupt<br>INT disabled | | El instruction execution | 1 | 1 | Maskable interrupt | | LD A,I instruction execution | • | • | IFF <sub>2</sub> → Parity flag | | LD A,R instruction execution | • | • | IFF <sub>2</sub> → Parity flag | | Accept NMI | 0 | • | Maskable interrupt | | RETN instruction execution | IFF <sub>2</sub> | • | IFF <sub>2</sub> → IFF <sub>1</sub> at completion of an NMI service routine. | ### **INSTRUCTION SET** The microprocessor has one of the most powerful and versatile instruction sets available in any 8-bit microprocessor. It includes such unique operations as a block move for fast, efficient data transfers within memory, or between memory and I/O. It also allows operations on any bit in any location in memory. The following is a summary of the instruction set which shows the assembly language mnemonic, the operation, the flag status, and gives comments on each instruction. For an explanation of flag notations and symbols for mnemonic tables, see the Symbolic Notations section which follows these tables. The Z80 CPU Technical Manual (03-0029-01). the Programmer's Reference Guide (03-0012-03), and Assembly Language Programming Manual (03-0002-01) contain significantly more details for programming use. The instructions are divided into the following categories: ☐ 8-bit loads □ 16-bit loads ☐ Exchanges, block transfers, and searches □ 8-bit arithmetic and logic operations ☐ General-purpose arithmetic and CPU control □ 16-bit arithmetic operations □ Rotates and shifts - ☐ Bit set, reset, and test operations - □ Jumps - □ Calls, returns, and restarts - □ Input and output operations A variety of addressing modes are implemented to permit efficient and fast data transfer between various registers, memory locations, and input/output devices. These addressing modes include: - □ Immediate - □ Immediate extended - □ Modified page zero - □ Relative - □ Extended - □ Indexed - □ Register - □ Register indirect - □ Implied - □ Bit ## 8-BIT LOAD GROUP | | Symbolic | | | | Fk | ngs | | | | | Opcod | • | | No. of | No. of M | No. of T | | | |----------------|-------------------------|---|---|---|----|-----|-----|---|---|----|-------------|-----|-----|--------|----------|----------|-------|-------| | Mnemonic | Operation | S | Z | | H | | P/V | N | C | 76 | 543 | 210 | Hex | Bytes | Cycles | States | Com | ments | | LD r, r' | r ← r' | • | • | | | Х | • | • | • | 01 | r | r' | | 1 | 1 | 4 | r, r' | Reg. | | LD r, n | r ← n | • | • | Χ | • | Х | • | • | • | 00 | r | 110 | | 2 | 2 | 7 | 000 | В | | | | | | | | | | | | | <b>←</b> n→ | | | | | | 001 | С | | LD r, (HL) | r ← (HL) | • | • | Χ | • | Х | • | • | • | 01 | r | 110 | | 1 | 2 | 7 | 010 | D | | LD r, (IX + d) | r ← (IX + d) | • | • | Х | • | Χ | • | • | • | 11 | 011 | 101 | DD | 3 | 5 | 19 | 011 | Ε | | | | | | | | | | | | 01 | r | 110 | | | | | 100 | н | | | | | | | | | | | | | <b>~</b> d→ | | | | | | 101 | L | | LD r, (IY + d) | $r \leftarrow (IY + d)$ | • | • | Х | • | Х | • | • | • | 11 | 111 | 101 | FD | 3 | 5 | 19 | 111 | Α | | | | | | | | | | | | 01 | r | 110 | | | | | | | | | | | | | | | | | | | <b>←</b> d→ | | | | | | | | | LD (HL), r | (HL) ← r | • | • | Х | • | Χ | • | • | • | 01 | 110 | ſ | | 1 | 2 | 7 | | | | LD (IX + d), r | (IX+d) <del>←</del> r | • | • | X | • | Χ | • | • | • | 11 | 011 | 101 | DD | 3 | 5 | 19 | | | | | | | | | | | | | | 01 | 110 | r | | | | | | | | | | | | | | | | | | | <b>←</b> d→ | | | | | | | | | LD (IY + d), r | (IY+d) <del></del> r | • | • | Х | • | Х | • | • | • | 11 | 111 | 101 | FD | 3 | 5 | 19 | | | | | | • | | | | | | | | 01 | 110 | r | | | | | | | | | | | | | | | | | | | <b>←</b> d→ | | | | | | | | | LD (HL), n | (HL) ← n | • | • | Х | • | Х | • | • | • | 00 | 110 | 110 | 36 | 2 | 3 | 10 | | | | | | | | | | | | | | | ←n→ | | | | | | | | | LD (IX + d), n | (IX + d) ← n | • | • | Х | • | Х | • | • | • | 11 | 011 | 101 | DD | 4 | 5 | 19 | | | | | | | | | | | | | | 00 | 110 | 110 | 36 | | | | | | | | | | | | | | | | | | ←d → | | | | | | | | | | | | | | | | | | | | ←n→ | | | | | | | | # 8-BIT LOAD GROUP (Continued) | | Symbolic | | | | | ags | | | | | Opcod | | | No. of | No. of M | No. of T | | |----------------|-----------------------|----------|----------|---|---|-----|-----|-----|---|----|--------------|-----|-----|--------|----------|----------|----------| | Mnemonic | Operation | S | Z | | Н | | PΛ | / N | С | 76 | 543 | 210 | Hex | Bytes | Cycles | States | Comments | | LD (IY + d), n | (IY+d) <del>←</del> n | • | • | Х | • | Х | • | • | • | 11 | 111 | 101 | FD | 4 | 5 | 19 | | | | | | | | | | | | | 00 | 110 | 110 | 36 | | | | | | | | | | | | | | | | | <b>←</b> d→ | | | | | | | | | | | | | | | | | | | ←n→ | | | | | | | | LD A, (BC) | A ← (BC) | • | • | Χ | • | Х | • | • | • | 00 | 001 | 010 | OA | 1 | 2 | 7 | | | LD A, (DE) | A ← (DE) | • | • | Χ | • | Х | ٠ | • | • | 00 | 011 | 010 | 1A | 1 | 2 | 7 | | | LD A, (nn) | A ← (nn) | • | • | Х | • | Х | • | • | • | 00 | 111 | 010 | 3A | 3 | 4 | 13 | | | | | | | | | | | | | | <b>←</b> n→ | | | | | | | | | | | | | | | | | | | <b>←</b> n→ | | | | | | | | LD (BC), A | (BC) ← A | • | • | Х | • | Х | • | • | • | 00 | 000 | 010 | 02 | 1 | 2 | 7 | | | LD (DE), A | (DE) ← A | • | • | Х | • | Χ | • | • | • | 00 | 010 | 010 | 12 | 1 | 2 | 7 | | | LD (nn), A | (nn) ← A | • | • | Х | • | Х | • | • | • | 00 | 110 | 010 | 32 | 3 | 4 | 13 | | | | | | | | | | | | | | <b>←</b> n → | | | | | | | | _ | | | | | | | | | | | <b>←</b> n→ | | | | | | | | LD A, I | A←I | # | <b>‡</b> | Х | 0 | Х | IFF | 0 | • | 11 | 101 | 101 | ED | 2 | 2 | 9 | | | | | | | | | | | | | 01 | 010 | 111 | 57 | | | | | | LDA, R | A←R | <b>‡</b> | <b>‡</b> | X | 0 | Х | IFF | 0 | • | 11 | 101 | 101 | ED | 2 | 2 | 9 | | | | | | | | | | | | | 01 | 011 | 111 | 5F | | | | | | _D I, A | 1 <del></del> A | • | • | Х | • | Х | • | • | • | 11 | 101 | 101 | ED | 2 | 2 | 9 | | | | _ | | | | | | | | | 01 | 000 | 111 | 47 | | | | | | ₋DR, A | R←A | • | • | X | • | Х | • | • | • | 11 | 101 | 101 | ED | 2 | 2 | 9 | | | | | | | | | | | | | 01 | <b>0</b> 01 | 111 | 4F | | | | | NOTE: IFF, the content of the interrupt enable flip-flop, (IFF2), is copied into the P/V flag. ## **16-BIT LOAD GROUP** | Mnemonic | Symbolic<br>Operation | s | z | | Fla | ags | P/V | N | С | | Opcode<br>543 | | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Con | nmenti | |-------------|------------------------------------------------------|---|---|---|-----|-----|-----|---|---|----|---------------|-----|-----|-----------------|--------------------|--------------------|----------|----------| | LD dd, nn | dd ← nn | • | • | X | • | Х | • | • | • | 00 | dd0<br>+ n → | 001 | | 3 | 3 | 10 | dd | Pair | | | | | | | | | | | | | +n→ | | | | | | 00<br>01 | BC<br>DE | | LD IX, nn | IX ← nn | • | • | X | • | X | • | • | • | 11 | 011 | 101 | DD | 4 | 4 | 14 | 10 | HL | | | | | | | | | | | | 00 | 100<br>←n→ | 001 | 21 | | | | 11 | SP | | 150 | | | | | | | | | | | <b>←</b> n → | | | | | | | | | LD IY, nn | IY ← nn | • | • | X | • | Х | • | • | • | 11 | 111 | 101 | FD | 4 | 4 | 14 | | | | | | | | | | | | | | 00 | <b>←</b> n→ | 001 | 21 | | | | | | | LD HL, (nn) | H ← (nn + 1) | • | • | х | • | Х | • | • | | 00 | ←n→<br>101 | 010 | 2A | 3 | 5 | 16 | | | | | L ← (nn) | | | | | | | | | | ←n→<br>←n→ | | | | | | | | | LD dd, (nn) | $dd_H \leftarrow (nn + 1)$<br>$dd_L \leftarrow (nn)$ | • | • | X | • | X | • | • | • | 11 | 101 | 101 | ED | 4 | 6 | 20 | | | | | 40[ 4- (IIII) | | | | | | | | | 01 | dd1<br>←n→ | 011 | | | | | | | | | | | | | | | | | | | +n→ | | | | | | | | NOTE: $(PAIR)_H$ , $(PAIR)_L$ refer to high order and low order eight bits of the register pair respectively. e.g., $BC_L = C$ , $AF_H = A$ . # 16-BIT LOAD GROUP (Continued) | Mnemonic | Symbolic<br>Operation | s | z | | Fla<br>H | gs | P/V | N | С | 76 | Opcod<br>543 | | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comme | 118 | |------------------------|---------------------------------------------------|---|---|---|----------|-----|-----|---|---|------|--------------|-------|-----|-----------------|--------------------|--------------------|-------|-----| | DIX, (nn) | IX <sub>H</sub> ← (nn + 1) | • | • | × | • | χ. | • | • | • | 11 | 011 | 101 | DD | 4 | 6 | 20 | | + | | <b>-</b> 17 (, (, 11 ) | IX <sub>I</sub> ← (nn) | | | ^ | | ^ | | | | 00 | 101 | | 2A | | · | | | | | | | | | | | | | | | •• | +n→ | • • • | | | | | | į | | | | | | | | | | | | | +n→ | | | | | | | | | D IY, (nn) | IY <sub>H</sub> ← (nn + 1) | | | x | | Х | | | | 11 | . 111 | | FD | 4 | 6 | 20 | | | | J 11, (1.1.) | IY <sub>L</sub> ← (nn) | | | ^ | | • | | | | 00 | 101 | | 2A | , | · | | | | | | 115 (111) | | | | | | | | | 00 | +n→ | 0.0 | | | | | | | | | | | | | | | | | | | +n→ | | | | | | | | | O (nn), HL | (nn + 1) ← H | | | х | | х | | | | 00 | 100 | 010 | 22 | 3 | 5 | 16 | | | | ٠, (١١١), ١١١ | (nn)+-L | - | • | ^ | • | ^ | • | | • | 00 | +n→ | 010 | | J | J | | | | | | (111) | | | | | | | | | | +n→ | | | | | | | | | D (nn), dd | (nn + 1) ← dd <sub>H</sub> | | | ¥ | | х | | | | 11 | 101 | 101 | ED | 4 | 6 | 20 | | | | - (rii), uu | (nn) ← dd <sub>L</sub> | • | ٠ | ^ | • | ^ | - | • | • | 01 | dd0 | | LD | 7 | J | 20 | | | | | (iii) · uu[ | | | | | | | | | U | + n → | 011 | | | | | | | | | | | | | | | | | | | +n→ | | | | | | | | | O (nn), IX | (nn + 1) ← IX <sub>H</sub> | | | ¥ | | х | | | | 11 | 011 | 101 | DD | 4 | 6 | 20 | | i | | - (ι ιι η, ι∧ | (nn) ← IX <sub>L</sub> | - | • | ^ | • | ^ | • | • | • | 00 | 100 | | 22 | 7 | J | 20 | | İ | | | (111) - 12( | | | | | | | | | w | +n→ | 010 | ~~ | | | | | | | | | | | | | | | | | | +n→ | | | | | | | | | O (nn), IY | (nn+1) ← IY <sub>H</sub> | | | ¥ | | X · | | | | 11 | 111 | 101 | FD | 4 | 6 | 20 | | | | J (1111), 11 | (nn) ← IY <sub>L</sub> | • | • | ^ | • | ^ | • | • | • | 00 | 100 | | 22 | 7 | Ū | 20 | | | | | (iii) · II[ | | | | | | | | | 00 | +n→ | 010 | 22 | | | | | | | | | | | | | | | | | | +n→ | | | | | | | 1 | | D SP. HL | SP - HL | _ | | х | | х | | _ | | 11 | 111 | 001 | F9 | 1 | 1 | 6 | | i | | O SP. IX | 4SP + IX | - | • | x | • | x | • | | • | 11 | 011 | 101 | DD | 2 | 2 | 10 | | | | J UF, IA | 10F 1-IA | • | • | ^ | • | ^ | • | • | • | 11 | 111 | 001 | F9 | - | - | | | | | D SP, IY | SP + IY | | | х | | х | | | | 11 | 111 | 101 | FD | 2 | 2 | 10 | | | | 5 51,11 | G( - 11 | - | • | ^ | • | ^ | - | - | - | 11 | 111 | 001 | F9 | - | • | | qq Pa | air | | USH qq | (SP - 2) ← qq <sub>L</sub> | | | ¥ | | х | | | | 11 | qq0 | 101 | | 1 | 3 | 11 | 00 B | - | | | (SP - 1) ← qq <sub>H</sub> | • | ٠ | ^ | • | ^ | • | • | • | 1,1 | 440 | | | • | • | ••• | 00 DI | | | | (SP → SP - 2 | | | | | | | | | | | | | | | | 10 H | - 1 | | USH IX | (SP-2) + IXL | | | ¥ | | х | | | | 11 | 011 | 101 | DD | 2 | 4 | 15 | 11 AF | - 1 | | 00111A | (SP - 1) ← IX <sub>H</sub> | • | • | ^ | • | ^ | • | • | • | 11 | 100 | 101 | E5 | - | 7 | .0 | ^ | | | | SP→SP-2 | | | | | | | | | - 11 | ,00 | 101 | LU | | | | | - | | USHIY | SP-2) ← IY <sub>L</sub> | | | ¥ | | х | | | | 11 | 111 | 101 | FD | 2 | 4 | 15 | | i | | OOMII | | • | • | ^ | • | ^ | - | • | - | 11 | 100 | 101 | E5 | _ | 7 | | | | | | $(SP-1) \leftarrow IY_H$<br>$SP \rightarrow SP-2$ | | | | | | | | | 11 | 100 | 101 | ES | | | | | | | OP oc | or → or - 2<br>qq <sub>H</sub> ← (SP + 1) | | | v | _ | х | | | | 11 | qq0 | 001 | | 1 | 3 | 10 | | | | OP qq | | • | • | ^ | • | ^ | • | • | • | 11 | 440 | 001 | | ' | 3 | .0 | | | | | qqL ← (SP)<br>SP → SP +2 | | | | | | | | | | | | | | | | | | | OD IV | | | _ | v | _ | v | _ | _ | _ | 11 | 011 | 101 | DD | 2 | 4 | 14 | | | | OP IX | IX <sub>H</sub> + (SP + 1) | • | • | ^ | • | Х | • | • | • | 11 | 011<br>100 | 001 | E1 | 2 | 4 | 1-4 | | | | | IX <sub>L</sub> ← (SP) | | | | | | | | | 11 | 100 | w | E1 | | | | | | | | SP → SP +2 | | | | | v | | _ | | | 444 | 404 | | | | 14 | | | | OP IY | IY <sub>H</sub> ← (SP + 1) | • | • | X | • | X | . • | • | • | 11 | 111 | 101 | FD | 2 | 4 | 14 | | | | | IY <sub>L</sub> ← (SP) | | | | | | | | | 11 | 100 | 001 | E1 | | | | | | | | SP → SP + 2 | | | | | | | | | | | | | | | | | | NOTE: (PAIR)<sub>H</sub>, (PAIR)<sub>L</sub> refer to high order and low order eight bits of the register pair respectively, e.g., BC<sub>L</sub> = C, AF<sub>H</sub> = A. ## 8-BIT ARITHMETIC AND LOGICAL GROUP (Continued) | | Symbolic | | - | | | ngs | | | | | Орсо | | | No. of | No. of M | No. of T | | |------------|-----------------------|----------|----------|---|----------|-----|----|---|---|----|--------------|-----|-----|--------|----------|----------|----------| | Mnemonic | Operation | 8 | Z | | H | | PΛ | N | С | 76 | 543 | 210 | Hex | Bytes | Cycles | States | Comments | | INC r | r+r+1 | <b>‡</b> | <b>‡</b> | х | <b>‡</b> | Х | ٧ | 0 | • | 00 | r | 100 | | 1 | 1 | 4 | | | INC (HL) | (HL) <del>←</del> | | | | | | | | | | | | • | | | | | | | (HL) + 1 | # | <b>‡</b> | Х | <b>‡</b> | х | ٧ | 0 | • | 00 | 110 | 100 | | 1 | 3 | 11 | | | INC (IX+d) | (IX + d) <del>←</del> | | | X | <b>‡</b> | Х | ٧ | 0 | • | 11 | 011 | 101 | DD | 3 | 6 | 23 | | | | (IX + d) + 1 | | | | | | | | | 00 | 110 | 100 | | | | | | | | | | | | | | | | | | <b>-</b> -d- | • | | | | | | | INC (IY+d) | (IY+d) ← | | # | X | <b>‡</b> | Х | ٧ | 0 | • | 11 | 111 | 101 | FD | 3 | 6 | 23 | | | | (IY+d)+1 | | | | | | | | | 00 | 110 | 100 | | | | | | | | | | | | | | | | | | <b>←</b> d- | • | | | | | | | DEC m | m ← m – 1 | | <b>*</b> | X | <b>‡</b> | Х | ٧ | 1 | • | | | 101 | | | | | | NOTE: m is any of r, (HL), (IX+d), (IY+d) as shown for INC. DEC same format and states as INC. Replace 100 with 101 in opcode. ## GENERAL-PURPOSE ARITHMETIC AND CPU CONTROL GROUPS | Mnemonic | Symbolic<br>Operation | 8 | z | | FI:<br>H | age | | V N | С | 76 | Opcod<br>543 | e<br>210 | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments | |----------|-------------------------|----------|----------|------------|----------|-----|---|-----|----------|----------|--------------|------------|----------|-----------------|--------------------|--------------------|--------------------------------------------| | DAA | <b>Ø</b> | <b>‡</b> | * | х | * | Х | Р | • | <b>‡</b> | 00 | 100 | 111 | 27 | 1 | 1 | 4 | Decimal adjust | | CPL | A+A | • | • | · <b>X</b> | 1 | × | • | 1 | • | 00 | 101 | 111 | 2F | 1 | 1 | 4 | Complement accumulator (one's complement). | | NEG | A - 0 - A | <b>‡</b> | <b>‡</b> | Х | <b>‡</b> | Х | ٧ | 1 | <b>‡</b> | 11 | 101 | 101 | ED | 2 | 2 | 8 | Negate acc. | | | | | | | | | | | | 01 | 000 | 100 | 44 | | | - | (two's complement). | | CCF | CY + CY | • | • | X | X | X | • | 0 | <b>‡</b> | 00 | 111 | 111 | 3F | 1 | . 1 | 4 | Complement carry flag. | | SCF | CY - 1 | • | • | Х | 0 | Х | • | 0 | 1 | 00 | 110 | 111 | 37 | 1 | 1 | 4 | Set carry flag. | | NOP | No operation | • | • | Х | • | Х | • | • | • | 00 | 000 | 000 | 00 | 1 | 1 | 4 | oot ourly mag. | | HALT | CPU halted | • | • | Х | | Х | • | • | • | 01 | 110 | 110 | 76 | 1 | 1 | 4 | | | DI ★ | IFF ← 0 | • | • | X | • | Х | • | • | • | 11 | 110 | 011 | F3 | 1 | 1 | 4 | | | El ★ | IFF ← 1 | • | ٠ | Х | • | Х | • | • | • | 11 | 111 | 011 | FB | 1 | 1 | 4 | | | IM O | Set interrupt<br>mode 0 | • | • | X | • | X | • | • | • | 11<br>01 | 101<br>000 | 101<br>110 | ED<br>46 | 2 | 2 | 8 | | | IM 1 | Set interrupt<br>mode 1 | • | • | X | • | X | • | • | • | 11<br>01 | 101<br>010 | 101<br>110 | ED<br>56 | 2 | 2 | 8 | | | IM 2 | Set interrupt<br>mode 2 | • | • | X | • | X | • | • | • | 11<br>01 | 101<br>011 | 101<br>110 | ED<br>5E | 2 | 2 | 8 | | NOTES: @ converts accumulator content into packed BCD following add or subtract with packed BCD operands. IFF indicates the interrupt enable flip-flop. CY indicates the carry flip-flop. \* indicates interrupts are not sampled at the end of EI or DI. ## **16-BIT ARITHMETIC GROUP** | Mnemonic | Symbolic<br>Operation | s | z | | Fla | ngs | P/V | N | С | | Opcod<br>543 | | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Com | merits | |------------|-------------------------|----------|----------|---|-----|-----|-----|---|----------|----|--------------|-----|-----|-----------------|--------------------|--------------------|-----|--------| | | | | | | | | | | | | | | | • | | | | | | ADD HL, ss | HL ← HL + ss | • | • | Х | Х | Х | • | 0 | ŧ | 00 | ssi | 001 | | 1 | 3 | 1,1 | SS | Reg | | | | | | | | | | | | | | | | | | | 00 | B¢ | | ADC HL, ss | HL← | | | | | | | _ | | | | | | _ | | | 01 | D₿ | | | HL+ss+CY | ŧ | ŧ | Х | Х | Х | ٧ | O | ŧ | 11 | 101 | 101 | ED | 2 | 4 | 15 | 10 | HĻ | | SBC HL, ss | HL ← | | | | | | | | | 01 | ss1 | 010 | | | | | 11 | SP | | 3 | HL-ss-CY | <b>‡</b> | <b>‡</b> | Х | Х | Х | ٧ | 1 | <b>‡</b> | 11 | 101 | 101 | ED | 2 | 4 | 15 | | | | | | | | | | | | | | 01 | ss0 | 010 | | | | | | | | ADD IX, pp | IX ← IX + pp | • | • | Х | Х | Х | • | 0 | <b>‡</b> | 11 | 011 | 101 | DD | 2 | 4 | 15 | pp | Reg | | | | | | | | | | | | 01 | pp1 | 001 | | | | | 00 | В¢ | | | | | | | | | | | | | | | | | | | 01 | DE | | | | | | | | | | | | | | | | | | | 10 | IX | | | | | | | | | | | | | | | | | | | 11 | SP | | ADD IY, rr | $IY \leftarrow IY + rr$ | • | • | Х | Х | Х | • | 0 | <b>‡</b> | 11 | 111 | 101 | FD | 2 | 4 | 15 | rr | Reg. | | | | | | | | | | | | 00 | rr1 | 001 | | | | | 00 | В¢ | | INC ss | ss + ss + 1 | • | • | Х | • | Х | • | • | • | 00 | ss0 | 011 | | 1 | 1 | 6 | 01 | D₿ | | INC IX | IX + IX + 1 | • | • | Х | • | Х | • | • | • | 11 | 011 | 101 | DD | 2 | 2 | 10 | 10 | ΙY | | | | | | | | | | | | 00 | 100 | 011 | 23 | | | | 11 | SP | | INC IY | IY ← IY + 1 | • | • | Х | • | Х | • | • | • | 11 | 111 | 101 | FD | 2 | 2 | 10 | | | | | | | | | | | | | | 00 | 100 | 011 | 23 | | | | | | | DEC ss | ss - ss - 1 | • | • | Х | • | Х | • | • | • | 00 | ss1 | 011 | | 1 | 1 | 6 | | | | DEC IX | IX ← IX – 1 | • | • | Х | • | Х | • | • | • | 11 | 011 | 101 | DD | 2 | 2 | 10 | | | | · | | | | | | | | | | 00 | 101 | 011 | 2B | | | | | | | DEC IY | IY ← IY – 1 | • | • | х | • | х | • | • | | 11 | 111 | 101 | FD | 2 | 2 | 10 | | | | | | | | | | • • | | | | 00 | 101 | 011 | 2B | _ | _ | | | | # **ROTATE AND SHIFT GROUP** | Mnemo | Symbolic onle Operation | s | z | | Fla | gs | | N | С | | Opcod<br>543 | | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments | |-------|-------------------------|---|---|---|-----|----|---|---|----------|----|--------------|-----|-----------|-----------------|--------------------|--------------------|----------------------------------------------| | RLCA | CY = 7 = 0 = | • | • | x | 0 | x | • | 0 | <b>‡</b> | 00 | 000 | 111 | 07 | 1 | 1 | 4 | Rotate left circular | | RLA | CY - 7 - 0 | • | • | x | 0 | x | • | 0 | <b>‡</b> | 00 | 010 | 111 | <b>17</b> | 1 | 1 | 4 | accumulator.<br>Rotate left<br>accumulator. | | RRCA | 7 <b>0 CY</b> | • | • | x | 0 | X | • | 0 | <b>‡</b> | 00 | 001 | 111 | 0F | 1 | 1 | 4 | Rotate right circular | | RRA | 7 — 0 CY | • | • | x | 0 | X | • | 0 | <b>‡</b> | 00 | 011 | 111 | 1F | 1 | 1 | 4 | accumulator.<br>Rotate right<br>accumulator. | # ROTATE AND SHIFT GROUP (Continued) | Maar - | Symbolic | _ | _ | | FI | age | | | _ | | Opcod | | | No. of | No. of M | No. of T | | |-----------|------------------------------------------------------------------------------------|-----------------|----------------|---|----|-----|----|-----|----------|----------|----------------------------|------------|----------|--------|----------|----------|--------------------------------------------------------------------------------| | | nic Operation | S | Z | | Н | | PΛ | / N | <u> </u> | 76 | 543 | 210 | Hex | Bytes | Cycles | States | Comments | | RLCr | | <b>‡</b> | <b>‡</b> | x | 0 | x | ₽ | 0 | • ‡ | 11<br>00 | 001 | 011<br>r | СВ | 2 | 2 | 8 | Rotate left<br>circular<br>register r. | | RLC (HL | .)<br>[ev]- 7 | ‡<br> | <b>‡</b> | X | 0 | X | P | 0 | <b>‡</b> | 11<br>00 | 001<br>000 | 011<br>110 | СВ | 2 | 4 | 15 | r Reg<br>000 B | | RLC (IX - | | .\$ | <b>‡</b> | X | 0 | X | P | 0 | * | 11<br>11 | 011<br>001<br>← d → | 101<br>011 | DD<br>CB | 4 | 6 | 23 | 001 C<br>010 D<br>011 E<br>001 H | | RLC (IY + | + d) } | <b>*</b> | <b>‡</b> | x | 0 | x | P | 0 | | 11 | 111 | 101 | FD | 4 | 6 | 23 | 101 L<br>111 A | | iL m | $m = r_i(HL_i(IX + d))$ | ]<br>;<br>,(1Y+ | ‡<br>d) | x | 0 | x | Р | 0 | • | 00 | 001<br>← d →<br>000<br>010 | | СВ | | | | Instruction<br>format and<br>states are as<br>shown for | | RCm | m = r, (HL), (IX + d) | ‡<br>),(IY+ | <b>‡</b><br>d) | x | 0 | x | Ρ | 0 | * | | 001 | | | | | | RLCs. To form<br>new opcode<br>replace 000<br>or RLCs with | | lR m | m = r, (HL), (iX + d) | • | ‡<br>d) | x | 0 | x | Р | 0 | <b>‡</b> | | 011 | | | | | | shown code. | | LA m | $CY \longrightarrow 7 \longrightarrow 0 \longrightarrow 0$ $m = r_1(HL), (IX + d)$ | - | <b>‡</b><br>ď) | X | 0 | X | P | 0 | <b>‡</b> | | 100 | | | | | | | | RA m | $m = r_i(HL), (IX + d)$ | | | X | 0 | X | Ρ | 0 | * | . 2. | 101 | | | | | | | | RLm | $0+7 \rightarrow 0$ $CY$ $m=r,(HL),(IX+d)$ | | | X | 0 | X | P | 0 | * | | 111 | | | | | | : | | רט [ | 7-4 3-0 7-4 3-0<br>A (HL) | | <b>‡</b> | x | 0 | x | Ρ | 0 | • | 11<br>01 | 101<br>101 | 101<br>111 | ED<br>6F | | 5 | | Rotate digit<br>left and<br>right between<br>the accumu-<br>lator and | | RD [ | 74 30 74 30<br>A (HL) | * | <b>‡</b> | x | 0 | x | P | 0 | • | 11<br>01 | 101<br>100 | 101<br>111 | ED<br>67 | 2 | 5 | 18 | location (HL). The content of the upper half of the accumulator is unaffected. | ## **JUMP GROUP** | Mnemonic | Symbolic<br>Operation<br>PC - nn | s | z | | FI | <b>ag</b> s | | ۷N | С | | Opco:<br>543 | | Hex | No. of<br>Bytes | No. of M<br>Cycles | No. of T<br>States | Comments | | |-----------|----------------------------------|---|---|---|----|-------------|---|----|---|----|--------------|----------|-----|-----------------|--------------------|--------------------|----------|---------------------| | JP nn | | • | • | Х | • | Х | • | • | • | 11 | 000 | 011 | СЗ | 3 | 3 | 10 | œ | Condition | | | | | | | | | | | | | <b>←</b> n- | • | | | | | 000 | NZ (non-zero) | | | | | | | | | | | | | <b>←</b> n~ | • | | | | | 001 | Z (zero) | | JP cc, nn | If condition cc | | • | Х | • | Χ | • | • | • | 11 | cc | 010 | | 3 | 3 | 10 | 010 | NC (non-carry) | | | is true PC←nn, | | | | | | | | | | <b>←</b> n- | • | | | | | 011 | C (carry) | | | otherwise | | | | | | | | | | <b>←</b> n- | • | | | | | 100 | PO (parity odd) | | _ | continue | | | | | | | | | | | | | | | | 101 | PE (parity even) | | JR e | PC ← PC+e | • | • | Х | • | Х | • | • | • | 00 | | 000 | 18 | 2 | 3 | 12 | 110 | P (sign positive) | | | _ | | | | | | | | | • | -e-2 | | | | | | 111 | M (sign negjative | | JR C, e | #C=0, | • | • | X | • | Х | • | • | • | 00 | | 000 | 38 | 2 | 2 | 7 | If cor | ndition not met. | | | continue | | | | | | | | | • | -e-2 | - | | | | | | | | | HC=1, | | | | | | | | | | | | | 2 | 3 | 12 | If cor | ndition is met. | | 10.110 | PC ← PC+e | | | | | | | | | | | | | | | • | | | | JR NC, e | IFC=1, | • | • | X | • | Х | • | • | • | 00 | | | 30 | 2 | 2 | 7 | If cor | ndition not met. | | | continue | | | | | | | | | • | -e-2 | <b>→</b> | | _ | _ | | | | | | lfC=0,<br>PC←PC+e | | | | | | | | | | | | | 2 | 3 | 12 | If cor | ndition is met. | | JP Z, e | IfZ=0 | | | х | _ | х | _ | _ | _ | 00 | 101 | 200 | 00 | • | • | - | 4 | alter a second as a | | | continue | • | • | ^ | • | ^ | • | • | • | 00 | 101<br>-e-2 | 000 | 28 | 2 | 2 | 7 | It COL | ndition not met. | | | If Z = 1, | | | | | | | | | | -6-2 | - | | 2 | 3 | 12 | 16 | ndition is met. | | | PC ← PC+e | | | | | | | | | | | | | ~ | 3 | 12 | II COI | ration is met. | | | If Z = 1. | | | X | | х | | | | 00 | 100 | 000 | 20 | 2 | 2 | 7 | lf oor | ndition not met. | | | continue | | | ^ | | ^ | • | • | • | | -e-2 | | 20 | | 2 | • | 11 001 | ionorrionne. | | | If Z = 0. | | | | | | | | | | | | | 2 | 3 | 12 | lf cor | ndition is met. | | | PC+PC+e | | | | | | | | | | | | | - | Ū | '- | | idition is mot. | | JP (HL) | PC + HL | • | • | х | | х | • | • | • | 11 | 101 | 001 | E9 | 1 | 1 | 4 | | | | JP (IX) | PC + IX | • | • | x | • | X | • | • | | 11 | 011 | 101 | DD | 2 | 2 | 8 | | | | ` ' | | | | | | | | | | 11 | 101 | 001 | E9 | _ | _ | - | | | | JP (IY) | PC ← IY | • | • | х | • | Х | • | • | • | 11 | 111 | 101 | FD | 2 | 2 | 8 | | | | • • | | | | | | | | | | 11 | 101 | 001 | E9 | | - | - | | | | DJNZ, e | B <b>←</b> B-1 | • | • | Х | • | Χ | • | • | • | 00 | 010 | 000 | 10 | 2 | 2 | 8 | If B = | 0 | | | If B = 0, | | | | | | | | | • | -e-2 | <b>-</b> | | | | | | | | | continue | | | | | | | | | | | | | | | | | | | | lf B≠0, | | | | | | | | | | | | | 2 | 3 | 13 | If B≠ | 0. | | | PC ← PC+e | | | | | | | | | | | | | | | | | | NOTES: e represents the extension in the relative addressing mode. e is a signal two's complement number in the range < - 126, 129 >. e - 2 in the opcode provides an effective address of pc + e as PC is incremented by 2 prior to the addition of e. #### **PIN DESCRIPTIONS** **A<sub>0</sub>-A<sub>15</sub>.** Address Bus (output, active High, 3-state). A<sub>0</sub>-A<sub>15</sub> form a 16-bit address bus. The Address Bus provides the address for memory data bus exchanges (up to 64K bytes) and for I/O device exchanges. BUSACK. Bus Acknowledge (output, active Low). Bus Acknowledge indicates to the requesting device that the CPU address bus, data bus, and control signals MREQ, IORQ, RD, and WR have entered their high-impedance states. The external circuitry can now control these lines. BUSREQ. Bus Request (input, active Low). Bus Request has a higher priority than NMI and is always recognized at the end of the current machine cycle. BUSREQ forces the CPU address bus, data bus, and control signals MREQ, IORQ, RD, and WR to go to a high-impedance state so that other devices can control these lines. BUSREQ is normally wired-OR and requires an external pullup for these applications. Extended BUSREQ periods due to extensive DMA operations can prevent the CPU from properly refreshing dynamic RAMs. **D<sub>0</sub>-D<sub>7</sub>.** Data Bus (input/output, active High, 3-state). D<sub>0</sub>-D<sub>7</sub> constitute an 8-bit bidirectional data bus, used for data exchanges with memory and I/O. HALT. Halt State (output, active Low). HALT indicates that the CPU has executed a Halt instruction and is awaiting either a nonmaskable or a maskable interrupt (with the mask enabled) before operation can resume. While halted, the CPU executes NOPs to maintain memory refresh. **INT.** Interrupt Request (input, active Low). Interrupt Request is generated by I/O devices. The CPU honors a request at the end of the current instruction if the internal software-controlled interrupt enable flip-flop (IFF) is enabled. INT is normally wired-OR and requires an external pullup for these applications. IORQ. Input/Output Request (output, active Low, 3-state). IORQ indicates that the lower half of the address bus holds a valid I/O address for an I/O read or write operation. IORQ is also generated concurrently with M1 during an interrupt acknowledge cycle to indicate that an interrupt response vector can be placed on the data bus. M1. Machine Cycle One (output, active Low). M1, together with MREQ, indicates that the current machine cycle is the opcode fetch cycle of an instruction execution. M1, together with IORQ, indicates an interrupt acknowledge cycle. MREQ. Memory Request (output, active Low, 3-state). MREQ indicates that the address bus holds a valid address for a memory read or memory write operation. NMI. Non-Maskable Interrupt (input, negative edgetriggered). NMI has a higher priority than INT. NMI is always recognized at the end of the current instruction, independent of the status of the interrupt enable flip-flop, and automatically forces the CPU to restart at location 0066H. RD. Read (output, active Low, 3-state). RD indicates that the CPU wants to read data from memory or an I/O device. The addressed I/O device or memory should use this signal to gate data onto the CPU data bus. **RESET.** Reset (input, active Low). RESET initializes the CPU as follows: it resets the interrupt enable flip-flop, clears the PC and Registers I and R, and sets the interrupt status to Mode 0. During reset time, the address and data bus go to a high-impedance state, and all control output signals go to the inactive state. Note that RESET must be active for a minimum of three full clock cycles before the reset operation is complete. **RFSH.** Refresh (output, active Low). RFSH, together with MREQ, indicates that the lower seven bits of the system's address bus can be used as a refresh address to the system's dynamic memories. WAIT. Wait (input, active Low). WAIT indicates to the CPU that the addressed memory or I/O devices are not ready for a data transfer. The CPU continues to enter a Wait state as long as this signal is active. Extended WAIT periods can prevent the CPU from properly refreshing dynamic memory. WR. Write (output, active Low, 3-state). WR indicates that the CPU data bus holds valid data to be stored at the addressed memory or I/O location. PS017801-0602 Input or Output Cycles. Figure 7 shows the timing for an I/O read or I/O write operation. During I/O operations, the CPU automatically inserts a single Wait state ( $T_{WA}$ ). This extra Wait state allows sufficient time for an 1/O port to decode the address from the port address lines. T<sub>WA</sub> = One wait cycle automatically inserted by CPU. Figure 7. Input or Output Cycles Interrupt Request/Acknowledge Cycle. The CPU samples the interrupt signal with the rising edge of the last clock cycle at the end of any instruction (Figure 8). When an interrupt is accepted, a special $\overline{\text{M1}}$ cycle is generated. During this $\overline{\text{M1}}$ cycle, $\overline{\text{IORQ}}$ becomes active (instead of $\overline{\text{MREQ}}$ ) to indicate that the interrupting device can place an 8-bit vector on the data bus. The CPU automatically adds two Wait states to this cycle. 27 Non-Maskable Interrupt Request Cycle. NMI is sampled at the same time as the maskable interrupt input INT but has higher priority and cannot be disabled under software control. The subsequent timing is similar to that of a normal memory read operation except that data put on the bus by the memory is ignored. The CPU instead executes a restart (RST) operation and jumps to the $\overline{\text{NMI}}$ service routine located at address 0066H (Figure 9). <sup>\*</sup>Although NMI is an asynchronous input, to guarantee its being recognized on the following machine cycle, NMI's falling edge must occur no later than the rising edge of the clock cycle preceding the last state of any instruction cycle (T<sub>LI</sub>). Figure 9. Non-Maskable Interrupt Request Operation Bus Request/Acknowledge Cycle. The CPU samples BUSREQ with the rising edge of the last clock period of any machine cycle (Figure 10). If BUSREQ is active, the CPU sets its address, data, and MREQ, IORQ, RD, and WR lines to a high-impedance state with the rising edge of the next clock pulse. At that time, any external device can take control of these lines, usually to transfer data between memory and I/O devices. NOTES: 1) $T_{LM}$ = Last state of any M cycle. 2) $T_X$ = An arbitrary clock cycle used by requesting device. Figure 10. BUS Request/Acknowledge Cycle **Power-Down Release Cycle.** The system clock must be supplied to the CPU to release the power-down state. When the system clock is supplied to the CLK input, the CPU restarts operations from the point at which the power-down state was implemented. The timing diagrams for the release from power-down mode are shown in Figure 14. ### NOTES: - When the external oscillator has been stopped to enter the power-down state, some warm-up time may be required to obtain a stable clock for the release. - 2) When the HALT instruction is executed to enter the power-down state, the CPU will also enter the Halt state. An interrupt signal (either NMI or INT) or a RESET signal must be applied to the CPU after the system clock is supplied in order to release the power-down state. Figure 14a. Figure 14c. Figure 13. Power-Down Release ### **ABSOLUTE MAXIMUM RATINGS** | Voltage on V <sub>CC</sub> with respect to V <sub>SS</sub> 0.3V to + | 7V | |----------------------------------------------------------------------|----| | Voltages on all inputs with respect | | | to V <sub>SS</sub> – 0.3V to V <sub>CC</sub> + 0. | 3V | | Operating Ambient | | | TemperatureSee Ordering Informati | on | | Storage Temperature 65°C to + 150 | °C | Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### STANDARD TEST CONDITIONS The DC Characteristics and capacitance sections below apply for the following standard test conditions, unless otherwise noted. All voltages are referenced to GND (0V). Positive current flows into the referenced pin. Available operating temperature ranges are: ■ S = 0°C to +70°C Voltage Supply Range: NMOS: +4.75V ≤ VCC ≤ +5.25V CMOS: +4.50V ≤ VCC ≤ +5.50V ■ E= $-40^{\circ}$ C to $100^{\circ}$ C, +4.50V $\leq$ VCC $\leq$ +5.50V All ac parameters assume a load capacitance of 100 pf. Add 10 ns delay for each 50 pf increase in load up to a maximum of 200 pf for the data bus and 100 pf for address and control lines. AC timing measurements are referenced to 1.5 volts (except for clock, which is referenced to the 10% and 90% points). The Ordering Information section lists temperature ranges and product numbers. Package drawings are in the Package Information section. Refer to the Literature List for additional documentation. # DC CHARACTERISTICS (Z84C00/CMOS Z80 CPU) | Symbol | Parameter | Min | Max | Unit | Condition | |------------------|------------------------------------------------------|-----------------------|----------------------|----------------|----------------------------------------------------------| | V <sub>ILC</sub> | Clock Input Low Voltage | -0.3 | 0.45 | ٧ | | | VIHC | Clock Input High Voltage | V <sub>CC</sub> 6 | V <sub>CC</sub> +.3 | ٧ | | | $V_{IL}$ | Input Low Voltage | -0.3 | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | 2.2 | Vcc | V | | | V <sub>OL</sub> | Output Low Voltage | | 0.4 | ٧ | $I_{OL} = 2.0 \text{mA}$ | | V <sub>OH1</sub> | Output High Voltage | 2.4 | | ٧ | $I_{OH} = -1.6 \text{mA}$ | | V <sub>OH2</sub> | Output High Voltage | V <sub>CC</sub> - 0.8 | | ٧ | $I_{OH} = -250 \mu\text{A}$ | | lcc <sub>1</sub> | Power Supply Current 4 MHz 6 MHz 8 MHz 10 MHz 20 MHz | | 20<br>30<br>40<br>50 | mA<br>mA<br>mA | $V_{CC} = 5V$ $V_{IH} = V_{CC} - 0.2V$ $V_{IL} = 0.2V$ | | Icc <sub>2</sub> | Standby Supply Current | | 100 | mΑ<br>μΑ | $V_{\infty} = 5V$<br>$V_{CC} = 5V$ | | | | | | | CLK = (0)<br>$V_{IH} = V_{CC} - 0.2V$<br>$V_{IL} = 0.2V$ | | ILI | Input Leakage Current | -10 | 10 | μΑ | $V_{IN} = 0.4 \text{ to } V_{CC}$ | | ILO | 3-State Output Leakage Current in Float | -10 | 10 <sup>2</sup> | μΑ | $V_{OUT} = 0.4$ to $V_{CC}$ | ## **CAPACITANCE** | Symbol | Parameter | Min | Max | Unit | |--------------------|--------------------|-----|-----|------| | C <sub>CLOCK</sub> | Clock Capacitance | | 10 | prf | | C <sub>IN</sub> | Input Capacitance | | 5 | pf | | C <sub>OUT</sub> | Output Capacitance | | 15 | pif | T<sub>A</sub> = 25°C, f = 1 MHz. Unmeasured pins returned to ground. <sup>1.</sup> Measurements made with outputs floating. 2. A<sub>15</sub>·A<sub>0</sub>, D<sub>7</sub>·D<sub>0</sub>, MREQ, IORQ, RD, and WR. 3. I<sub>CC<sub>2</sub></sub> standby supply current is guaranteed only when the supplied clock is stopped at a low level during T<sub>4</sub> of the machine cycle immediately following the execution of a HALT instruction. Figure 1. Address Delay Characteristics (Parameter 6) ## DC CHARACTERISTICS (Z8400/NMOS Z80 CPU) All parameters are tested unless otherwise noted. | Symbol | Parameter | Min | Max | Unit | Test Condition | |------------------|-----------------------------------------|-------------------|---------------------|------|--------------------------------------------| | V <sub>ILC</sub> | Clock Input Low Voltage | -0.3 | 0.45 | v | | | V <sub>IHC</sub> | Clock Input High Voltage | V <sub>CC</sub> 6 | V <sub>CC</sub> +.3 | ٧ | | | V <sub>IL</sub> | Input Low Voltage | - 0.3 | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.0 <sup>1</sup> | Vcc | V | | | VOL | Output Low Voltage | | 0.4 | V | $I_{OL} = 2.0 \text{mA}$ | | V <sub>OH</sub> | Output High Voltage | 2.4 <sup>1</sup> | | ٧ . | I <sub>OH</sub> = -250 μA | | lcc. | Power Supply Current | • | 200 | mA | Note 3 | | lLi | Input Leakage Current | | 10 | μΑ | $V_{IN} = 0$ to $V_{CC}$ | | LO | 3-State Output Leakage Current in Float | -10 | 10 <sup>2</sup> | μA | V <sub>OUT</sub> = 0.4 to V <sub>C</sub> ( | For military grade parts, refer to the Z80 Military Electrical Specification. A<sub>15</sub>-A<sub>0</sub>. D<sub>7</sub>-D<sub>0</sub>, MREQ, IORO, RD, and WR. Measurements made with outputs floating. ## **CAPACITANCE** Guaranteed by design and characterization. | Symbol | Parameter | Min | Max | Unit | |--------------------|--------------------|-----|-----|------| | C <sub>CLOCK</sub> | Clock Capacitance | | 35 | pf | | C <sub>IN</sub> | Input Capacitance | • | 5 | pf | | C <sub>OUT</sub> | Output Capacitance | | 15 | pf | NOTES: T<sub>A</sub> = 25°C, f = 1 MHz. Unmeasured pins returned to ground. # AC CHARACTERISTICS<sup>†</sup> (Z8400/NMOS Z80 CPU) | | | | Z084 | 0004 | Z0840006 | | Z0840008 | | |--------|--------------|-------------------------------------------------------------------------------------------------------------|--------------|------|------------|--------------|----------|------| | Number | Symbol | Parameter | Min | Max | Min | Max | Min | Max | | 1 | TcC | Clock Cycle Time | 250* | | 162* | | 125* | | | 2 | TwCh | Clock Pulse Width (High) | 110 | 2000 | <b>6</b> 5 | 2000 | 55 | 2000 | | 3 | TwCl | Clock Pulse Width (Low) | 110 | 2000 | 65 | 2000 | 55 | 2000 | | 4 | TfC | Clock Fall Time | | 30 | | 20 | | 10 | | 5 | TrC | Clock Rise Time | | 30 | | 20 | | 10 | | 6 | TdCr(A) | Clock † to Address Valid Delay | | 110 | | 90 | | 80 | | 7 | TdA(MREQf) | Address Valid to MREQ ↓ Delay | 65* | | 35* | | 20* | | | 8 | TdCf(MREQf) | Clock I to MREQ I Delay | | 85 | | 70 | | 60 | | 9 | TdCr(MREQr) | Clock f to MREQ f Delay | | 85 | | 70 | | 60 | | 10 | TwMREQh | MREQ Pulse Width (High) | 110** | Ħ | 65** | Ħ | 45*1 | + | | 11 | Twmreqi | MREQ Pulse Width (Low) | 220* | Ħ | 135*1 | <del>i</del> | 100*1 | + | | 12 | TdCf(MREQr) | Clock I to MREQ ↑ Delay | | 85 | | 70 | | 60 | | 13 | TdCf(RDf) | Clock I to RD I Delay | | 95 | | 80 | | 70 | | 14 | TdCr(RDr) | Clock † to RD † Delay | | 85 | | 70 | | 60 | | 15 | TsD(Cr) | Data Setup Time to Clock † | 35 | | 30 | | 30 | | | 16 | ThD(RDr) | Data Hold Time to RD † | | 0 | | 0 | | 0 | | 17 | TsWAIT(Cf) | WAIT Setup Time to Clock ↓ | 70 | | 60 | | 50 | | | 18 | ThWAIT(Cf) | WAIT Hold Time after Clock ↓ | | 0 | | 0 | | 0 | | 19 | TdCr(M1f) | Clock † to M1 ↓ Delay | | 100 | | 80 | | 70 | | 20 | TdCr(M1r) | Clock † to M1 † Delay | | 100 | | 80 | | 70 | | 21 | TdCr(RFSHf) | Clock ↑ to RFSH ↓ Delay | | 130 | | 110 | | 95 | | 22 | TdCr(RFSHr) | Clock to RFSH t Delay | | 120 | | 100 | | 85 | | 23 | TdCf(RDr) | Clock I to RD ↑ Delay | | 85 | | 70 | | 60 | | 24 | TdCr(RDf) | Clock † to RD ↓ Delay | | 85 | | 70 | | 60 | | 25 | TsD(Cf) | Data Setup to Clock ↓ during M <sub>2</sub> , M <sub>3</sub> ,<br>M <sub>4</sub> , or M <sub>5</sub> Cycles | 50 | | 40 | | 30 | | | 26 | TdA(IORQf) | Address Stable prior to IORQ ↓ | 180* | | 110* | | 75* | | | 27 | TdCr(IORQf) | Clock † to IORQ ↓ Delay | | 75 | | 65 | | 55 | | 28 | TdCf(IORQr) | Clock to IORQ ↑ Delay | | 85 | | 70 | | .60 | | 29 | TdD(WRf) | Data Stable prior to WR ↓ | 80* | | 25* | | 5* | | | 30 | TdCf(WRf) | Clock ∮ to WR ∮ Delay | | 80 | | 70 | | 60 | | 31 | TwWR | WR Pulse Width | 220* | | 135* | | 100* | | | 32 | TdCf(WRr) | Clock ↓ to WR↑ Delay | | 80 | | 70 | | 60 | | · 33 | TdD(WRf) | Data Stable prior to WR ↓ | <b>−10</b> * | | -55* | | 55* | | | 34 | TdCr(WRf) | Clock † to WR ↓ Delay | | 65 | | 60 | | 55 | | 35 | TdWRr(D) | Data Stable from WR † | 60* | | 30* | | 15* | | | 36 | TdCf(HALT) | Clock ↓ to HALT ↑ or ↓ | | 300 | | 260 | | 225 | | 37 | TwNMI | NMI Pulse Width | 80 | | 70 | | 60* | | | 38 | TsBUSREQ(Cr) | BUSREQ Setup Time to Clock † | 50 | | 50 | | 40 | | <sup>\*</sup>For clock periods other than the minimums shown, calculate parameters using the table on the following page. Calculated values above assumed TrC = TrC = 20 ns. †Units in nanoseconds (ns). <sup>#</sup> For loading $\geq$ 50 pf., Decrease width by 10 ns for each additional 50 pf.