Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 36MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | DMA, PDR, POR, PVD, PWM, Temp Sensor, WDT | | Number of I/O | 51 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 16x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f101r4t6a | # **Contents** | 1 | Intro | duction | | 9 | |---|-------|----------|-----------------------------------------------------------------|------| | 2 | Desc | cription | | . 10 | | | 2.1 | Device | overview | 11 | | | 2.2 | Full cor | mpatibility throughout the family | . 14 | | | 2.3 | | | | | | | 2.3.1 | ARM® Cortex® -M3 core with embedded Flash and SRAM | | | | | 2.3.2 | Embedded Flash memory | | | | | 2.3.3 | CRC (cyclic redundancy check) calculation unit | | | | | 2.3.4 | Embedded SRAM | | | | | 2.3.5 | Nested vectored interrupt controller (NVIC) | 15 | | | | 2.3.6 | External interrupt/event controller (EXTI) | | | | | 2.3.7 | Clocks and startup | 16 | | | | 2.3.8 | Boot modes | 16 | | | | 2.3.9 | Power supply schemes | 16 | | | | 2.3.10 | Power supply supervisor | 16 | | | | 2.3.11 | Voltage regulator | 17 | | | | 2.3.12 | Low-power modes | 17 | | | | 2.3.13 | DMA | 17 | | | | 2.3.14 | RTC (real-time clock) and backup registers | 18 | | | | 2.3.15 | Independent watchdog | 18 | | | | 2.3.16 | Window watchdog | 18 | | | | 2.3.17 | SysTick timer | 18 | | | | 2.3.18 | General-purpose timers (TIMx) | 18 | | | | 2.3.19 | I <sup>2</sup> C bus | 19 | | | | 2.3.20 | Universal synchronous/asynchronous receiver transmitter (USART) | 19 | | | | 2.3.21 | Serial peripheral interface (SPI) | 19 | | | | 2.3.22 | GPIOs (general-purpose inputs/outputs) | 19 | | | | 2.3.23 | ADC (analog to digital converter) | 19 | | | | 2.3.24 | Temperature sensor | 20 | | | | 2.3.25 | Serial wire JTAG debug port (SWJ-DP) | 20 | | 3 | Pino | uts and | pin description | . 21 | | 4 | Memo | ory map | pping | 27 | |---|-------|----------|--------------------------------------------------------|----| | 5 | Elect | rical ch | aracteristics | 28 | | | 5.1 | Parame | eter conditions | 28 | | | | 5.1.1 | Minimum and maximum values | 28 | | | | 5.1.2 | Typical values | 28 | | | | 5.1.3 | Typical curves | 28 | | | | 5.1.4 | Loading capacitor | 28 | | | | 5.1.5 | Pin input voltage | 28 | | | | 5.1.6 | Power supply scheme | 29 | | | | 5.1.7 | Current consumption measurement | 30 | | | 5.2 | Absolut | te maximum ratings | 30 | | | 5.3 | Operati | ing conditions | 31 | | | | 5.3.1 | General operating conditions | 31 | | | | 5.3.2 | Operating conditions at power-up / power-down | 32 | | | | 5.3.3 | Embedded reset and power control block characteristics | 32 | | | | 5.3.4 | Embedded reference voltage | 34 | | | | 5.3.5 | Supply current characteristics | 34 | | | | 5.3.6 | External clock source characteristics | 42 | | | | 5.3.7 | Internal clock source characteristics | 47 | | | | 5.3.8 | PLL characteristics | 48 | | | | 5.3.9 | Memory characteristics | 49 | | | | 5.3.10 | EMC characteristics | 49 | | | | 5.3.11 | Absolute maximum ratings (electrical sensitivity) | 51 | | | | 5.3.12 | I/O current injection characteristics | 51 | | | | 5.3.13 | I/O port characteristics | 53 | | | | 5.3.14 | NRST pin characteristics | 58 | | | | 5.3.15 | TIM timer characteristics | 60 | | | | 5.3.16 | Communications interfaces | 60 | | | | 5.3.17 | 12-bit ADC characteristics | 66 | | | | 5.3.18 | Temperature sensor characteristics | 70 | | 6 | Packa | age cha | racteristics | 71 | | | 6.1 | Packag | je mechanical data | 71 | | | 6.2 | VFQFP | N36 package information | 71 | | | 6.3 | | 4 package information | | Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general purpose timers TIMx and ADC. ### 2.3.14 RTC (real-time clock) and backup registers The RTC and the backup registers are supplied through a switch that takes power either on $V_{DD}$ supply when present or through the $V_{BAT}$ pin. The backup registers are ten 16-bit registers used to store 20 bytes of user application data when $V_{DD}$ power is not present. The real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a periodic interrupt. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low power RC oscillator or the high-speed external clock divided by 128. The internal low power RC has a typical frequency of 40 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural crystal deviation. The RTC features a 32-bit programmable counter for long term measurement using the Compare register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 kHz. ### 2.3.15 Independent watchdog The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode. ### 2.3.16 Window watchdog The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. ### 2.3.17 SysTick timer This timer is dedicated for OS, but could also be used as a standard down counter. It features: - A 24-bit down counter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0. - Programmable clock source #### 2.3.18 General-purpose timers (TIMx) There areup to two synchronizable general-purpose timers embedded in the STM32F101xx Low-density access line devices. These timers are based on a 16-bit auto-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture, Table 4. Low-density STM32F101xx pin definitions (continued) | F | Pins | | | | | | Alternate funct | ions <sup>(3)(4)</sup> | |--------|--------|----------|-------------|---------------------|----------------------------|--------------------------------------------------|------------------------|---------------------------------------| | LQFP48 | LQFP64 | VFQFPN36 | Pin name | Type <sup>(1)</sup> | I / O level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | 37 | 49 | 28 | PA14 | I/O | FT | JTCK/SWCL<br>K | - | PA14 | | 38 | 50 | 29 | PA15 | I/O | FT | JTDI | - | TIM2_CH1_ETR/<br>PA15 / SPI_NSS | | - | 51 | - | PC10 | I/O | FT | PC10 | - | - | | - | 52 | - | PC11 | I/O | FT | PC11 | - | - | | - | 53 | 1 | PC12 | I/O | FT | PC12 | - | - | | 5 | 5 | 2 | PD0 | I/O | FT | OSC_IN <sup>(8)</sup> | - | - | | 6 | 6 | 3 | PD1 | I/O | FT | OSC_OUT <sup>(8)</sup> | - | - | | - | 54 | - | PD2 | I/O | FT | PD2 | TIM3_ETR | - | | 39 | 55 | 30 | PB3 | I/O | FT | JTDO | - | TIM2_CH2 / PB3<br>TRACESWO<br>SPI_SCK | | 40 | 56 | 31 | PB4 | I/O | FT | NJTRST | - | TIM3_CH1 / PB4<br>SPI_MISO | | 41 | 57 | 32 | PB5 | I/O | ı | PB5 | I2C_SMBA | TIM3_CH2 /<br>SPI_MOSI | | 42 | 58 | 33 | PB6 | I/O | FT | PB6 | I2C_SCL <sup>(7)</sup> | USART1_TX | | 43 | 59 | 34 | PB7 | I/O | FT | PB7 | I2C_SDA <sup>(7)</sup> | USART1_RX | | 44 | 60 | 35 | воото | I | - | воото | ·- | - | | 45 | 61 | - | PB8 | I/O | FT | PB8 | - | I2C_SCL | | 46 | 62 | - | PB9 | I/O | FT | PB9 | - | I2C_SDA | | 47 | 63 | 36 | $V_{SS\_3}$ | S | - | $V_{SS\_3}$ | - | - | | 48 | 64 | 1 | $V_{DD_3}$ | S | - | $V_{DD\_3}$ | - | - | <sup>1.</sup> I = input, O = output, S = supply. <sup>5.</sup> PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: the speed should not exceed 2 MHz with a maximum load of 30 pF and these IOs must not be used as a current source (e.g. to drive an LED). <sup>2.</sup> FT= 5 V tolerant. Function availability depends on the chosen device. For devices having reduced peripheral counts, it is always the lower number of peripherals that is included. For example, if a device has only one SPI, two USARTs and two timers, they will be called SPI, USART1 & USART2 and TIM2 & TIM 3, respectively. Refer to Table 2 on page 11. <sup>4.</sup> If several peripherals share the same I/O pin, to avoid conflict between these alternate functions only one peripheral should be enabled at a time through the peripheral clock enable bit (in the corresponding RCC peripheral clock enable register). # 4 Memory mapping The memory map is shown in Figure 7. Figure 7. Memory map ### 5 Electrical characteristics #### 5.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 5.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean±3o). #### 5.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = 3.3 V (for the 2 V $\leq$ V $_{DD}$ $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean±2 $\sigma$ ). ### 5.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ### 5.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 8. #### 5.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 9. 5/ Table 10. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | |--------------------------------------|-----------------------------------------------|-----------------------------|--------------------|------|------|------|--|--|--| | | | PLS[2:0]=000 (rising edge) | 2.1 | 2.18 | 2.26 | | | | | | | | PLS[2:0]=000 (falling edge) | 2 | 2.08 | 2.16 | | | | | | | | PLS[2:0]=001 (rising edge) | 2.19 | 2.28 | 2.37 | | | | | | | | PLS[2:0]=001 (falling edge) | 2.09 | 2.18 | 2.27 | | | | | | | | PLS[2:0]=010 (rising edge) | 2.28 | 2.38 | 2.48 | | | | | | | | PLS[2:0]=010 (falling edge) | 2.18 | 2.28 | 2.38 | | | | | | | | PLS[2:0]=011 (rising edge) | 2.38 | 2.48 | 2.58 | | | | | | V | Programmable voltage detector level selection | PLS[2:0]=011 (falling edge) | 2.28 | 2.38 | 2.48 | V | | | | | $V_{PVD}$ | | PLS[2:0]=100 (rising edge) | 2.47 | 2.58 | 2.69 | V | | | | | | | PLS[2:0]=100 (falling edge) | 2.37 | 2.48 | 2.59 | | | | | | | | PLS[2:0]=101 (rising edge) | 2.57 | 2.68 | 2.79 | | | | | | | | PLS[2:0]=101 (falling edge) | 2.47 | 2.58 | 2.69 | | | | | | | | PLS[2:0]=110 (rising edge) | 2.66 | 2.78 | 2.9 | | | | | | | | PLS[2:0]=110 (falling edge) | 2.56 | 2.68 | 2.8 | | | | | | | | PLS[2:0]=111 (rising edge) | 2.76 | 2.88 | 3 | | | | | | | | PLS[2:0]=111 (falling edge) | 2.66 | 2.78 | 2.9 | 1 | | | | | V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis | - | - | 100 | - | mV | | | | | V <sub>POR/PDR</sub> | Power on/power down | Falling edge | 1.8 <sup>(1)</sup> | 1.88 | 1.96 | V | | | | | * POR/PDR | reset threshold | Rising edge | 1.84 | 1.92 | 2.0 | v | | | | | V <sub>PDRhyst</sub> <sup>(2)</sup> | PDR hysteresis | - | - | 40 | - | mV | | | | | t <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization | - | 1.5 | 2.5 | 4.5 | ms | | | | <sup>1.</sup> The product behavior is guaranteed by design down to the minimum $V_{\mbox{\scriptsize POR}/\mbox{\scriptsize PDR}}$ value. <sup>2.</sup> Guaranteed by design, not tested in production. Figure 14. Typical current consumption on $V_{BAT}$ with RTC on versus temperature at different $V_{BAT}$ values Figure 15. Typical current consumption in Stop mode with regulator in Run mode versus temperature at $V_{\rm DD}$ = 3.3 V and 3.6 V Figure 16. Typical current consumption in Stop mode with regulator in Low-power mode versus temperature at $V_{DD}$ = 3.3 V and 3.6 V Figure 17. Typical current consumption in Standby mode versus temperature at $V_{DD}$ = 3.3 V and 3.6 V Figure 18. High-speed external clock source AC timing diagram Figure 19. Low-speed external clock source AC timing diagram #### High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 16 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 21*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Table 22. LSE oscillator characteristics $(f_{LSE} = 32.768 \text{ kHz})^{(1)}$ (2) | | | | | | | | |-------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | | | | | | | | | | Symbol | Parameter | Conditions | - | Min | Тур | Max | Unit | |-------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------|-----|-----|-----|------| | R <sub>F</sub> | Feedback resistor | - | - | - | 5 | - | МΩ | | С | Recommended load capacitance versus equivalent serial resistance of the crystal (R <sub>S</sub> ) | R <sub>S</sub> = 30 KΩ | - | - | - | 15 | pF | | l <sub>2</sub> | LSE driving current | $V_{DD} = 3.3 \text{ V}$<br>$V_{IN} = V_{SS}$ | - | - | - | 1.4 | μΑ | | g <sub>m</sub> | Oscillator transconductance | - | - | 5 | - | - | μΑ/V | | | | | T <sub>A</sub> = 50 °C | - | 1.5 | - | | | | Startup time | V <sub>DD</sub> is<br>stabilized | T <sub>A</sub> = 25 °C | - | 2.5 | - | | | | | | T <sub>A</sub> = 10 °C | - | 4 | - | | | <b>.</b> (3) | | | T <sub>A</sub> = 0 °C | - | 6 | - | | | t <sub>SU(LSE)</sub> <sup>(3)</sup> | | | T <sub>A</sub> = -10 °C | - | 10 | - | S | | | | | T <sub>A</sub> = -20 °C | - | 17 | - | | | | | | T <sub>A</sub> = -30 °C | - | 32 | - | | | | | | T <sub>A</sub> = -40 °C | - | 60 | - | | <sup>1.</sup> Based on characterization, not tested in production. Note: For CL1 and CL2 it is recommended to use high-quality ceramic capacitors in the 5 pF to 15 pF range selected to match the requirements of the crystal or resonator. CL1 and CL2, are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of CL1 and CL2. Load capacitance CL has the following formula: $CL = CL1 \times CL2 / (CL1 + CL2) + C_{stray}$ where $C_{stray}$ is the pin capacitance and board or trace PCB-related capacitance. Typically, it is between 2 pF and 7 pF. Caution: To avoid exceeding the maximum value of CL1 and CL2 (15 pF) it is strongly recommended to use a resonator with a load capacitance CL $\leq$ 7 pF. Never use a resonator with a load capacitance of 12.5 pF. **Example:** if resonator with a load capacitance of CL = 6 pF, and $C_{stray}$ = 2 pF is chosen, then CL1 = CL2 = 8 pF. <sup>2.</sup> Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers" t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of spec current injection on adjacent pins or other functional failure (for example reset, oscillator frequency deviation). The test results are given in *Table 32* Table 32. I/O current injection susceptibility | | | Functional s | | | |------------------|------------------------------------------------------------|--------------------|--------------------|------| | Symbol | Description | Negative injection | Positive injection | Unit | | | Injected current on OSC_IN32,<br>OSC_OUT32, PA4, PA5, PC13 | -0 | +0 | | | I <sub>INJ</sub> | Injected current on all FT pins | -5 | +0 | mA | | | Injected current on any other pin | -5 | +5 | | All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 22* and *Figure 23* for standard I/Os, and in *Figure 24* and *Figure 25* for 5 V tolerant I/Os. Figure 22. Standard I/O input characteristics - CMOS port #### Figure 26. I/O AC characteristics definition ## 5.3.14 NRST pin characteristics 58/87 The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 33*). Unless otherwise specified, the parameters given in *Table 36* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 8*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------|-------------------|------|-----|----------------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage | - | -0.5 | - | 0.8 | V | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage | - | 2 | - | V <sub>DD</sub> +0.5 | V | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST Input filtered pulse | - | - | - | 100 | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse | - | 300 | - | - | ns | Table 36. NRST pin characteristics DocID15058 Rev 6 <sup>1.</sup> Guaranteed by design, not tested in production. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). Figure 27. Recommended NRST pin protection - 1. The reset network protects the device against parasitic resets. - The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 36. Otherwise the reset will not be taken into account by the device. ### **Device Marking for LQFP64** The following figure gives an example of topside marking orientation versus pin 1 identifier location. Figure 40. LQFP64 marking example (package top view) <sup>1.</sup> Parts marked as "ES","E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. # 6.4 LQFP48 package information Figure 41. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline 1. Drawing is not to scale. Figure 42. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package recommended footprint 1. Dimensions are expressed in millimeters. # 7 Ordering information scheme Table 50. Ordering information scheme xxx = programmed parts TR = tape and real For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact the nearest ST sales office. For STM32F101x6 devices with a blank internal code, please refer to the STM32F103x6/8/B datasheet available from the ST website: www.st.com. # 8 Revision history **Table 51. Document revision history** | Date | Revision | Changes | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23-Sep-2008 | 1 | Initial release. | | 07-Apr-2009 | 2 | I/O information clarified <i>on page 1. Figure 7: Memory map</i> modified. In <i>Table 4: Low-density STM32F101xx pin definitions</i> : PB4, PB13, PB14, PB15, PB3/TRACESWO moved from Default column to Remap column. V <sub>REF-</sub> is not available in the offered packages: <i>Figure 1: STM32F101xx Low-density access line block diagram, Figure 10: Power supply scheme</i> and <i>Figure 34: Power supply and reference decoupling</i> updated, <i>Figure 30: Power supply and reference decoupling (VREF+ not connected to VDDA)</i> removed. Note modified in <i>Table 12: Maximum current consumption in Run mode, code with data processing running from Flash</i> and <i>Table 14: Maximum current consumption in Sleep mode, code running from Flash or RAM. Figure 15, Figure 16</i> and <i>Figure 17</i> show typical curves. ACC <sub>HSI</sub> max values modified in <i>Table 23: HSI oscillator characteristics</i> . Small text changes. | | 24-Sep-2009 | 3 | Note 5 updated and Note 4 added in Table 4: Low-density STM32F101xx pin definitions. V <sub>RERINT</sub> and T <sub>Coeff</sub> added to Table 11: Embedded internal reference voltage. Typical I <sub>DD_VBAT</sub> value added in Table 15: Typical and maximum current consumptions in Stop and Standby modes. Figure 14: Typical current consumption on VBAT with RTC on versus temperature at different VBAT values added. f <sub>HSE_ext</sub> min modified in Table 19: High-speed external user clock characteristics. C <sub>L1</sub> and C <sub>L2</sub> replaced by C in Table 21: HSE 4-16 MHz oscillator characteristics and Table 22: LSE oscillator characteristics (fLSE = 32.768 kHz), notes modified and moved below the tables. Note 1 modified below Figure 20: Typical application with an 8 MHz crystal. Table 23: HSI oscillator characteristics modified. Conditions removed from Table 25: Low-power mode wakeup timings. Figure 27: Recommended NRST pin protection modified. IEC 1000 standard updated to IEC 61000 and SAE J1752/3 updated to IEC 61967-2 in Section 5.3.10: EMC characteristics on page 49. Jitter added to Table 26: PLL characteristics. C <sub>ADC</sub> and R <sub>AIN</sub> parameters modified in Table 41: ADC characteristics. R <sub>AIN</sub> max values modified in Table 42: RAIN max for fADC = 14 MHz. Small text changes. | | Added VFQFPN48 package. Updated note 2 below Table 38: I2C characteristics 20-May-2010 4 Updated Figure 28: I2C bus AC waveforms and measurement circular Updated Figure 27: Recommended NRST pin protection Updated Section 5.3.12: I/O current injection characteristics | | |