Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 36MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | DMA, PDR, POR, PVD, PWM, Temp Sensor, WDT | | Number of I/O | 51 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 6K x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 16x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f101r6t6atr | | 4 | Memo | ory map | pping | 27 | |---|-------|----------|--------------------------------------------------------|----| | 5 | Elect | rical ch | aracteristics | 28 | | | 5.1 | Parame | eter conditions | 28 | | | | 5.1.1 | Minimum and maximum values | 28 | | | | 5.1.2 | Typical values | 28 | | | | 5.1.3 | Typical curves | 28 | | | | 5.1.4 | Loading capacitor | 28 | | | | 5.1.5 | Pin input voltage | 28 | | | | 5.1.6 | Power supply scheme | 29 | | | | 5.1.7 | Current consumption measurement | 30 | | | 5.2 | Absolut | te maximum ratings | 30 | | | 5.3 | Operati | ing conditions | 31 | | | | 5.3.1 | General operating conditions | 31 | | | | 5.3.2 | Operating conditions at power-up / power-down | 32 | | | | 5.3.3 | Embedded reset and power control block characteristics | 32 | | | | 5.3.4 | Embedded reference voltage | 34 | | | | 5.3.5 | Supply current characteristics | 34 | | | | 5.3.6 | External clock source characteristics | 42 | | | | 5.3.7 | Internal clock source characteristics | 47 | | | | 5.3.8 | PLL characteristics | 48 | | | | 5.3.9 | Memory characteristics | 49 | | | | 5.3.10 | EMC characteristics | 49 | | | | 5.3.11 | Absolute maximum ratings (electrical sensitivity) | 51 | | | | 5.3.12 | I/O current injection characteristics | 51 | | | | 5.3.13 | I/O port characteristics | 53 | | | | 5.3.14 | NRST pin characteristics | 58 | | | | 5.3.15 | TIM timer characteristics | 60 | | | | 5.3.16 | Communications interfaces | 60 | | | | 5.3.17 | 12-bit ADC characteristics | 66 | | | | 5.3.18 | Temperature sensor characteristics | 70 | | 6 | Packa | age cha | racteristics | 71 | | | 6.1 | Packag | je mechanical data | 71 | | | 6.2 | VFQFP | N36 package information | 71 | | | 6.3 | | 4 package information | | # **List of Tables** | Table 1. | Device summary | | |------------------------|---------------------------------------------------------------------------|----| | Table 2. | Low-density STM32F101xx device features and peripheral counts | | | Table 3. | STM32F101xx family | 14 | | Table 4. | Low-density STM32F101xx pin definitions | 23 | | Table 5. | Voltage characteristics | 30 | | Table 6. | Current characteristics | 31 | | Table 7. | Thermal characteristics | 31 | | Table 8. | General operating conditions | 31 | | Table 9. | Operating conditions at power-up / power-down | | | Table 10. | Embedded reset and power control block characteristics. | | | Table 11. | Embedded internal reference voltage | | | Table 12. | Maximum current consumption in Run mode, code with data processing | | | Table 12. | running from Flash | 35 | | Table 13. | Maximum current consumption in Run mode, code with data processing | 00 | | Table 15. | running from RAM | 35 | | Table 14 | Maximum current consumption in Sleep mode, code running from Flash | აა | | Table 14. | | 27 | | T-1-1- 45 | or RAM | | | Table 15. | Typical and maximum current consumptions in Stop and Standby modes | 37 | | Table 16. | Typical current consumption in Run mode, code with data processing | | | | running from Flash | | | Table 17. | Typical current consumption in Sleep mode, code running from Flash or RAM | | | Table 18. | Peripheral current consumption | | | Table 19. | High-speed external user clock characteristics | | | Table 20. | Low-speed external user clock characteristics | 43 | | Table 21. | HSE 4-16 MHz oscillator characteristics | 45 | | Table 22. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | 46 | | Table 23. | HSI oscillator characteristics | 47 | | Table 24. | LSI oscillator characteristics | 48 | | Table 25. | Low-power mode wakeup timings | 48 | | Table 26. | PLL characteristics | | | Table 27. | Flash memory characteristics | | | Table 28. | EMS characteristics | | | Table 29. | EMI characteristics | | | Table 30. | ESD absolute maximum ratings | | | Table 31. | Electrical sensitivities | | | Table 32. | I/O current injection susceptibility | | | Table 33. | I/O static characteristics | | | Table 34. | Output voltage characteristics | | | Table 3 <del>1</del> . | I/O AC characteristics | | | Table 35. | NRST pin characteristics | | | Table 30. | TIMx characteristics | | | | | | | Table 38. | I <sup>2</sup> C characteristics | 01 | | Table 39. | SCL frequency (f <sub>PCLK1</sub> = MHz, V <sub>DD_I2C</sub> = 3.3 V) | 62 | | Table 40. | SPI characteristics | | | Table 41. | ADC characteristics | | | Table 42. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 14 MHz | | | Table 43. | ADC accuracy - limited test conditions | | | Table 44. | ADC accuracy | 68 | # STM32F101x4, STM32F101x6 | Table 45. | TS characteristics | 70 | |-----------|----------------------------------------------------------------------|----| | Table 46. | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch | | | | quad flat package mechanical data | 72 | | Table 47. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat | | | | package mechanical data | 75 | | Table 48. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package | | | | mechanical data | 79 | | Table 49. | Package thermal characteristics | 82 | | Table 50. | Ordering information scheme | 84 | | Table 51. | Document revision history | 85 | # 2.1 Device overview Figure 1 shows the general block diagram of the device family. Table 2. Low-density STM32F101xx device features and peripheral counts | Peripheral | | STM32F101Tx STM32F101Cx | | STM32F101Rx | | | | | |------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------------------|-------|------------------|----|--| | Flash - K | Flash - Kbytes | | 32 | 16 | 32 | 16 | 32 | | | SRAM - K | (bytes | 4 | 6 | 4 | 6 | 4 | 6 | | | Timers | General-purpose | 2 | 2 | 2 | 2 | 2 | 2 | | | | SPI | 1 | 1 | 1 | 1 | 1 | 1 | | | E O | I <sup>2</sup> C | 1 | 1 | 1 | 1 | 1 | 1 | | | Communication | USART | 2 | 2 | 2 | 2 | 2 | 2 | | | _ | nchronized ADC<br>of channels | 1<br>10 channels | | 1<br>10 channels | | 1<br>16 channels | | | | GPIOs | GPIOs | | 6 | 3 | 7 | 51 | | | | CPU frequency | | | | 36 N | ИHz | | | | | Operating voltage | | | | 2.0 to | 3.6 V | | | | | Operating temperatures | | Ambient temperature: -40 to +85 °C (see <i>Table 8</i> ) Junction temperature: -40 to +105 °C (see <i>Table 8</i> ) | | | | | | | | Packages | 5 | VFQF | PN36 | LQF | P48 | LQFP64 | | | # 2.2 Full compatibility throughout the family The STM32F101xx is a complete family whose members are fully pin-to-pin, software and feature compatible. In the reference manual, the STM32F101x4 and STM32F101x6 are referred to as low-density devices, the STM32F101x8 and STM32F101xB are referred to as medium-density devices, and the STM32F101xC, STM32F101xD and STM32F101xE are referred to as high-density devices. Low- and high-density devices are an extension of the STM32F101x8/B devices, they are specified in the STM32F101x4/6 and STM32F101xC/D/E datasheets, respectively. Low-density devices feature lower Flash memory and RAM capacities and a timer less. High-density devices have higher Flash memory and RAM capacities, and additional peripherals like FSMC and DAC, while remaining fully compatible with the other members of the STM32F101xx family. The STM32F101x4, STM32F101x6, STM32F101xC, STM32F101xD and STM32F101xE are a drop-in replacement for the STM32F101x8/B medium-density devices, allowing the user to try different memory densities and providing a greater degree of freedom during the development cycle. Moreover, the STM32F101xx performance line family is fully compatible with all existing STM32F101xx access line and STM32F102xx USB access line devices. | | | Memory size | | | | | | | | | |--------|-------------------------------------------|-------------|-----------------------------|--------------|----------------------------|-----------------|-----------------------|--|--|--| | | Low-densi | ty devices | Medium-der | sity devices | High-density devices | | | | | | | Pinout | 16 KB 32 KB<br>Flash Flash <sup>(1)</sup> | | 64 KB 128 KB<br>Flash Flash | | 256 KB<br>Flash | 384 KB<br>Flash | 512 KB<br>Flash | | | | | | 4 KB RAM | 6 KB RAM | 10 KB RAM | 16 KB RAM | 32 KB<br>RAM | 48 KB<br>RAM | 48 KB<br>RAM | | | | | 144 | - | - | - | - | 5 × USARTs | | | | | | | 100 | - | - | 2 CDIa 2 120a | | | | ers, 2 × basic timers | | | | | 64 | 2 × USARTs | | - 3 ^ USANIS | | 2 × DACs, FSMC (100 and 14 | | , | | | | | 48 | 2 × 16-bit tir<br>1 × SPI, 1 × | | | | - | - | - | | | | | 36 | 1 × ADC | , I " YDO | | | - | - | - | | | | Table 3. STM32F101xx family 14/87 DocID15058 Rev 6 For orderable part numbers that do not show the A internal code after the temperature range code (6), the reference datasheet for electrical characteristics is that of the STM32F101x8/B medium-density devices. ## 2.3.6 External interrupt/event controller (EXTI) The external interrupt/event controller consists of 19 edge detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 80 GPIOs can be connected to the 16 external interrupt lines. ## 2.3.7 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-16 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator). Several prescalers allow the configuration of the AHB frequency, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the AHB and the APB domains is 36 MHz. See *Figure 2* for details on the clock tree. #### 2.3.8 Boot modes At startup, boot pins are used to select one of three boot options: - Boot from User Flash - Boot from System Memory - Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1. For further details please refer to AN2606. #### 2.3.9 Power supply schemes - V<sub>DD</sub> = 2.0 to 3.6 V: External power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins. - V<sub>SSA</sub>, V<sub>DDA</sub> = 2.0 to 3.6 V: External analog power supplies for ADC, Reset blocks, RCs and PLL (minimum voltage to be applied to V<sub>DDA</sub> is 2.4 V when the ADC is used). V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively. - $V_{BAT}$ = 1.8 to 3.6 V: Power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when $V_{DD}$ is not present. For more details on how to connect power pins, refer to Figure 10: Power supply scheme. ### 2.3.10 Power supply supervisor The device has an integrated power on reset (POR)/power down reset (PDR) circuitry. It is always active, and ensures proper operation starting from/down to 2 V. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ , without the need for an external reset circuit. The device features an embedded programmable voltage detector (PVD) that monitors the $V_{DD}/V_{DDA}$ power supply and compares it to the $V_{PVD}$ threshold. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is 16/87 DocID15058 Rev 6 Table 4. Low-density STM32F101xx pin definitions (continued) | F | Pins | | | | | | Alternate funct | ions <sup>(3)(4)</sup> | |--------|--------|----------|-------------|---------------------|----------------------------|--------------------------------------------------|------------------------|---------------------------------------| | LQFP48 | LQFP64 | VFQFPN36 | Pin name | Type <sup>(1)</sup> | I / O level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | 37 | 49 | 28 | PA14 | I/O | FT | JTCK/SWCL<br>K | - | PA14 | | 38 | 50 | 29 | PA15 | I/O | FT | JTDI | - | TIM2_CH1_ETR/<br>PA15 / SPI_NSS | | - | 51 | - | PC10 | I/O | FT | PC10 | - | - | | - | 52 | - | PC11 | I/O | FT | PC11 | - | - | | - | 53 | 1 | PC12 | I/O | FT | PC12 | - | - | | 5 | 5 | 2 | PD0 | I/O | FT | OSC_IN <sup>(8)</sup> | - | - | | 6 | 6 | 3 | PD1 | I/O | FT | OSC_OUT <sup>(8)</sup> | - | - | | - | 54 | - | PD2 | I/O | FT | PD2 | TIM3_ETR | - | | 39 | 55 | 30 | PB3 | I/O | FT | JTDO | - | TIM2_CH2 / PB3<br>TRACESWO<br>SPI_SCK | | 40 | 56 | 31 | PB4 | I/O | FT | NJTRST | - | TIM3_CH1 / PB4<br>SPI_MISO | | 41 | 57 | 32 | PB5 | I/O | ı | PB5 | I2C_SMBA | TIM3_CH2 /<br>SPI_MOSI | | 42 | 58 | 33 | PB6 | I/O | FT | PB6 | I2C_SCL <sup>(7)</sup> | USART1_TX | | 43 | 59 | 34 | PB7 | I/O | FT | PB7 | I2C_SDA <sup>(7)</sup> | USART1_RX | | 44 | 60 | 35 | воото | I | - | воото | ·- | - | | 45 | 61 | - | PB8 | I/O | FT | PB8 | - | I2C_SCL | | 46 | 62 | - | PB9 | I/O | FT | PB9 | - | I2C_SDA | | 47 | 63 | 36 | $V_{SS\_3}$ | S | - | $V_{SS\_3}$ | - | - | | 48 | 64 | 1 | $V_{DD_3}$ | S | - | $V_{DD\_3}$ | - | - | <sup>1.</sup> I = input, O = output, S = supply. <sup>5.</sup> PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: the speed should not exceed 2 MHz with a maximum load of 30 pF and these IOs must not be used as a current source (e.g. to drive an LED). <sup>2.</sup> FT= 5 V tolerant. Function availability depends on the chosen device. For devices having reduced peripheral counts, it is always the lower number of peripherals that is included. For example, if a device has only one SPI, two USARTs and two timers, they will be called SPI, USART1 & USART2 and TIM2 & TIM 3, respectively. Refer to Table 2 on page 11. <sup>4.</sup> If several peripherals share the same I/O pin, to avoid conflict between these alternate functions only one peripheral should be enabled at a time through the peripheral clock enable bit (in the corresponding RCC peripheral clock enable register). # 4 Memory mapping The memory map is shown in Figure 7. Figure 7. Memory map ## 5 Electrical characteristics #### 5.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 5.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean±3o). #### 5.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = 3.3 V (for the 2 V $\leq$ V $_{DD}$ $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean±2 $\sigma$ ). ### 5.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. ### 5.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 8. #### 5.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 9. 5/ Table 10. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-----------------------------------------------|-----------------------------|--------------------|------|------|------| | | | PLS[2:0]=000 (rising edge) | 2.1 | 2.18 | 2.26 | | | | | PLS[2:0]=000 (falling edge) | 2 | 2.08 | 2.16 | | | | | PLS[2:0]=001 (rising edge) | 2.19 | 2.28 | 2.37 | | | | | PLS[2:0]=001 (falling edge) | 2.09 | 2.18 | 2.27 | | | | | PLS[2:0]=010 (rising edge) | 2.28 | 2.38 | 2.48 | | | | | PLS[2:0]=010 (falling edge) | 2.18 | 2.28 | 2.38 | | | | | PLS[2:0]=011 (rising edge) | 2.38 | 2.48 | 2.58 | | | V | Programmable voltage detector level selection | PLS[2:0]=011 (falling edge) | 2.28 | 2.38 | 2.48 | V | | $V_{PVD}$ | | PLS[2:0]=100 (rising edge) | 2.47 | 2.58 | 2.69 | V | | | | PLS[2:0]=100 (falling edge) | 2.37 | 2.48 | 2.59 | | | | | PLS[2:0]=101 (rising edge) | 2.57 | 2.68 | 2.79 | | | | | PLS[2:0]=101 (falling edge) | 2.47 | 2.58 | 2.69 | | | | | PLS[2:0]=110 (rising edge) | 2.66 | 2.78 | 2.9 | | | | | PLS[2:0]=110 (falling edge) | 2.56 | 2.68 | 2.8 | | | | | PLS[2:0]=111 (rising edge) | 2.76 | 2.88 | 3 | | | | | PLS[2:0]=111 (falling edge) | 2.66 | 2.78 | 2.9 | | | V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis | - | - | 100 | - | mV | | V <sub>POR/PDR</sub> | Power on/power down | Falling edge | 1.8 <sup>(1)</sup> | 1.88 | 1.96 | V | | * POR/PDR | reset threshold | Rising edge | 1.84 | 1.92 | 2.0 | v | | V <sub>PDRhyst</sub> <sup>(2)</sup> | PDR hysteresis | - | - | 40 | - | mV | | t <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization | - | 1.5 | 2.5 | 4.5 | ms | <sup>1.</sup> The product behavior is guaranteed by design down to the minimum $V_{\mbox{\scriptsize POR}/\mbox{\scriptsize PDR}}$ value. <sup>2.</sup> Guaranteed by design, not tested in production. Figure 16. Typical current consumption in Stop mode with regulator in Low-power mode versus temperature at $V_{DD}$ = 3.3 V and 3.6 V Figure 17. Typical current consumption in Standby mode versus temperature at $V_{DD}$ = 3.3 V and 3.6 V time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Table 22. LSE oscillator characteristics $(f_{LSE} = 32.768 \text{ kHz})^{(1)}$ (2) | | | | | | |-------------------------------------------------------------------------------------|--|--|--|--|--| | | | | | | | | Symbol | Parameter | Conditions | - | Min | Тур | Max | Unit | |-------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------|-----|-----|-----|------| | R <sub>F</sub> | Feedback resistor | - | - | - | 5 | - | МΩ | | С | Recommended load capacitance versus equivalent serial resistance of the crystal (R <sub>S</sub> ) | R <sub>S</sub> = 30 KΩ | - | - | - | 15 | pF | | l <sub>2</sub> | LSE driving current | $V_{DD} = 3.3 \text{ V}$<br>$V_{IN} = V_{SS}$ | - | - | - | 1.4 | μΑ | | 9 <sub>m</sub> | Oscillator transconductance | - | - | 5 | - | - | μΑ/V | | | | V <sub>DD</sub> is<br>stabilized | T <sub>A</sub> = 50 °C | - | 1.5 | - | | | | | | T <sub>A</sub> = 25 °C | - | 2.5 | - | | | | | | T <sub>A</sub> = 10 °C | - | 4 | - | | | <b>4</b> . (3) | Startup time | | T <sub>A</sub> = 0 °C | - | 6 | - | | | <sup>†</sup> SU(LSE) <sup>(3)</sup> | Startup time | | T <sub>A</sub> = -10 °C | - | 10 | - | S | | | | | T <sub>A</sub> = -20 °C | - | 17 | - | | | | | | T <sub>A</sub> = -30 °C | - | 32 | - | | | | | | T <sub>A</sub> = -40 °C | - | 60 | - | | <sup>1.</sup> Based on characterization, not tested in production. Note: For CL1 and CL2 it is recommended to use high-quality ceramic capacitors in the 5 pF to 15 pF range selected to match the requirements of the crystal or resonator. CL1 and CL2, are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of CL1 and CL2. Load capacitance CL has the following formula: $CL = CL1 \times CL2 / (CL1 + CL2) + C_{stray}$ where $C_{stray}$ is the pin capacitance and board or trace PCB-related capacitance. Typically, it is between 2 pF and 7 pF. Caution: To avoid exceeding the maximum value of CL1 and CL2 (15 pF) it is strongly recommended to use a resonator with a load capacitance CL $\leq$ 7 pF. Never use a resonator with a load capacitance of 12.5 pF. **Example:** if resonator with a load capacitance of CL = 6 pF, and $C_{stray}$ = 2 pF is chosen, then CL1 = CL2 = 8 pF. <sup>2.</sup> Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers" t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer | Symbol | Parameter | | Unit | | | |-------------------|-----------------------|--------------------|------|--------------------|--------| | Symbol | Faranietei | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | o i ii | | t <sub>LOCK</sub> | PLL lock time | - | i | 200 | μs | | Jitter | Cycle-to-cycle jitter | - | - | 300 | ps | Table 26. PLL characteristics (continued) #### 5.3.9 Memory characteristics #### Flash memory The characteristics are given at $T_A = -40$ to 85 °C unless otherwise specified. Min<sup>(1)</sup> Max<sup>(1)</sup> Unit **Symbol Parameter Conditions** Тур 16-bit programming time $T_{\Delta} = -40 \text{ to } +85 \text{ }^{\circ}\text{C}$ 40 52.5 70 μs tprog Page (1 KB) erase time $T_A = -40 \text{ to } +85 \text{ }^{\circ}\text{C}$ 20 40 ms t<sub>ERASE</sub> $T_A = -40 \text{ to } +85 \,^{\circ}\text{C}$ Mass erase time 20 40 ms $t_{ME}$ Read mode $f_{HCLK}$ = 36 MHz with 1 wait 20 mΑ state, $V_{DD}$ = 3.3 V Supply current Write / Erase modes $I_{DD}$ 5 mΑ $f_{HCLK}$ = 36 MHz, $V_{DD}$ = 3.3 V Power-down mode / Halt, 50 μΑ $V_{DD} = 3.0 \text{ to } 3.6 \text{ V}$ 2 ٧ Programming voltage 3.6 $V_{proq}$ Table 27. Flash memory characteristics #### 5.3.10 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. #### Functional EMS (Electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - **Electrostatic discharge (ESD)** (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. <sup>1.</sup> Based on device characterization, not tested in production. Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by f<sub>PLL OUT</sub>. <sup>1.</sup> Guaranteed by design, not tested in production. The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of spec current injection on adjacent pins or other functional failure (for example reset, oscillator frequency deviation). The test results are given in *Table 32* Table 32. I/O current injection susceptibility | | | Functional s | | | |------------------|------------------------------------------------------------|--------------------|--------------------|------| | Symbol | Description | Negative injection | Positive injection | Unit | | | Injected current on OSC_IN32,<br>OSC_OUT32, PA4, PA5, PC13 | -0 | +0 | | | I <sub>INJ</sub> | Injected current on all FT pins | -5 | +0 | mA | | | Injected current on any other pin | -5 | +5 | | #### Figure 26. I/O AC characteristics definition ## 5.3.14 NRST pin characteristics 58/87 The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 33*). Unless otherwise specified, the parameters given in *Table 36* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 8*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------|-------------------|------|-----|----------------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage | - | -0.5 | - | 0.8 | V | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage | - | 2 | - | V <sub>DD</sub> +0.5 | V | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST Input filtered pulse | - | - | - | 100 | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse | - | 300 | - | - | ns | Table 36. NRST pin characteristics DocID15058 Rev 6 <sup>1.</sup> Guaranteed by design, not tested in production. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). #### 5.3.15 TIM timer characteristics The parameters given in *Table 37* are guaranteed by design. Refer to Section 5.3.12: I/O current injection characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|-------------------------------------------------------------|-------------------------------|--------|-------------------------|----------------------| | t <sub>res(TIM)</sub> | Timer resolution time | - | 1 | - | t <sub>TIMxCLK</sub> | | | | f <sub>TIMxCLK</sub> = 36 MHz | 27.8 | - | ns | | f <sub>EXT</sub> | Timer external clock frequency on CH1 to CH4 | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | | | f <sub>TIMxCLK</sub> = 36 MHz | 0 | 18 | MHz | | Res <sub>TIM</sub> | Timer resolution | - | - | 16 | bit | | tCOUNTER | 16-bit counter clock period when internal clock is selected | - | 1 | 65536 | t <sub>TIMxCLK</sub> | | | | f <sub>TIMxCLK</sub> = 36 MHz | 0.0278 | 1820 | μs | | t <sub>MAX_COUNT</sub> | Maximum possible count | - | - | 65536 × 65536 | t <sub>TIMxCLK</sub> | | | | f <sub>TIMxCLK</sub> = 36 MHz | - | 119.2 | s | Table 37. TIMx<sup>(1)</sup> characteristics #### 5.3.16 Communications interfaces #### I<sup>2</sup>C interface characteristics The STM32F101xx Low-density access line $I^2C$ interface meets the requirements of the standard $I^2C$ communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $V_{DD}$ is disabled, but is still present. The I<sup>2</sup>C characteristics are described in *Table 38*. Refer also to *Section 5.3.12: I/O current injection characteristics* for more details on the input/output alternate function characteristics (SDA and SCL). 60/87 DocID15058 Rev 6 <sup>1.</sup> TIMx is used as a general term to refer to the TIM2, TIM3 and TIM4 timers. millimeters inches<sup>(1)</sup> **Symbol** Min Тур Max Min Тур Max E3 7.500 0.2953 е 0.500 0.0197 Κ 0° 3.5° 7° 0° 3.5° 7° L 0.450 0.600 0.750 0.0177 0.0236 0.0295 L1 1.000 0.0394 0.080 0.0031 CCC Table 47. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data (continued) <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 39. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package recommended footprint 1. Dimensions are expressed in millimeters. **57**/ # 6.4 LQFP48 package information Figure 41. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline 1. Drawing is not to scale. Table 51. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19-Apr-2011 | 5 | Updated footnotes below Table 5: Voltage characteristics on page 30 and Table 6: Current characteristics on page 31 Updated tw min in Table 19: High-speed external user clock characteristics on page 43 Updated startup time in Table 22: LSE oscillator characteristics (fLSE = 32.768 kHz) on page 46 Added Section 5.3.12: I/O current injection characteristics Updated Section 5.3.13: I/O port characteristics | | 25-Sep-2015 | 6 | Updated: All GPIOs are high current' in Section 2.3.22: GPIOs (general-purpose inputs/outputs) first sentence in Output driving current Table 2: Low-density STM32F101xx device features and peripheral counts, Table 4: Low-density STM32F101xx pin definitions, Table 6: Current characteristics Table 8: General operating conditions Table 18: Peripheral current consumption notes in Table 38: I2C characteristics note 2. in Table 44: ADC accuracy title of Table 39: SCL frequency (fPCLK1= MHz, VDD_I2C = 3.3 V) reference for 'V <sub>ESD(CDM)</sub> ' in Table 30: ESD absolute maximum ratings Table 50: Ordering information scheme, Table 49: Package thermal characteristics, Figure 28: I2C bus AC waveforms and measurement circuit(1) Added note 5. in Table 23: HSI oscillator characteristics Figure 37: VFQFPN36 marking example (package top view) Figure 40: LQFP64 marking example (package top view) Figure 43: LQFP48 marking example (package top view) Corrected Corrected 'tf(IO)out' in Figure 26: I/O AC characteristics definition Sigma letter in Section 5.1.1: Minimum and maximum values Removed UFDFPN48 package First sentence in Section 5.3.16: Communications interfaces | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2015 STMicroelectronics - All rights reserved