Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------| | Product Status | Active | | Core Processor | eZ8 | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, LED, POR, PWM, WDT | | Number of I/O | 17 | | Program Memory Size | 4KB (4K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V | | Data Converters | A/D 7x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-VQFN Exposed Pad | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z8f0430qh020eg | | Master Interrupt Enable | 55 | |----------------------------------------------------------|-----| | Interrupt Vectors and Priority | 56 | | Interrupt Assertion | 56 | | Software Interrupt Assertion | 57 | | Interrupt Control Register Definitions | 57 | | Interrupt Request 0 Register | 58 | | Interrupt Request 1 Register | 59 | | Interrupt Request 2 Register | 60 | | IRQ0 Enable High and Low Bit Registers | 60 | | IRQ1 Enable High and Low Bit Registers | 62 | | IRQ2 Enable High and Low Bit Registers | 63 | | Interrupt Edge Select Register | | | Shared Interrupt Select Register | | | Interrupt Control Register | 67 | | Timers | 68 | | Architecture | 68 | | Operation | 69 | | Timer Operating Modes | 69 | | Reading the Timer Count Values | 82 | | Timer Pin Signal Operation | 82 | | Timer Control Register Definitions | 83 | | Timer 0–1 High and Low Byte Registers | 83 | | Timer Reload High and Low Byte Registers | 85 | | Timer 0–1 PWM High and Low Byte Registers | | | Timer 0–1 Control Registers | 87 | | Watchdog Timer | 92 | | Operation | | | Watchdog Timer Refresh | 93 | | Watchdog Timer Time-Out Response | 93 | | Watchdog Timer Reload Unlock Sequence | 94 | | Watchdog Timer Control Register Definitions | 95 | | Watchdog Timer Control Register | 95 | | Watchdog Timer Reload Upper, High and Low Byte Registers | 96 | | Analog-to-Digital Converter | 98 | | Architecture | | | Operation | | | ADC Timing | | | ADC Interrupt | | | Reference Buffer | | | Internal Voltage Reference Generator | 101 | PS025113-1212 Table of Contents # **Low-Power Modes** The Z8 Encore! F0830 Series products contain power saving features. The highest level of power reduction is provided by the STOP Mode. The next level of power reduction is provided by the HALT Mode. Further power savings can be implemented by disabling the individual peripheral blocks while in NORMAL Mode. The user must not enable the pull-up register bits for unused GPIO pins, since these ports are default output to VSS. Unused GPIOs include those missing on 20-pin packages, as well as those missing on the ADC-enabled 28-pin packages. ## STOP Mode Executing the eZ8 CPU's STOP instruction places the device into STOP Mode. In STOP Mode, the operating characteristics are: - Primary crystal oscillator and Internal Precision Oscillator are stopped; XIN and XOUT (if previously enabled) are disabled and PAO/PA1 revert to the states programmed by the GPIO registers - System clock is stopped - eZ8 CPU is stopped - Program counter (PC) stops incrementing - Watchdog Timer's internal RC oscillator continues to operate if enabled by the Oscillator Control Register - If enabled, the Watchdog Timer logic continues to operate - If enabled for operation in STOP Mode by the associated Flash option bit, the Voltage Brown-Out protection circuit continues to operate - All other on-chip peripherals are idle To minimize the current in STOP Mode, all GPIO pins that are configured as digital inputs must be driven to $V_{DD}$ when the pull-up register bit is enabled or to one of power rail ( $V_{DD}$ or GND) when the pull-up register bit is disabled. The device can be brought out of STOP Mode using Stop Mode Recovery. For more information about Stop Mode Recovery, see the Reset and Stop Mode Recovery chapter on page 21 PS025113-1212 Low-Power Modes ### **WDT Reset in Normal Operation** If configured to generate a reset when a time-out occurs, the Watchdog Timer forces the device into the System Reset state. The WDT status bit in the Watchdog Timer Control Register is set to 1. See the <u>Reset and Stop Mode Recovery</u> chapter on page 2fbr more information about system reset operations. #### **WDT Reset in STOP Mode** If configured to generate a reset when a time-out occurs and the device is in STOP Mode, the Watchdog Timer initiates a Stop Mode Recovery. Both the WDT status bit and the STOP bit in the Watchdog Timer Control Register are set to 1 following WDT time-out in STOP Mode. See the Reset and Stop Mode Recovery chapter on page 2fbr more information about Stop Mode Recovery operations. ## Watchdog Timer Reload Unlock Sequence Writing the unlock sequence to the Watchdog Timer (WDTCTL) Control Register address, unlocks the three Watchdog Timer Reload Byte registers (WDTU, WDTH and WDTL) to allow changes to the time-out period. These write operations to the WDTCTL Register address produce no effect on the bits in the WDTCTL Register. The locking mechanism prevents spurious writes to the reload registers. The following sequence is required to unlock the Watchdog Timer Reload Byte registers (WDTU, WDTH and WDTL) for write access: - 1. Write 55H to the Watchdog Timer Control Register (WDTCTL). - 2. Write AAHto the Watchdog Timer Control Register (WDTCTL). - 3. Write the Watchdog Timer Reload Upper Byte Register (WDTU). - 4. Write the Watchdog Timer Reload High Byte Register (WDTH). - 5. Write the Watchdog Timer Reload Low Byte Register (WDTL). All three Watchdog Timer Reload registers must be written in the order listed above. There must be no other register writes between each of these operations. If a register write occurs, the lock state machine resets and no further writes can occur unless the sequence is restarted. The value in the Watchdog Timer Reload registers is loaded into the counter when the Watchdog Timer is first enabled and every time a WDT instruction is executed. PS025113-1212 Operation ## **Sample Settling Time Register** The <u>Sample Settling Time Register</u>, shown in Table 66, is used to program a delay after the <u>SAMPLE/HOLD</u> signal is asserted and before the START signal is asserted; an ADC conversion then begins. The number of clock cycles required for settling will vary from system to system depending on the system clock period used. The system designer should program this register to contain the number of clocks required to meet a $0.5\,\mu s$ minimum settling time. **Table 66. Sample Settling Time (ADCSST)** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|----------|---|---|----|----|----|---|---| | Field | Reserved | | | | SS | ST | | | | RESET | 0 | | | 1 | 1 | 1 | 1 | | | R/W | R R/W | | | | | | | | | Address | | | | F7 | 4H | | | | | Bit | Description | |--------------|----------------------------------------------------------------------------------------| | [7:4] | Reserved These bits are reserved and must be programmed to 0000. | | [3:0]<br>SST | 0h–Fh = Sample settling time in number of system clock periods to meet 0.5 μs minimum. | ## Flash Frequency High and Low Byte Registers The Flash Frequency High and Low Byte registers, shown in Tables 76 and 77, combine to form a 16-bit value, FFREQ, to control timing for Flash program and erase operations. The 16-bit binary Flash frequency value must contain the system clock frequency (in kHz) and is calculated using the following equation: $$FFREQ[15:0] = FFREQH[7:0], FFREQL[7:0]^{\land} = \frac{System\ Clock\ Frequency}{1000}$$ **Caution:** Flash programming and erasure is not supported for system clock frequencies below 10kHz or above 20MHz. The Flash Frequency High and Low Byte registers must be loaded with the correct value to ensure proper operation of the device. Table 76. Flash Frequency High Byte Register (FFREQH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|-----|-----|-----|-----|-----|-----|-----| | Field | | | | FFR | EQH | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Address | | | | FF. | AH | | | | | Bit | Description | |--------|------------------------------------------------| | [7:0] | Flash Frequency High Byte | | FFREQH | High byte of the 16-bit Flash frequency value. | Table 77. Flash Frequency Low Byte Register (FFREQL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|------|---|---|---|---|---|---| | Field | FFREQL | | | | | | | | | RESET | 0 | | | | | | | | | R/W | R/W | | | | | | | | | Address | | FFBH | | | | | | | | Bit | Description | |--------|-----------------------------------------------| | [7:0] | Flash Frequency High Byte | | FFREQL | Low byte of the 16-bit Flash frequency value. |