Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------| | Product Status | Active | | Core Processor | eZ8 | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, LED, POR, PWM, WDT | | Number of I/O | 25 | | Program Memory Size | 4KB (4K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/z8f0431hj020sg | | Voltage Brown-Out Reset | . 24 | |---------------------------------------------------|------| | Watchdog Timer Reset | 25 | | External Reset Input | . 25 | | External Reset Indicator | . 26 | | On-Chip Debugger Initiated Reset | . 26 | | Stop Mode Recovery | . 26 | | Stop Mode Recovery using WDT Time-Out | . 27 | | Stop Mode Recovery using GPIO Port Pin Transition | . 27 | | Stop Mode Recovery Using the External RESET Pin | . 28 | | Debug Pin Driven Low | . 28 | | Reset Register Definitions | . 28 | | Low-Power Modes | 30 | | STOP Mode | | | HALT Mode | | | Peripheral Level Power Control | | | | | | Power Control Register Definitions | | | General Purpose Input/Output | . 33 | | GPIO Port Availability by Device | . 33 | | Architecture | . 34 | | GPIO Alternate Functions | . 34 | | Direct LED Drive | . 35 | | Shared Reset Pin | . 35 | | Crystal Oscillator Override | . 35 | | 5 V Tolerance | . 35 | | External Clock Setup | . 36 | | GPIO Interrupts | . 39 | | GPIO Control Register Definitions | . 39 | | Port A–D Address Registers | 40 | | Port A–D Control Registers | . 41 | | Port A–D Data Direction Subregisters | 41 | | Port A–D Alternate Function Subregisters | . 42 | | Port A–C Input Data Registers | . 49 | | Port A–D Output Data Register | | | LED Drive Enable Register | | | LED Drive Level High Register | | | LED Drive Level Low Register | | | | | | Interrupt Controller | | | Interrupt Vector Listing | | | Architecture | | | Operation | . 55 | PS025113-1212 Table of Contents ## Z8 Encore!® F0830 Series Product Specification xviii | Table 179. | Port C Input Data Registers (PCIN) | 224 | |------------|--------------------------------------------------|-----| | Table 180. | Port C Output Data Register (PCOUT) | 225 | | Table 181. | Port D GPIO Address Register (PDADDR) | 225 | | Table 182. | Port D Control Registers (PDCTL) | 225 | | Table 183. | Port D Output Data Register (PDOUT) | 226 | | Table 184. | Watchdog Timer Control Register (WDTCTL) | 226 | | Table 185. | Reset Status Register (RSTSTAT) | 226 | | Table 186. | Watchdog Timer Reload Upper Byte Register (WDTU) | 227 | | Table 187. | Watchdog Timer Reload High Byte Register (WDTH) | 227 | | Table 188. | Watchdog Timer Reload Low Byte Register (WDTL) | 227 | | Table 189. | Trim Bit Address Register (TRMADR) | 228 | | Table 190. | Trim Bit Data Register (TRMDR) | 228 | | Table 191. | Flash Control Register (FCTL) | 228 | | Table 192. | Flash Status Register (FSTAT) | 229 | | Table 193. | Flash Page Select Register (FPS) | 229 | | Table 194. | Flash Sector Protect Register (FPROT) | 229 | | Table 195. | Flash Frequency High Byte Register (FFREQH) | 229 | | Table 196 | Flash Frequency Low Ryte Register (FFRFOL) | 230 | PS025113-1212 List of Tables ## Nonvolatile Data Storage The Nonvolatile Data Storage (NVDS) function uses a hybrid hardware/software scheme to implement a byte-programmable data memory and is capable of storing about 100,000 write cycles. #### **Internal Precision Oscillator** The Internal Precision Oscillator (IPO) function, with an accuracy of $\pm 4\%$ full voltage/temperature range, is a trimmable clock source that requires no external components. ## **External Crystal Oscillator** The crystal oscillator circuit provides highly accurate clock frequencies using an external crystal, ceramic resonator or RC network. ## 10-Bit Analog-to-Digital Converter The optional Analog-to-Digital Converter (ADC) converts an analog input signal to a 10-bit binary number. The ADC accepts inputs from eight different analog input pins. # **Analog Comparator** The analog comparator compares the signal at an input pin with either an internal programmable reference voltage or with a signal at the second input pin. The comparator output is used either to drive a logic output pin or to generate an interrupt. #### **Timers** Two enhanced 16-bit reloadable timers can be used for timing/counting events or for motor control operations. These timers provide a 16-bit programmable reload counter and operate in ONE-SHOT, CONTINUOUS, GATED, CAPTURE, CAPTURE RESTART, COMPARE, CAPTURE and COMPARE, PWM SINGLE OUTPUT and PWM DUAL OUTPUT Modes. # **Interrupt Controller** The Z8 Encore! F0830 Series products support seventeen interrupt sources with sixteen interrupt vectors: up to five internal peripheral interrupts and up to twelve GPIO interrupts. These interrupts have three levels of programmable interrupt priority. Figure 4. Z8F0830 Series in 20-Pin QFN Package PS025113-1212 Pin Configurations # Address Space The eZ8 CPU can access the following three distinct address spaces: - The register file addresses access for the general purpose registers and the eZ8 CPU, peripheral and general purpose I/O port control registers - The program memory addresses access for all of the memory locations having executable code and/or data - The data memory addresses access for all of the memory locations containing only the data The following sections describe these three address spaces. For more information about the eZ8 CPU and its address space, refer to the eZ8 CPU Core User Manual (UM0128), which is available for download at <a href="https://www.zilog.com">www.zilog.com</a>. # **Register File** The register file address space in the Z8 Encore! MCU is 4KB (4096 bytes). The register file consists of two sections: control registers and general-purpose registers. When instructions are executed, registers defined as *source* are read and registers defined as *destinations* are written. The architecture of the eZ8 CPU allows all general purpose registers to function as accumulators, address pointers, index registers, stack areas or scratch pad memory. The upper 256 bytes of the 4KB register file address space are reserved for controlling the eZ8 CPU, on-chip peripherals and the I/O ports. These registers are located at addresses from F00H to FFFH. Some of the addresses within the 256B Control Register section are reserved (unavailable). Reading from a reserved register file address returns an undefined value. Writing to reserved register file addresses is not recommended and can produce unpredictable results. The on-chip RAM always begins at address 000H in the register file address space. The Z8 Encore! F0830 Series devices contain up to 256B of on-chip RAM. Reading from register file addresses outside the available RAM addresses (and not within the Control Register address space), returns an undefined value. Writing to these register file addresses has no effect. PS025113-1212 Address Space # Register Map Table 8 provides an address map of the Z8 Encore! F0830 Series register file. Not all devices and package styles in the Z8 Encore! F0830 Series support the ADC or all of the GPIO ports. Consider registers for unimplemented peripherals as reserved. Table 8. Register File Address Map | Address (Hex) | Register Description | Mnemonic | Reset (Hex) | Page No. | |------------------|-----------------------------------|----------|-------------|----------| | General Purpos | e RAM | | | | | 000-0FF | General purpose register file RAM | _ | XX | | | 100-EFF | Reserved | _ | XX | | | Timer 0 | | | | | | F00 | Timer 0 high byte | T0H | 00 | 83 | | F01 | Timer 0 low byte | T0L | 01 | 83 | | F02 | Timer 0 reload high byte | T0RH | FF | 85 | | F03 | Timer 0 reload low byte | T0RL | FF | 85 | | F04 | Timer 0 PWM high byte | T0PWMH | 00 | 86 | | F05 | Timer 0 PWM low byte | T0PWML | 00 | 86 | | F06 | Timer 0 control 0 | T0CTL0 | 00 | 87 | | F07 | Timer 0 control 1 | T0CTL1 | 00 | 88 | | Timer 1 | | | | | | F08 | Timer 1 high byte | T1H | 00 | 83 | | F09 | Timer 1 low byte | T1L | 01 | 83 | | F0A | Timer 1 reload high byte | T1RH | FF | 85 | | F0B | Timer 1 reload low byte | T1RL | FF | 85 | | F0C | Timer 1 PWM high byte | T1PWMH | 00 | 86 | | F0D | Timer 1 PWM low byte | T1PWML | 00 | 86 | | F0E | Timer 1 control 0 | T1CTL0 | 00 | 87 | | F0F | Timer 1 control 1 | T1CTL1 | 00 | 83 | | F10-F6F | Reserved | _ | XX | | | Analog-to-Digita | al Converter (ADC) | | | | | F70 | ADC control 0 | ADCCTL0 | 00 | 102 | | F71 | Reserved | _ | XX | | | F72 | ADC data high byte | ADCD_H | XX | 103 | Note: XX = Undefined. PS025113-1212 Register Map ### Port A-D Output Control Subregisters The Port A–D Output Control Subregister, shown in Table 23, is accessed through the Port A-D Control Register by writing 03H to the Port A-D Address Register. Setting the bits in the Port A-D Output Control subregisters to 1 configures the specified port pins for opendrain operation. These subregisters affect the pins directly and, as a result, alternate functions are also affected. Table 23. Port A–D Output Control Subregisters (PxOC) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----------|---------------------------------------------------------------------------------------|------|------|------|------|------|------| | Field | POC7 | POC6 | POC5 | POC4 | POC3 | POC2 | POC1 | POC0 | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Address | If 03H ir | If 03H in Port A–D Address Register, accessible through the Port A–D Control Register | | | | | | | | Bit | Description | |-------|-------------------------------------------------------------------------------------------------------------| | [7:0] | Port Output Control | | POCx | These bits function independently of the Alternate function bit and always disable the drains, if set to 1. | | | 0 = The drains are enabled for any OUTPUT Mode (unless overridden by the Alternate function). | | | 1 = The drain of the associated pin is disabled (OPEN-DRAIN mode). | reload. For the timer output to make a state change at a ONE-SHOT time-out (rather than a single cycle pulse), first set the TPOL bit in the Timer Control Register to the start value before enabling ONE-SHOT Mode. After starting the timer, set TPOL to the opposite bit value. Observe the following steps for configuring a timer for ONE-SHOT Mode and for initiating the count: - 1. Write to the Timer Control Register to: - Disable the timer - Configure the timer for ONE-SHOT Mode - Set the prescale value - Set the initial output level (High or Low) if using the timer output Alternate function - 2. Write to the Timer High and Low Byte registers to set the starting count value. - 3. Write to the Timer Reload High and Low Byte registers to set the reload value. - 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers. - 5. If using the timer output function, configure the associated GPIO port pin for the timer output alternate function. - 6. Write to the Timer Control Register to enable the timer and initiate counting. In ONE-SHOT Mode, the system clock always provides the timer input. The timer period is calculated with the following equation: $$One-Shot\ Mode\ Time-Out\ Period\ (s)\ =\ \frac{(Reload\ Value-Start\ Value)\times Prescale}{System\ Clock\ Frequency\ (Hz)}$$ #### **CONTINUOUS Mode** In CONTINUOUS Mode, the timer counts up to the 16-bit reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and the counting resumes. Additionally, if the timer output alternate function is enabled, the timer output pin changes state (from Low to High or from High to Low) at timer reload. Observe the following steps for configuring a timer for CONTINUOUS Mode and for initiating the count: 1. Write to the Timer Control Register to: PS025113-1212 Operation PWM Output High Time Ratio (%) = $$\frac{\text{Reload Value} - \text{PWM Value}}{\text{Reload Value}} \times 100$$ If TPOL is set to 1, the ratio of the PWM output high time to the total period is represented by: PWM Output High Time Ratio (%) = $$\frac{\text{PWM Value}}{\text{Reload Value}} \times 100$$ #### **CAPTURE Mode** In CAPTURE Mode, the current timer count value is recorded when the appropriate external timer input transition occurs. The capture count value is written to the timer PWM High and Low Byte registers. The timer input is the system clock. The TPOL bit in the Timer Control Register determines if the capture occurs on a rising edge or a falling edge of the timer input signal. When the capture event occurs, an interrupt is generated and the timer continues counting. The INPCAP bit in the TxCTL1 Register is set to indicate the timer interrupt because of an input capture event. The timer continues counting up to the 16-bit reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the reload value, the timer generates an interrupt and continues counting. The INPCAP bit in the TxCTL1 Register clears, indicating that the timer interrupt has not occurred because of an input capture event. Observe the following steps for configuring a timer for CAPTURE Mode and initiating the count: - 1. Write to the Timer Control Register to: - Disable the timer - Configure the timer for CAPTURE Mode - Set the prescale value - Set the capture edge (rising or falling) for the timer input - 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H). - 3. Write to the Timer Reload High and Low Byte registers to set the reload value. - 4. Clear the timer PWM High and Low Byte registers to 0000H. Clearing these registers allows user software to determine if interrupts were generated either by a capture event or by a reload. If the PWM High and Low Byte registers still contain 0000H after the interrupt, the interrupt were generated by a reload. PS025113-1212 Operation ## Timer 0–1 PWM High and Low Byte Registers The Timer 0–1 PWM High and Low Byte (TxPWMH and TxPWML) registers, shown in Tables 54 and 55, control PWM operations. These registers also store the capture values for the CAPTURE and CAPTURE/COMPARE modes. Table 54. Timer 0–1 PWM High Byte Register (TxPWMH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------------|-----|-----|-----|-----|-----|-----|-----| | Field | | | | PW | MH | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Address | F04H, F0CH | | | | | | | | Table 55. Timer 0–1 PWM Low Byte Register (TxPWML) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|------------|-----|-----|-----|-----|-----|-----|-----| | Field | | | | PW | /ML | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Address | F05H, F0DH | | | | | | | | | Bit | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [7:0] | Pulse Width Modulator High and Low Bytes | | PWMH,<br>PWML | These two bytes, {PWMH[7:0], PWML[7:0]}, form a 16-bit value that is compared to the current 16-bit timer count. When a match occurs, the PWM output changes state. The PWM output value is set by the TPOL bit in the Timer Control Register (TxCTL1). The TxPWMH and TxPWML registers also store the 16-bit captured timer value when operat- | | | ing in capture or CAPTURE/COMPARE modes. | | Bit | Description (Continued) | |--------|------------------------------------------------------------------------------------------------------| | [0] | Input Capture Event | | INPCAP | This bit indicates whether the most recent timer interrupt is caused by a timer input capture event. | | | 0 = Previous timer interrupt is not caused by timer input capture event. | | | 1 = Previous timer interrupt is caused by timer input capture event. | ## Timer 0-1 Control Register 1 The Timer 0–1 Control (TxCTL1) registers enable/disable the timers, set the prescaler value, and determine the timer operating mode. Table 57. Timer 0-1 Control Register 1 (TxCTL1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----|------------|-----|------|-----|-----|-------|-----| | Field | TEN | TPOL | | PRES | | | TMODE | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Address | | F07H, F0FH | | | | | | | | Bit | Description | |-----|-----------------------------| | [7] | Timer Enable | | TEN | 0 = Timer is disabled. | | | 1 = Timer enabled to count. | | Bit | Description (Continued) | |-------------|------------------------------------------------------| | [1:0] | Filter Select | | FilterSely | 2-bit selection for the clock filter mode. | | | 00 = No filter. | | | 01 = Filter low level noise on high level signal. | | | 10 = Filter high level noise on low level signal. | | | 11 = Filter both. | | Notes: x ir | ndicates bit values 3–1; v indicates bit values 1–0. | **Note:** The bit values used in Table 89 are set at factory and no calibration is required. Table 90. ClkFlt Delay Control Definition | DlyCtl3, DlyCtl2,<br>DlyCtl1 | Low Noise Pulse<br>on High Signal (ns) | High Noise Pulse<br>on Low Signal (ns) | | |------------------------------|----------------------------------------|----------------------------------------|--| | 000 | 5 | 5 | | | 001 | 7 | 7 | | | 010 | 9 | 9 | | | 011 | 11 | 11 | | | 100 | 13 | 13 | | | 101 | 17 | 17 | | | 110 | 20 | 20 | | | 111 | 25 | 25 | | | Note: The variation is | about 30%. | | | # Nonvolatile Data Storage Z8 Encore! F0830 Series devices contain a Nonvolatile Data Storage (NVDS) element of up to 64 bytes (except when in Flash 12KB mode). This type of memory can perform over 100,000 write cycles. # **Operation** NVDS is implemented by special-purpose Zilog software stored in areas of program memory that are not user-accessible. These special-purpose routines use Flash memory to store the data, and incorporate a dynamic addressing scheme to maximize the write/erase endurance of the Flash. Note: The products in the Z8 Encore! F0830 Series feature multiple NVDS array sizes. See the Z8 Encore! F0830 Series Family Part Selection Guide section on page 2 for details. ## **NVDS Code Interface** Two routines are required to access the NVDS: a write routine and a read routine. Both of these routines are accessed with a CALL instruction to a predefined address outside of program memory that is accessible to the user. Both the NVDS address and data are single-byte values. In order to not disturb the user code, these routines save the working register set before using it so that 16 bytes of stack space are required to preserve the site. After finishing the call to these routines, the working register set of the user code is recovered. During both read and write accesses to the NVDS, interrupt service is not disabled. Any interrupts that occur during NVDS execution must not disturb the working register and existing stack contents; otherwise, the array can become corrupted. Zilog recommends the user disable interrupts before executing NVDS operations. Use of the NVDS requires 16 bytes of available stack space. The contents of the working register set are saved before calling NVDS read or write routines. For correct NVDS operation, the Flash Frequency registers must be programmed based on the system clock frequency. See *the* Flash Operation Timing Using the Flash Frequency Registers section on page 114. ister, the user code must wait at least 5000 IPO cycles for the crystal to stabilize. After this period, the crystal oscillator may be selected as the system clock. Figure 25 displays a recommended configuration for connection with an external fundamental-mode, parallel-resonant crystal operating at 20 MHz. Recommended 20 MHz crystal specifications are provided in Table 100. Resistor $R_1$ is optional and limits total power dissipation by the crystal. Printed circuit board layout must add no more than 4 pF of stray capacitance to either the $X_{IN}$ or $X_{OUT}$ pins. If oscillation does not occur, reduce the values of capacitors $C_1$ and $C_2$ to decrease loading. Figure 25. Recommended 20MHz Crystal Oscillator Configuration **Table 100. Recommended Crystal Oscillator Specifications** | Parameter | Value | Units | Comments | |-------------------------------------|-------------|-------|----------| | Frequency | 20 | MHz | | | Resonance | Parallel | | | | Mode | Fundamental | | | | Series Resistance (R <sub>S</sub> ) | 60 | Ω | Maximum | | Load Capacitance (C <sub>L</sub> ) | 30 | pF | Maximum | | Shunt Capacitance (C <sub>0</sub> ) | 7 | pF | Maximum | | Drive Level | 1 | mW | Maximum | ### Example 2 In general, when an instruction format requires an 8-bit register address, the address can specify any register location in the range 0–255 or, using escaped mode addressing, a working register R0–R15. If the contents of register 43H and working register R8 are added and the result is stored in 43H, the assembly syntax and resulting object code is: Table 102. Assembly Language Syntax Example 2 | Assembly Language Code | ADD | 43H, | R8 | (ADD dst, | src) | |------------------------|-----|------|----|-----------|------| | Object Code | 04 | E8 | 43 | (OPC src, | dst) | See the device specific product specification to determine the exact register file range available. The register file size varies, depending on the device type. ### **eZ8 CPU Instruction Notation** In the eZ8 CPU instruction summary and description sections, the operands, condition codes, status flags and address modes are represented by the notational shorthand listed in Table 103. **Table 103. Notational Shorthand** | Notation | Description | Operand | Range | |----------|--------------------------------|---------|-----------------------------------------------------------| | b | Bit | b | b represents a value from 0 to 7 (000B to 111B). | | CC | Condition Code | _ | See condition codes overview in the eZ8 CPU User Manual. | | DA | Direct Address | Addrs | Addrs. represents a number in the range of 0000H to FFFFH | | ER | Extended Addressing Register | Reg | Reg. represents a number in the range of 000H to FFFH | | IM | Immediate Data | #Data | Data is a number between 00H to FFH | | Ir | Indirect Working Register | @Rn | n = 0 -15 | | IR | Indirect Register | @Reg | Reg. represents a number in the range of 00H to FFH | | Irr | Indirect Working Register Pair | @RRp | p = 0, 2, 4, 6, 8, 10, 12 or 14 | | IRR | Indirect Register Pair | @Reg | Reg. represents an even number in the range 00H to FEH | | р | Polarity | р | Polarity is a single bit binary value of either 0B or 1B. | | r | Working Register | Rn | n = 0 - 15 | Table 113. eZ8 CPU Instruction Summary (Continued) | Assembly | | | ress<br>ode | Op<br>Code(s) | Flags | | | | | Fetch | Instr. | | |--------------|------------------------------------------------------------------------|-----|-------------|---------------|-------|---|---|---|-----|-------|--------|---| | Mnemonic | Symbolic Operation | dst | src | (Hex) | С | Z | S | ٧ | D H | | Cycles | | | DJNZ dst, RA | $dst \leftarrow dst - 1$ if $dst \neq 0$ $PC \leftarrow PC + X$ | r | | 0A-FA | _ | - | - | - | - | - | 2 | 3 | | El | IRQCTL[7] ← 1 | | | 9F | - | _ | _ | _ | _ | _ | 1 | 2 | | HALT | HALT Mode | | | 7F | - | - | _ | - | - | - | 1 | 2 | | INC dst | dst ← dst + 1 | R | | 20 | - | * | * | - | - | - | 2 | 2 | | | | IR | | 21 | _ | | | | | | 2 | 3 | | | | r | | 0E-FE | | | | | | | 1 | 2 | | INCW dst | dst ← dst + 1 | RR | | A0 | - | * | * | * | - | _ | 2 | 5 | | | | IRR | | A1 | | | | | | | 2 | 6 | | IRET | FLAGS ← @SP<br>SP ← SP + 1<br>PC ← @SP<br>SP ← SP + 2<br>IRQCTL[7] ← 1 | | | BF | * | * | * | * | * | * | 1 | 5 | | JP dst | PC ← dst | DA | | 8D | - | _ | _ | - | _ | _ | 3 | 2 | | | | IRR | | C4 | _ | | | | | | 2 | 3 | | JP cc, dst | if cc is true<br>PC ← dst | DA | | 0D-FD | - | - | - | - | - | - | 3 | 2 | | JR dst | $PC \leftarrow PC + X$ | DA | | 8B | _ | - | _ | - | _ | _ | 2 | 2 | | JR cc, dst | if cc is true $PC \leftarrow PC + X$ | DA | | 0B-FB | - | _ | _ | _ | _ | _ | 2 | 2 | Note: Flags Notation: <sup>\* =</sup> Value is a function of the result of the operation. <sup>-</sup> = Unaffected. X = Undefined. <sup>0 =</sup> Reset to 0. <sup>1 =</sup> Set to 1. **Table 127. Power Consumption Reference Table** | | Power Co | nsumption | |-------------------------|---------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Block | Typical | Maximum | | CPU/Peripherals @ 20MHz | 5mA | | | Flash @ 20MHz | | 12mA | | ADC @20MHz | 4mA | 4.5 mA | | IPO | 350µA | 400µA | | Comparator @10MHz | 330µA | 450µA | | POR & VBO | 120µA | 150µA | | WDT Oscillator | 2µA | 3µA | | OSC @20MHz | 600µA | 900µA | | Clock Filter | 120µA | 150µA | | | CPU/Peripherals @ 20MHz Flash @ 20MHz ADC @ 20MHz IPO Comparator @ 10MHz POR & VBO WDT Oscillator OSC @ 20MHz | BlockTypicalCPU/Peripherals @ 20MHz5mAFlash @ 20MHz4mAADC @ 20MHz4mAIPO350μAComparator @ 10MHz330μAPOR & VBO120μAWDT Oscillator2μAOSC @ 20MHz600μA | Figure 36. Flash Current Diagram Hex Address: F09 Table 139. Timer 1 Low Byte Register (T1L) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|-----|------|-----|-----|-----|-----|-----|-----|--|--|--| | Field | | TL | | | | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | R/W | | | | Address | | F09H | | | | | | | | | | **Hex Address: F0A** Table 140. Timer 1 Reload High Byte Register (T1RH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|-----|------|-----|-----|-----|-----|-----|-----|--|--|--| | Field | | TRH | | | | | | | | | | | RESET | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | R/W | | | | Address | | F0AH | | | | | | | | | | **Hex Address: F0B** Table 141. Timer 1 Reload Low Byte Register (T1RL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | |---------|-----|---------------|-----|-----|-----|-----|-----|-----|--|--|--| | Field | | TRL | | | | | | | | | | | RESET | 1 | 1 1 1 1 1 1 1 | | | | | | | | | | | R/W | | | | Address | | F0BH | | | | | | | | | | **Hex Address: F0C** Table 142. Timer 1 PWM High Byte Register (T1PWMH) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------|-----|------|-----|-----|-----|-----|-----|-----|--|--| | Field | | PWMH | | | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | R/W | | | Address | | F0CH | | | | | | | | | PS025113-1212 Timer 0 **Hex Addresses: FC9-FCC** This address range is reserved. **Hex Address: FCD** Table 166. Interrupt Edge Select Register (IRQES) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|------|------|------|------|------|------|------|--| | Field | IES7 | IES6 | IES5 | IES4 | IES3 | IES2 | IES1 | IES0 | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | | Address | | FCDH | | | | | | | | **Hex Address: FCE** Table 167. Shared Interrupt Select Register (IRQSS) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|----------|-------|----------|-----|-----|-----|-----|-----| | Field | Reserved | PA6CS | Reserved | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | Address | | FCEH | | | | | | | **Hex Address: FCF** Table 168. Interrupt Control Register (IRQCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|---|----------|---|---|---|---|---|--| | Field | IRQE | | Reserved | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | R/W | R | R | R | R | R | R | R | | | Address | FCFH | | | | | | | | | PS025113-1212 Interrupt Controller ## **Trim Bit Control** For more information about the Trim Bit Control registers, see the <u>Flash Option Bit Control Register Definitions</u> section on page 126. **Hex Address: FF6** Table 189. Trim Bit Address Register (TRMADR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|-----|----------------------------------------|-----|-----|-----|-----|-----|-----|--| | Field | | TRMADR - Trim Bit Address (00H to 1FH) | | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | | Address | | FF6H | | | | | | | | **Hex Address: FF7** Table 190. Trim Bit Data Register (TRMDR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|-----------------------|-----|-----|-----|-----|-----|-----|--| | Field | | TRMDR - Trim Bit Data | | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | | Address | FF7H | | | | | | | | | # **Flash Memory Controller** For more information about the Flash Control registers, see the <u>Flash Control Register</u> <u>Definitions</u> section on page 118. **Hex Address: FF8** Table 191. Flash Control Register (FCTL) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|------|---|---|---|---|---|---|--| | Field | | FCMD | | | | | | | | | RESET | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R/W | W | W | W | W | W | W | W | W | | | Address | FF8H | | | | | | | | | PS025113-1212 Trim Bit Control