



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | -                                                         |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 23                                                        |
| Program Memory Size        | 8KB (8K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 256 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | A/D 8x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 28-SSOP (0.173", 4.40mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0830hj020sg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Z8 Encore!<sup>®</sup> F0830 Series Product Specification

| Table 89.  | Trim Option Bits at 0006H (TCLKFLT) 132                                             |
|------------|-------------------------------------------------------------------------------------|
| Table 90.  | ClkFlt Delay Control Definition                                                     |
| Table 91.  | Write Status Byte 135                                                               |
| Table 92.  | Read Status Byte                                                                    |
| Table 93.  | NVDS Read Time                                                                      |
| Table 94.  | OCD Baud-Rate Limits                                                                |
| Table 95.  | On-Chip Debugger Command Summary 144                                                |
| Table 96.  | OCD Control Register (OCDCTL) 149                                                   |
| Table 97.  | OCD Status Register (OCDSTAT) 150                                                   |
| Table 98.  | Oscillator Configuration and Selection 152                                          |
| Table 99.  | Oscillator Control Register (OSCCTL) 154                                            |
| Table 100. | Recommended Crystal Oscillator Specifications 158                                   |
| Table 101. | Assembly Language Syntax Example 1 163                                              |
| Table 102. | Assembly Language Syntax Example 2 164                                              |
| Table 103. | Notational Shorthand                                                                |
| Table 104. | Additional Symbols 165                                                              |
| Table 105. | Arithmetic Instructions                                                             |
| Table 106. | Bit Manipulation Instructions 167                                                   |
| Table 107. | Block Transfer Instructions                                                         |
| Table 108. | CPU Control Instructions                                                            |
| Table 109. | Load Instructions                                                                   |
| Table 110. | Rotate and Shift Instructions 169                                                   |
| Table 111. | Logical Instructions                                                                |
| Table 112. | Program Control Instructions 169                                                    |
| Table 113. | eZ8 CPU Instruction Summary 171                                                     |
| Table 114. | Op Code Map Abbreviations                                                           |
| Table 115. | Absolute Maximum Ratings                                                            |
| Table 116. | DC Characteristics                                                                  |
| Table 117. | AC Characteristics                                                                  |
| Table 118. | Power-On Reset and Voltage Brown-Out Electrical Characteristics and Tim-<br>ing 190 |

|                                                       | Reset Characteristics and Latency                      |         |                                                  |  |  |  |
|-------------------------------------------------------|--------------------------------------------------------|---------|--------------------------------------------------|--|--|--|
| Reset Type                                            | Control Registers                                      | eZ8 CPU | Reset Latency (Delay)                            |  |  |  |
| System Reset                                          | Reset (as applicable)                                  | Reset   | About 66 Internal Precision Oscillator<br>Cycles |  |  |  |
| System Reset with Crystal Oscillator Enabled          | Reset (as applicable)                                  | Reset   | About 5000 Internal Precision Oscillator Cycles  |  |  |  |
| Stop Mode Recovery                                    | Unaffected, except<br>WDT_CTL and<br>OSC_CTL registers | Reset   | About 66 Internal Precision Oscillator cycles    |  |  |  |
| Stop Mode Recovery with<br>crystal oscillator enabled | Unaffected, except<br>WDT_CTL and<br>OSC_CTL registers | Reset   | About 5000 Internal Precision Oscillator cycles  |  |  |  |

#### Table 9. Reset and Stop Mode Recovery Characteristics and Latency

During a system RESET or Stop Mode Recovery, the Z8 Encore! F0830 Series device is held in reset for about 66 cycles of the Internal Precision Oscillator. If the crystal oscillator is enabled in the Flash option bits, the reset period is increased to about 5000 IPO cycles. When a reset occurs because of a low voltage condition or Power-On Reset, the reset delay is measured from the time that the supply voltage first exceeds the POR level (discussed later in this chapter). If the external pin reset remains asserted at the end of the reset period, the device remains in reset until the pin is deasserted.

At the beginning of reset, all GPIO pins are configured as inputs with pull-up resistor disabled, except PD0 which is shared with the reset pin. On reset, the Port D0 pin is configured as a bidirectional open-drain reset. This pin is internally driven low during port reset, after which the user code may reconfigure this pin as a general purpose output.

During reset, the eZ8 CPU and on-chip peripherals are idle; however, the on-chip crystal oscillator and Watchdog Timer Oscillator continues to run.

On reset, control registers within the register file that have a defined reset value are loaded with their reset values. Other control registers (including the Stack Pointer, Register Pointer and Flags) and general purpose RAM are undefined following the reset. The eZ8 CPU fetches the reset vector at program memory addresses 0002H and 0003H and loads that value into the program counter. Program execution begins at the reset vector address.

Because the control registers are reinitialized by a system reset, the system clock after reset is always the IPO. User software must reconfigure the oscillator control block, to enable and select the correct system clock source.

### 32

**Note:** This register is only reset during a Power-On Reset sequence. Other system reset events do not affect it.

|             |                                                                                                                                                                                                                                                                                                                                                                 |                                                                                 |            | -          | -        | -        |      |          |  |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------|------------|----------|----------|------|----------|--|--|--|
| Bit         | 7                                                                                                                                                                                                                                                                                                                                                               | 6                                                                               | 5          | 4          | 3        | 2        | 1    | 0        |  |  |  |
| Field       |                                                                                                                                                                                                                                                                                                                                                                 | Reserved                                                                        |            | VBO        | Reserved | Reserved | COMP | Reserved |  |  |  |
| RESET       | 1                                                                                                                                                                                                                                                                                                                                                               | 0                                                                               | 0          | 0          | 1        | 0        | 0    | 0        |  |  |  |
| R/W         | R/W                                                                                                                                                                                                                                                                                                                                                             | R/W                                                                             | R/W        | R/W        | R/W      | R/W      | R/W  | R/W      |  |  |  |
| Address     |                                                                                                                                                                                                                                                                                                                                                                 |                                                                                 |            | F8         | юн       |          |      |          |  |  |  |
| Bit         | Description                                                                                                                                                                                                                                                                                                                                                     |                                                                                 |            |            |          |          |      |          |  |  |  |
| [7:5]       | <b>Reserved</b><br>These registers are reserved and must be programmed to 000.                                                                                                                                                                                                                                                                                  |                                                                                 |            |            |          |          |      |          |  |  |  |
| [4]<br>VBO  | Voltage Brown-Out detector disable<br>This bit takes only effect when the VBO_AO Flash option bit is disabled. In STOP Mode, VBO<br>is always disabled when the VBO_AO Flash option bit is disabled. To learn more about the<br>VBO_AO Flash option bit function, see the <u>Flash Option Bits</u> chapter on page 124.<br>0 = VBO enabled.<br>1 = VBO disabled |                                                                                 |            |            |          |          |      |          |  |  |  |
| [3]         | Reserved<br>This bit is re                                                                                                                                                                                                                                                                                                                                      | eserved and                                                                     | must be pr | ogrammed t | o 1.     |          |      |          |  |  |  |
| [2]         | Reserved<br>This bit is re                                                                                                                                                                                                                                                                                                                                      | eserved and                                                                     | must be pr | ogrammed t | o 0.     |          |      |          |  |  |  |
| [1]<br>COMP | <b>Comparato</b><br>0 = Compa<br>1 = Compa                                                                                                                                                                                                                                                                                                                      | Comparator Disable<br>0 = Comparator is enabled.<br>1 = Comparator is disabled. |            |            |          |          |      |          |  |  |  |
| [0]         | Reserved<br>This bit is re                                                                                                                                                                                                                                                                                                                                      | eserved and                                                                     | must be pr | ogrammed t | o 0.     |          |      |          |  |  |  |

### Table 14. Power Control Register 0 (PWRCTL0)

>

### 73

# **Caution:** The frequency of the comparator output signal must not exceed one-fourth the system clock frequency.

After reaching the reload value stored in the Timer Reload High and Low Byte registers, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. Additionally, if the timer output alternate function is enabled, the timer output pin changes state (from Low to High or from High to Low) at timer reload.

Observe the following steps for configuring a timer for COMPARATOR COUNTER Mode and for initiating the count:

- 1. Write to the Timer Control Register to:
  - Disable the timer
  - Configure the timer for COMPARATOR COUNTER Mode.
  - Select either the rising edge or falling edge of the comparator output signal for the count. This also sets the initial logic level (High or Low) for the timer output alternate function. However, the timer output function is not required to be enabled.
- 2. Write to the Timer High and Low Byte registers to set the starting count value. This action only affects the first pass in COMPARATOR COUNTER Mode. After the first timer reload in COMPARATOR COUNTER Mode, counting always begins at the reset value 0001H. Generally, in COMPARATOR COUNTER Mode, the Timer High and Low Byte registers must be written with the value 0001H.
- 3. Write to the Timer Reload High and Low Byte registers to set the reload value.
- 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. If using the timer output function, configure the associated GPIO port pin for the timer output alternate function.
- 6. Write to the Timer Control Register to enable the timer.

In COMPARATOR COUNTER Mode, the number of comparator output transitions is calculated with the following equation:

Comparator Output Transitions = Current Count Value – Start Value

PWM Output High Time Ratio (%) =  $\frac{\text{Reload Value} - \text{PWM Value}}{\text{Reload Value}} \times 100$ 

If TPOL is set to 1, the ratio of the PWM output high time to the total period is represented by:

PWM Output High Time Ratio (%) = 
$$\frac{PWM \text{ Value}}{\text{Reload Value}} \times 100$$

### **CAPTURE Mode**

In CAPTURE Mode, the current timer count value is recorded when the appropriate external timer input transition occurs. The capture count value is written to the timer PWM High and Low Byte registers. The timer input is the system clock. The TPOL bit in the Timer Control Register determines if the capture occurs on a rising edge or a falling edge of the timer input signal.

When the capture event occurs, an interrupt is generated and the timer continues counting. The INPCAP bit in the TxCTL1 Register is set to indicate the timer interrupt because of an input capture event.

The timer continues counting up to the 16-bit reload value stored in the Timer Reload High and Low Byte registers. Upon reaching the reload value, the timer generates an interrupt and continues counting. The INPCAP bit in the TxCTL1 Register clears, indicating that the timer interrupt has not occurred because of an input capture event.

Observe the following steps for configuring a timer for CAPTURE Mode and initiating the count:

- 1. Write to the Timer Control Register to:
  - Disable the timer
  - Configure the timer for CAPTURE Mode
  - Set the prescale value
  - Set the capture edge (rising or falling) for the timer input
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H).
- 3. Write to the Timer Reload High and Low Byte registers to set the reload value.
- 4. Clear the timer PWM High and Low Byte registers to 0000H. Clearing these registers allows user software to determine if interrupts were generated either by a capture event or by a reload. If the PWM High and Low Byte registers still contain 0000H after the interrupt, the interrupt were generated by a reload.

## **Timer Reload High and Low Byte Registers**

The Timer 0–1 Reload High and Low Byte (TxRH and TxRL) registers, shown in Tables 52 and 53, store a 16-bit reload value, {TRH[7:0], TRL[7:0]}. Values written to the Timer Reload High Byte Register are stored in a temporary holding register. When a write to the Timer Reload Low Byte Register occurs, the temporary holding register value is written to the Timer High Byte Register. This operation allows simultaneous updates of the 16-bit timer reload value. In COMPARE Mode, the Timer Reload High and Low Byte registers store the 16-bit compare value.

| Bit     | 7   | 6   | 5   | 4     | 3    | 2   | 1   | 0   |  |
|---------|-----|-----|-----|-------|------|-----|-----|-----|--|
| Field   | TRH |     |     |       |      |     |     |     |  |
| RESET   | 1   | 1   | 1   | 1     | 1    | 1   | 1   | 1   |  |
| R/W     | R/W | R/W | R/W | R/W   | R/W  | R/W | R/W | R/W |  |
| Address |     |     |     | F02H, | F0AH |     |     |     |  |

### Table 52. Timer 0–1 Reload High Byte Register (TxRH)

#### Table 53. Timer 0–1 Reload Low Byte Register (TxRL)

| Bit     | 7   | 6          | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|---------|-----|------------|-----|-----|-----|-----|-----|-----|--|--|
| Field   | TRL |            |     |     |     |     |     |     |  |  |
| RESET   | 1   | 1          | 1   | 1   | 1   | 1   | 1   | 1   |  |  |
| R/W     | R/W | R/W        | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Address |     | F03H, F0BH |     |     |     |     |     |     |  |  |

| Bit      | Description                                                                                                                                                                                                           |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:0]    | Timer Reload Register High and Low                                                                                                                                                                                    |
| TRH, TRL | These two bytes form the 16-bit reload value, {TRH[7:0], TRL[7:0]}. This value sets the maximum count value, which initiates a timer reload to 0001H. In COMPARE Mode, these two bytes form the 16-bit compare value. |

## **ADC** Timing

Each ADC measurement consists of three phases:

- 1. Input sampling (programmable, minimum of 1.0µs)
- 2. Sample-and-hold amplifier settling (programmable, minimum of 0.5µs)
- 3. Conversion is 13 ADCLK cycles

Figures 12 and 13 display the timing of an ADC conversion.





## **ADC Interrupt**

The ADC can generate an interrupt request when a conversion has been completed. An interrupt request that is pending when the ADC is disabled is not cleared automatically.

### **Reference Buffer**

The reference buffer, RBUF, supplies the reference voltage for the ADC. When enabled, the internal voltage reference generator supplies the ADC. When RBUF is disabled, the ADC must have the reference voltage supplied externally through the  $V_{REF}$  pin in 28-pin package. RBUF is controlled by the REFEN bit in the ADC Control Register.

## **Internal Voltage Reference Generator**

The internal voltage reference generator provides the voltage VR2, for the RBUF. VR2 is 2V.

### **Calibration and Compensation**

A user can perform calibration and store the values into Flash or the user code can perform a manual offset calibration. There is no provision for manual gain calibration.

## **ADC Control Register Definitions**

The ADC Control registers are defined in this section.

## **Flash Control Register**

The Flash Controller must be unlocked using the Flash Control Register before programming or erasing Flash memory. Writing the sequence 73H 8CH, sequentially, to the Flash Control Register unlocks the Flash Controller. When the Flash Controller is unlocked, Flash memory can be enabled for mass erase or page erase by writing the appropriate enable command to the FCTL. Page erase applies only to the active page selected in Flash Page Select Register. Mass erase is enabled only through the On-Chip Debugger. Writing an invalid value or an invalid sequence returns the Flash Controller to its Locked state. The write-only Flash Control Register shares its register file address with the read-only Flash Status Register.

| Bit     | 7    | 6 | 5 | 4  | 3  | 2 | 1 | 0 |  |
|---------|------|---|---|----|----|---|---|---|--|
| Field   | FCMD |   |   |    |    |   |   |   |  |
| RESET   | 0    | 0 | 0 | 0  | 0  | 0 | 0 | 0 |  |
| R/W     | W    | W | W | W  | W  | W | W | W |  |
| Address |      |   |   | FF | 8H |   |   |   |  |

| lable 72. | Flash | Control | Register | (FCTL) | ) |
|-----------|-------|---------|----------|--------|---|
|-----------|-------|---------|----------|--------|---|

### Bit Description

FCMD

| [7:0] | Flash | Command |
|-------|-------|---------|
|-------|-------|---------|

- 73H = First unlock command.
  - 8CH = Second unlock command.
  - 95H = Page erase command (must be third command in sequence to initiate page erase).
  - 63H = Mass erase command (must be third command in sequence to initiate mass erase).
  - 5EH = Enable Flash Sector Protect Register access.

## **Flash Sector Protect Register**

The Flash Sector Protect Register is shared with the Flash Page Select Register. When the Flash Control Register is locked and written with 5EH, the next write to this address targets the Flash Sector Protect Register. In all other cases, it targets the Flash Page Select Register.

This register selects one of the eight available Flash memory sectors to be protected. The Reset state of each sector protect bit is the zero (unprotected) state. After a sector is protected by setting its corresponding register bit, the register bit cannot be cleared by the user.

To determine the appropriate Flash memory sector address range and sector number for your F0830 Series product, please refer to <u>Table 70</u> on page 112.

| Bit     | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |  |  |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|--|--|
| Field   | SPROT7 | SPROT6 | SPROT5 | SPROT4 | SPROT3 | SPROT2 | SPROT1 | SPROT0 |  |  |
| RESET   | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |  |  |
| R/W     | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |  |  |
| Address |        | FF9H   |        |        |        |        |        |        |  |  |

| lable 75. | Flash | Sector | Protect | Register | (FPROT | ) |
|-----------|-------|--------|---------|----------|--------|---|
|-----------|-------|--------|---------|----------|--------|---|

#### Bit Description

#### [7:0] Sector Protection

SPROT*x* For Z8F12xx, Z8F08xx and Z8F04xx devices, all bits are used. For Z8F02xx devices, the upper four bits remain unused. For Z8F01xx devices, the upper six bits remain unused. To determine the appropriate Flash memory sector address range and sector number for your F0830 Series product, please refer to Table 69 and to Figures 14 through 18.

Note: x indicates bits in the range 7–0.

| Bit             | Description (Continued)                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [4]<br>POFEN    | <ul> <li>Primary Oscillator Failure Detection Enable</li> <li>1 = Failure detection and recovery of primary oscillator is enabled.</li> <li>0 = Failure detection and recovery of primary oscillator is disabled.</li> </ul>                                                                                                                                                                                                                                     |
| [3]<br>WDFEN    | Watchdog Timer Oscillator Failure Detection Enable<br>1 = Failure detection of Watchdog Timer Oscillator is enabled.<br>0 = Failure detection of Watchdog Timer Oscillator is disabled.                                                                                                                                                                                                                                                                          |
| [2:0]<br>SCKSEL | System Clock Oscillator Select<br>000 = Internal Precision Oscillator functions as system clock at 5.53MHz.<br>001 = Internal Precision Oscillator functions as system clock at 32 kHz.<br>010 = Crystal oscillator or external RC oscillator functions as system clock.<br>011 = Watchdog Timer Oscillator functions as system clock.<br>100 = External clock signal on PB3 functions as system clock.<br>101 = Reserved.<br>110 = Reserved.<br>111 = Reserved. |

Figure 31 displays the typical current consumption while operating at 25  $^{\circ}$ C, 3.3V, versus the system clock frequency in HALT Mode.

Figure 31.  $I_{CC}$  Versus System Clock Frequency (HALT Mode)

188

Figure 32 displays the typical current consumption versus the system clock frequency in NORMAL Mode.

Figure 32.  $I_{CC}$  Versus System Clock Frequency (NORMAL Mode)

## **General Purpose I/O Port Output Timing**



Figure 34 and Table 125 provide timing information for the GPIO port pins.

| Figure 34 | . GPIO | Port | Output | Timing |
|-----------|--------|------|--------|--------|
|-----------|--------|------|--------|--------|

|                |                                     | Dela    | y (ns)  |
|----------------|-------------------------------------|---------|---------|
| Parameter      | Abbreviation                        | Minimum | Maximum |
| GPIO Port I    | Pins                                |         |         |
| T <sub>1</sub> | XIN Rise to Port Output Valid Delay | _       | 15      |
| T <sub>2</sub> | XIN Rise to Port Output Hold Time   | 2       | -       |

### Table 125. GPIO Port Output Timing

|                |                                         | Power Co         | nsumption |
|----------------|-----------------------------------------|------------------|-----------|
| Category       | Block                                   | Typical          | Maximum   |
| Logic          | CPU/Peripherals @20MHz                  | 5mA              |           |
| Flash          | Flash @20MHz                            |                  | 12mA      |
|                | ADC @20MHz                              | 4mA              | 4.5mA     |
|                | IPO                                     | 350µA            | 400µA     |
|                | Comparator @10MHz                       | 330µA            | 450µA     |
| Analog         | POR & VBO                               | 120µA            | 150µA     |
|                | WDT Oscillator                          | 2µA              | ЗµА       |
|                | OSC @ 20MHz                             | 600µA            | 900µA     |
|                | Clock Filter                            | 120µA            | 150µA     |
| Note: The valu | ues in this table are subject to change | after characteri | zation.   |

### Table 127. Power Consumption Reference Table

Figure 36. Flash Current Diagram

## Low Power Control

For more information about the Power Control Register, see the <u>Power Control Register</u> <u>Definitions</u> section on page 31.

### Hex Address: F80

| Bit     | 7   | 6        | 5   | 4   | 3        | 2        | 1    | 0        |  |
|---------|-----|----------|-----|-----|----------|----------|------|----------|--|
| Field   |     | Reserved |     | VBO | Reserved | Reserved | COMP | Reserved |  |
| RESET   | 1   | 0        | 0   | 0   | 1        | 0        | 0    | 0        |  |
| R/W     | R/W | R/W      | R/W | R/W | R/W      | R/W      | R/W  | R/W      |  |
| Address |     | F80H     |     |     |          |          |      |          |  |

### Table 151. Power Control Register 0 (PWRCTL0)

### Hex Address: F81

This address range is reserved.

## **LED Controller**

For more information about the LED Drive registers, see the <u>GPIO Control Register Definitions</u> section on page 39.

### Hex Address: F82

| Bit     | 7          | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|---------|------------|-----|-----|-----|-----|-----|-----|-----|--|
| Field   | LEDEN[7:0] |     |     |     |     |     |     |     |  |
| RESET   | 0          | 0   | 0   | 0   | 0   | 0   | 0   | 0   |  |
| R/W     | R/W        | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Address |            |     |     | F8  | 2H  |     |     |     |  |

### Table 152. LED Drive Enable (LEDEN)

### Hex Address: F83

### Table 153. LED Drive Level High Register (LEDLVLH)

| Bit     | 7   | 6            | 5   | 4   | 3   | 2   | 1   | 0   |  |
|---------|-----|--------------|-----|-----|-----|-----|-----|-----|--|
| Field   |     | LEDLVLH[7:0] |     |     |     |     |     |     |  |
| RESET   | 0   | 0            | 0   | 0   | 0   | 0   | 0   | 0   |  |
| R/W     | R/W | R/W          | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Address |     | F83H         |     |     |     |     |     |     |  |

### Hex Address: F84

#### Table 154. LED Drive Level Low Register (LEDLVLL)

| Bit     | 7   | 6            | 5   | 4   | 3   | 2   | 1   | 0   |  |
|---------|-----|--------------|-----|-----|-----|-----|-----|-----|--|
| Field   |     | LEDLVLL[7:0] |     |     |     |     |     |     |  |
| RESET   | 0   | 0            | 0   | 0   | 0   | 0   | 0   | 0   |  |
| R/W     | R/W | R/W          | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Address |     | F84H         |     |     |     |     |     |     |  |

### Hex Address: F85

This address range is reserved.

## **Oscillator Control**

For more information about the Oscillator Control registers, see the <u>Oscillator Control</u> <u>Register Definitions</u> section on page 154.

### Hex Address: F86

| Table 155. | Oscillator | Control | Register | (OSCCTL | .) |
|------------|------------|---------|----------|---------|----|
|------------|------------|---------|----------|---------|----|

| Bit     | 7     | 6     | 5     | 4     | 3     | 2      | 1   | 0   |  |  |
|---------|-------|-------|-------|-------|-------|--------|-----|-----|--|--|
| Field   | INTEN | XTLEN | WDTEN | POFEN | WDFEN | SCKSEL |     |     |  |  |
| RESET   | 1     | 0     | 1     | 0     | 0     | 0      | 0   | 0   |  |  |
| R/W     | R/W   | R/W   | R/W   | R/W   | R/W   | R/W    | R/W | R/W |  |  |
| Address |       | F86H  |       |       |       |        |     |     |  |  |

### Hex Address: FF1

### Table 186. Watchdog Timer Reload Upper Byte Register (WDTU)

| Bit        | 7              | 6               | 5            | 4              | 3             | 2             | 1    | 0    |  |
|------------|----------------|-----------------|--------------|----------------|---------------|---------------|------|------|--|
| Field      | WDTU           |                 |              |                |               |               |      |      |  |
| RESET      | 0              | 0 0 0 0 0 0 0 0 |              |                |               |               |      |      |  |
| R/W        | R/W*           | R/W*            | R/W*         | R/W*           | R/W*          | R/W*          | R/W* | R/W* |  |
| Address    | FF1H           |                 |              |                |               |               |      |      |  |
| Note: *Rea | ad returns the | current WD      | count value: | write sets the | e appropriate | reload value. |      |      |  |

### Hex Address: FF2

### Table 187. Watchdog Timer Reload High Byte Register (WDTH)

| Bit        | 7              | 6           | 5            | 4              | 3             | 2             | 1    | 0    |  |  |
|------------|----------------|-------------|--------------|----------------|---------------|---------------|------|------|--|--|
| Field      | WDTH           |             |              |                |               |               |      |      |  |  |
| RESET      | 0              | 0           | 0            | 0              | 0             | 1             | 0    | 0    |  |  |
| R/W        | R/W*           | R/W*        | R/W*         | R/W*           | R/W*          | R/W*          | R/W* | R/W* |  |  |
| Address    |                | FF2H        |              |                |               |               |      |      |  |  |
| Note: *Rea | ad returns the | current WDT | count value; | write sets the | e appropriate | reload value. |      |      |  |  |

### Hex Address: FF3

### Table 188. Watchdog Timer Reload Low Byte Register (WDTL)

| Bit                                                                                       | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------------------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|
| Field                                                                                     | WDTL |      |      |      |      |      |      |      |
| RESET                                                                                     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| R/W                                                                                       | R/W* |
| Address                                                                                   | FF3H |      |      |      |      |      |      |      |
| Note: *Read returns the current WDT count value; write sets the appropriate reload value. |      |      |      |      |      |      |      |      |

### Hex Addresses: FF4–FF5

This address range is reserved.

### Z8 Encore!<sup>®</sup> F0830 Series Product Specification

read program memory CRC (0EH) 147 read register (09H) 146 read runtime counter (03H) 145 step instruction (10H) 148 stuff instruction (11H) 148 write data memory (0CH) 147 write OCD control register (04H) 145 write program counter (06H) 146 write program memory (0AH) 146 write register (08H) 146 on-chip debugger (OCD) 139 on-chip debugger signals 12 on-chip oscillator 157 one-shot mode 89 opcode map abbreviations 181 cell description 180 first 182 second after 1FH 183 operation 100 current measurement 99 voltage measurement timing diagram 100 Operational Description 21, 30, 33, 53, 68, 92, 98, 106, 108, 124, 134, 139, 151, 157, 161 OR 169 ordering information 200 ORX 169 oscillator signals 12

### Ρ

p 164
Packaging 199
part selection guide 2
PC 165
peripheral AC and DC electrical characteristics 190
pin characteristics 13
Pin Descriptions 7
polarity 164
POP 168
pop using extended addressing 168
POPX 168
port availability, device 33
port input timing (GPIO) 195

port output timing, GPIO 196 power supply signals 12 power-on reset (POR) 23 program control instructions 169 program memory 15 PUSH 168 push using extended addressing 168 PUSHX 168 PWM mode 89, 90 PxADDR register 40, 222, 223, 224, 225 PxCTL register 41, 222, 223, 224, 225

## R

R 165 r 164 RA register address 165 RCF 167, 168 register 165 flash control (FCTL) 119, 126, 127, 228 flash high and low byte (FFREQH and FRE-EQL) 123 flash page select (FPS) 121, 122 flash status (FSTAT) 120 GPIO port A-H address (PxADDR) 40, 222, 223, 224, 225 GPIO port A-H alternate function sub-registers 42 GPIO port A-H control address (PxCTL) 41, 222, 223, 224, 225 GPIO port A-H data direction sub-registers 41 OCD control 148 OCD status 150 watch-dog timer control (WDTCTL) 95, 107, 154, 217, 218, 226 watchdog timer control (WDTCTL) 29 watch-dog timer reload high byte (WDTH) 227 watchdog timer reload high byte (WDTH) 96 watch-dog timer reload low byte (WDTL) 227 watchdog timer reload low byte (WDTL) 97 watch-dog timer reload upper byte (WDTU) 227

236

### Z8 Encore!<sup>®</sup> F0830 Series Product Specification

238

reload high and low byte registers 85 timer control register definitions 83 timer output signal operation 82 timers 0-3 control registers 87, 88 high and low byte registers 83, 86 TM 167 TMX 167 TRAP 169

### V

vector 165 voltage brown-out reset (VBR) 24 voltage measurement timing diagram 100

### W

watch-dog timer approximate time-out delay 92 approximate time-out delays 92, 106, 134, 151, 161 CNTL 24 control register 95, 154 electrical characteristics and timing 194 interrupt in noromal operation 93 interrupt in stop mode 93 operation 92, 106, 134, 151, 161 refresh 93 reload unlock sequence 94 reload upper, high and low registers 96 reset 25 reset in normal operation 94 reset in Stop mode 94 time-out response 93 watchdog timer refresh 168 WDTCTL register 29, 95, 107, 154, 217, 218, 226 WDTH register 96, 227 WDTL register 97, 227 working register 164 working register pair 165 WTDU register 96, 227

## Χ

X 165 XOR 169 XORX 169

## Ζ

Z8 Encore! block diagram 3 features 1 part selection guide 2