



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | -                                                         |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 23                                                        |
| Program Memory Size        | 8KB (8K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 256 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | A/D 8x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 28-VQFN                                                   |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0830qj020eg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

29

| Table 12. Reset Status Register (RSTSTA | <b>.T)</b> |
|-----------------------------------------|------------|
|-----------------------------------------|------------|

| Bit         | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6             | 5           | 4            | 3           | 2                                                         | 1                         | 0 |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------|--------------|-------------|-----------------------------------------------------------|---------------------------|---|
| Field       | POR                                                                                                                                                                                                                                                                                                                                                                                                                                               | STOP          | WDT         | EXT          |             | Rese                                                      | erved                     |   |
| RESET       | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                 | See Table 13  | 3           | 0            | 0           | 0                                                         | 0                         | 0 |
| R/W         | R                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R             | R           | R            | R           | R                                                         | R                         | R |
| Address     |                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |             | FF           | 0H          |                                                           |                           |   |
| Bit         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                       | n             |             |              |             |                                                           |                           |   |
| [7]<br>POR  | <b>Power-On Reset Indicator</b><br>This bit is set to 1 if a Power-On Reset event occurs and is reset to 0, if a WDT time-out or Stop<br>Mode Recovery occurs. Reading this register also reset this bit to 0.                                                                                                                                                                                                                                    |               |             |              |             | out or Stop                                               |                           |   |
| [6]<br>STOP | Stop Mode Recovery Indicator<br>This bit is set to 1 if a Stop Mode Recovery occurs. If the STOP and WDT bits are both set to 1,<br>the Stop Mode Recovery occurs because of a WDT time-out. If the STOP bit is 1 and the WDT<br>bit is 0, the Stop Mode Recovery is not caused by a WDT time-out. This bit is reset by a Power<br>On Reset or a WDT time-out that occurred while not in STOP Mode. Reading this register also<br>resets this bit |               |             |              |             | oth set to 1,<br>d the WDT<br>by a Power-<br>egister also |                           |   |
| [5]<br>WDT  | Watchdog Timer Time-Out Indicator<br>This bit is set to 1 if a WDT time-out occurs. A Power-On Reset resets this pin. A Stop Mode<br>Recovery from a change in an input pin also resets this bit. Reading this register resets this bit.<br>This read must occur before clearing the WDT interrupt.                                                                                                                                               |               |             |              |             |                                                           | top Mode<br>ets this bit. |   |
| [4]<br>EXT  | <b>External Reset Indicator</b><br>If this bit is set to 1, a reset initiated by the external RESET pin occurred. A Power-On Reset of a Stop Mode Recovery from a change in an input pin resets this bit. Reading this register resets this bit.                                                                                                                                                                                                  |               |             |              |             | n Reset or<br>gister                                      |                           |   |
| [3:0]       | Reserved<br>These regis                                                                                                                                                                                                                                                                                                                                                                                                                           | sters are res | erved and n | nust be prog | rammed to ( | 0000.                                                     |                           |   |

#### Table 13. POR Indicator Values

| Reset or Stop Mode Recovery Event                     | POR | STOP | WDT | EXT |
|-------------------------------------------------------|-----|------|-----|-----|
| Power-On Reset                                        | 1   | 0    | 0   | 0   |
| Reset using RESET pin assertion                       | 0   | 0    | 0   | 1   |
| Reset using Watchdog Timer time-out                   | 0   | 0    | 1   | 0   |
| Reset using the On-Chip Debugger (OCTCTL[1] set to 1) | 1   | 0    | 0   | 0   |
| Reset from STOP Mode using DBG pin driven Low         | 1   | 0    | 0   | 0   |
| Stop Mode Recovery using GPIO pin transition          | 0   | 1    | 0   | 0   |
| Stop Mode Recovery using WDT time-out                 | 0   | 1    | 1   | 0   |

PA0 and PA6 contain two different Timer functions, a timer input and a complementary timer output. Both of these functions require the same GPIO configuration, the selection between the two is based on the TIMER mode. For more details, see the <u>Timers</u> chapter on page 68.

## **Direct LED Drive**

The Port C pins provide a sinked current output, capable of driving an LED without requiring an external resistor. The output sinks current at programmable levels, 3mA, 7mA, 13mA and 20mA. This mode is enabled through the LED Control registers.

For proper function, the LED anode must be connected to  $V_{\rm DD}$  and the cathode to the GPIO pin.

Using all Port C pins in LED drive mode with maximum current may result in excessive total current. See the <u>Electrical Characteristics</u> chapter on page 184 for the maximum total current for the applicable package.

# Shared Reset Pin

On the 20- and 28-pin devices, the Port D0 pin shares function with a bidirectional reset pin. Unlike all other I/O pins, this pin does not default to GPIO function on power-up. This pin acts as a bidirectional input/output open-drain reset with an internal pull-up until the user software reconfigures it as a GPIO PD0. When in GPIO mode, the Port D0 pin functions as output only, and must be configured as an output. PD0 supports the high drive feature, but not the stop-mode recovery feature.

# **Crystal Oscillator Override**

For systems using a crystal oscillator, the pins PA0 and PA1 are connected to the crystal. When the crystal oscillator is enabled, the GPIO settings are overridden and PA0 and PA1 are disabled. See the <u>Oscillator Control Register Definitions</u> section on page 154.

# **5V Tolerance**

In the 20- and 28-pin versions of this device, any pin, which shares functionality with an ADC, crystal or comparator port is not 5V-tolerant, including PA[1:0], PB[5:0] and PC[2:0]. All other signal pins are 5V-tolerant and can safely handle inputs higher than  $V_{DD}$  even with the pull-ups enabled, but with excess power consumption on pull-up resistor.

# Port A–D Address Registers

The Port A–D Address registers select the GPIO port functionality accessible through the Port A–D Control registers. The Port A–D Address and Control registers combine to provide access to all GPIO port controls; see Tables 18 and 19.

| Bit     | 7   | 6                           | 5 | 4  | 3  | 2 | 1 | 0 |
|---------|-----|-----------------------------|---|----|----|---|---|---|
| Field   |     | PADDR[7:0]                  |   |    |    |   |   |   |
| RESET   |     |                             |   | 00 | )H |   |   |   |
| R/W     | R/W | R/W R/W R/W R/W R/W R/W R/W |   |    |    |   |   |   |
| Address |     | FD0H, FD4H, FD8H, FDCH      |   |    |    |   |   |   |

#### Table 18. Port A–D GPIO Address Registers (PxADDR)

| Bit   | Description                                                                                    |
|-------|------------------------------------------------------------------------------------------------|
| [7:0] | Port Address                                                                                   |
| PADDR | The port address selects one of the subregisters accessible through the Port Control Register. |

#### Table 19. Port Control Subregister Access

| PADDR[7:0] | Port Control Subregister accessible using the Port A–D Control registers       |
|------------|--------------------------------------------------------------------------------|
| 00H        | No function. Provides some protection against accidental port reconfiguration. |
| 01H        | Data Direction                                                                 |
| 02H        | Alternate Function                                                             |
| 03H        | Output Control (open-drain)                                                    |
| 04H        | High Drive Enable                                                              |
| 05H        | Stop Mode Recovery Source Enable                                               |
| 06H        | Pull-Up Enable                                                                 |
| 07H        | Alternate Function Set 1                                                       |
| 08H        | Alternate Function Set 2                                                       |
| 09H–FFH    | No function                                                                    |

#### Port A–D Output Control Subregisters

The Port A–D Output Control Subregister, shown in Table 23, is accessed through the Port A–D Control Register by writing 03H to the Port A–D Address Register. Setting the bits in the Port A–D Output Control subregisters to 1 configures the specified port pins for opendrain operation. These subregisters affect the pins directly and, as a result, alternate functions are also affected.

| Bit     | 7         | 6            | 5           | 4             | 3            | 2            | 1            | 0        |
|---------|-----------|--------------|-------------|---------------|--------------|--------------|--------------|----------|
| Field   | POC7      | POC6         | POC5        | POC4          | POC3         | POC2         | POC1         | POC0     |
| RESET   | 0         | 0            | 0           | 0             | 0            | 0            | 0            | 0        |
| R/W     | R/W       | R/W          | R/W         | R/W           | R/W          | R/W          | R/W          | R/W      |
| Address | If 03H ir | n Port A–D A | Address Reg | gister, acces | sible throug | h the Port A | –D Control I | Register |

#### Table 23. Port A–D Output Control Subregisters (PxOC)

#### Bit Description

[7:0] Port Output Control
 POCx These bits function independently of the Alternate function bit and always disable the drains, if set to 1.
 0 = The drains are enabled for any OUTPUT Mode (unless overridden by the Alternate function).
 1 = The drain of the associated pin is disabled (OPEN-DRAIN mode).

Note: x indicates the specific GPIO port pin number (7–0).

## **Interrupt Request 1 Register**

The Interrupt Request 1 (IRQ1) Register, shown in Table 36, stores interrupt requests for both vectored and polled interrupts. When a request is sent to the Interrupt Controller, the corresponding bit in the IRQ1 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the Interrupt Controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 1 Register to determine if any interrupt requests are pending.

| Bit     | 7          | 6     | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------------|-------|------|------|------|------|------|------|
| Field   | PA7I       | PA6CI | PA5I | PA4I | PA3I | PA2I | PA1I | PA0I |
| RESET   | 0          | 0     | 0    | 0    | 0    | 0    | 0    | 0    |
| R/W     | R/W        | R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |
| Address |            |       | -    | FC   | :3H  | ·    |      |      |
| Bit     | Descriptio | n     |      |      |      |      |      |      |

#### Table 36. Interrupt Request 1 Register (IRQ1)

| Bit          | Description                                                                                                                                                                                          |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]<br>PA7I  | <b>Port A7</b><br>0 = No interrupt request is pending for GPIO Port A.<br>1 = An interrupt request from GPIO Port A.                                                                                 |
| [6]<br>PA6CI | Port A6 or Comparator Interrupt Request<br>0 = No interrupt request is pending for GPIO Port A or comparator.<br>1 = An interrupt request from GPIO Port A or comparator.                            |
| [5]<br>PAxl  | <ul> <li>Port A Pin x Interrupt Request</li> <li>0 = No interrupt request is pending for GPIO Port A pin x.</li> <li>1 = An interrupt request from GPIO Port A pin x is awaiting service.</li> </ul> |
| Note: x      | indicates the specific GPIO port pin number (5–0).                                                                                                                                                   |

# **Shared Interrupt Select Register**

The shared interrupt select (IRQSS) register determines the source of the PADxS interrupts. See Table 48. The shared interrupt select register selects between Port A and alternate sources for the individual interrupts.

Because these shared interrupts are edge-triggered, it is possible to generate an interrupt just by switching from one shared source to another. For this reason, an interrupt must be disabled before switching between sources.

| Bit     | 7        | 6     | 5   | 4   | 3    | 2     | 1   | 0   |
|---------|----------|-------|-----|-----|------|-------|-----|-----|
| Field   | Reserved | PA6CS |     |     | Rese | erved |     |     |
| RESET   | 0        | 0     | 0   | 0   | 0    | 0     | 0   | 0   |
| R/W     | R/W      | R/W   | R/W | R/W | R/W  | R/W   | R/W | R/W |
| Address |          |       |     | FC  | EH   |       |     |     |

#### Table 48. Shared Interrupt Select Register (IRQSS)

| Bit   | Description                                                                     |
|-------|---------------------------------------------------------------------------------|
| [7]   | Reserved                                                                        |
|       | This bit is reserved and must be programmed to 0.                               |
| [6]   | PA6/Comparator Selection                                                        |
| PA6CS | 0 = PA6 is used for the interrupt caused by PA6CS interrupt request.            |
|       | 1 = The comparator is used for the interrupt caused by PA6CS interrupt request. |
| [5:0] | Reserved                                                                        |
|       | These registers are reserved and must be programmed to 000000.                  |

reload. For the timer output to make a state change at a ONE-SHOT time-out (rather than a single cycle pulse), first set the TPOL bit in the Timer Control Register to the start value before enabling ONE-SHOT Mode. After starting the timer, set TPOL to the opposite bit value.

Observe the following steps for configuring a timer for ONE-SHOT Mode and for initiating the count:

- 1. Write to the Timer Control Register to:
  - Disable the timer
  - Configure the timer for ONE-SHOT Mode
  - Set the prescale value
  - Set the initial output level (High or Low) if using the timer output Alternate function
- 2. Write to the Timer High and Low Byte registers to set the starting count value.
- 3. Write to the Timer Reload High and Low Byte registers to set the reload value.
- 4. If appropriate, enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.
- 5. If using the timer output function, configure the associated GPIO port pin for the timer output alternate function.
- 6. Write to the Timer Control Register to enable the timer and initiate counting.

In ONE-SHOT Mode, the system clock always provides the timer input. The timer period is calculated with the following equation:

One-Shot Mode Time-Out Period (s) =  $\frac{(\text{Reload Value} - \text{Start Value}) \times \text{Prescale}}{\text{System Clock Frequency (Hz)}}$ 

#### **CONTINUOUS Mode**

In CONTINUOUS Mode, the timer counts up to the 16-bit reload value stored in the Timer Reload High and Low Byte registers. The timer input is the system clock. Upon reaching the reload value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and the counting resumes. Additionally, if the timer output alternate function is enabled, the timer output pin changes state (from Low to High or from High to Low) at timer reload.

Observe the following steps for configuring a timer for CONTINUOUS Mode and for initiating the count:

1. Write to the Timer Control Register to:

tion and reload events. The user can configure the timer interrupt to be generated only at the input deassertion event or the reload event by setting the TICONFIG field of the TxCTL1 Register.

- 5. Configure the associated GPIO port pin for the timer input alternate function.
- 6. Write to the Timer Control Register to enable the timer.
- 7. Assert the timer input signal to initiate the counting.

#### **CAPTURE/COMPARE Mode**

In CAPTURE/COMPARE Mode, the timer begins counting on the first external timer input transition. The acceptable transition (rising edge or falling edge) is set by the TPOL bit in the Timer Control Register. The timer input is the system clock.

Every subsequent acceptable transition (after the first) of the timer input signal, captures the current count value. The capture value is written to the timer PWM High and Low Byte registers. When the capture event occurs, an interrupt is generated, the count value in the Timer High and Low Byte registers is reset to 0001H and the counting resumes. The INPCAP bit in the TxCTL1 Register is set to indicate that the timer interrupt is caused by an input capture event.

If no capture event occurs, the timer counts up to the 16-bit compare value stored in the Timer Reload High and Low Byte registers. Upon reaching the compare value, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. The INPCAP bit in the TxCTL1 Register is cleared to indicate that the timer interrupt has not been caused by an input capture event.

Observe the following steps for configuring a timer for CAPTURE/COMPARE Mode and for initiating the count:

- 1. Write to the Timer Control Register to:
  - Disable the timer
  - Configure the timer for CAPTURE/COMPARE Mode.
  - Set the prescale value.
  - Set the capture edge (rising or falling) for the timer input.
- 2. Write to the Timer High and Low Byte registers to set the starting count value (typically 0001H).
- 3. Write to the Timer Reload High and Low Byte registers to set the compare value.
- 4. Enable the timer interrupt and set the timer interrupt priority by writing to the relevant interrupt registers.By default, the timer interrupt are generated for both input capture and Reload events. The user can configure the timer interrupt to be generated only at the input capture event or the reload event by setting TICONFIG field of the TxCTL1 Register.
- 5. Configure the associated GPIO port pin for the timer input alternate function.

# **Timer Control Register Definitions**

This section defines the features of the following Timer Control registers. <u>Timer 0–1 High and Low Byte Registers</u>: see page 83

Timer Reload High and Low Byte Registers: see page 85

Timer 0-1 PWM High and Low Byte Registers: see page 86

Timer 0-1 Control Registers: see page 87

# Timer 0–1 High and Low Byte Registers

The Timer 0–1 High and Low Byte (TxH and TxL) registers, shown in Tables 50 and 51, contain the current 16-bit timer count value. When the timer is enabled, a read from TxH causes the value in TxL to be stored in a temporary holding register. A read from TxL always returns this temporary register content when the timer is enabled; however, when the timer is disabled, a read from the TxL reads the TxL Register content directly.

Writing to the Timer High and Low Byte registers while the timer is enabled is not recommended. There are no temporary holding registers available for write operations; therefore, simultaneous 16-bit writes are not possible. If either the timer High or Low Byte registers are written during counting, the 8-bit written value is placed in the counter (High or Low byte) at the next clock edge. The counter continues counting from the new value.

| Bit     | 7   | 6          | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|---------|-----|------------|-----|-----|-----|-----|-----|-----|--|--|
| Field   |     |            |     | Т   | Н   |     |     |     |  |  |
| RESET   | 0   | 0          | 0   | 0   | 0   | 0   | 0   | 0   |  |  |
| R/W     | R/W | R/W        | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Address |     | F00H, F08H |     |     |     |     |     |     |  |  |

Table 50. Timer 0–1 High Byte Register (TxH)

| Table 51 | . Timer ( | )–1 Low | Byte Re | egister ( | ГхL) |
|----------|-----------|---------|---------|-----------|------|
|          |           |         |         |           |      |

| Bit     | 7   | 6          | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|---------|-----|------------|-----|-----|-----|-----|-----|-----|--|--|
| Field   |     |            |     | Т   | Ľ   |     |     |     |  |  |
| RESET   | 0   | 0          | 0   | 0   | 0   | 0   | 0   | 1   |  |  |
| R/W     | R/W | R/W        | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Address |     | F01H, F09H |     |     |     |     |     |     |  |  |

#### **WDT Reset in Normal Operation**

If configured to generate a reset when a time-out occurs, the Watchdog Timer forces the device into the System Reset state. The WDT status bit in the Watchdog Timer Control Register is set to 1. See *the* <u>Reset and Stop Mode Recovery</u> *chapter on page 21* for more information about system reset operations.

#### WDT Reset in STOP Mode

If configured to generate a reset when a time-out occurs and the device is in STOP Mode, the Watchdog Timer initiates a Stop Mode Recovery. Both the WDT status bit and the STOP bit in the Watchdog Timer Control Register are set to 1 following WDT time-out in STOP Mode. See *the* <u>Reset and Stop Mode Recovery</u> *chapter on page 21* for more information about Stop Mode Recovery operations.

## Watchdog Timer Reload Unlock Sequence

Writing the unlock sequence to the Watchdog Timer (WDTCTL) Control Register address, unlocks the three Watchdog Timer Reload Byte registers (WDTU, WDTH and WDTL) to allow changes to the time-out period. These write operations to the WDTCTL Register address produce no effect on the bits in the WDTCTL Register. The locking mechanism prevents spurious writes to the reload registers.

The following sequence is required to unlock the Watchdog Timer Reload Byte registers (WDTU, WDTH and WDTL) for write access:

- 1. Write 55H to the Watchdog Timer Control Register (WDTCTL).
- 2. Write AAH to the Watchdog Timer Control Register (WDTCTL).
- 3. Write the Watchdog Timer Reload Upper Byte Register (WDTU).
- 4. Write the Watchdog Timer Reload High Byte Register (WDTH).
- 5. Write the Watchdog Timer Reload Low Byte Register (WDTL).

All three Watchdog Timer Reload registers must be written in the order listed above. There must be no other register writes between each of these operations. If a register write occurs, the lock state machine resets and no further writes can occur unless the sequence is restarted. The value in the Watchdog Timer Reload registers is loaded into the counter when the Watchdog Timer is first enabled and every time a WDT instruction is executed. bits can only be set to 1. Thus, sectors can be protected, but not unprotected, via register write operations. Writing a value other than 5EH to the Flash Control Register deselects the Flash Sector Protect Register and reenables access to the Page Select Register. Observe the following procedure to setup the Flash Sector Protect Register from user code:

- 1. Write 00H to the Flash Control Register to reset the Flash Controller.
- 2. Write 5EH to the Flash Control Register to select the Flash Sector Protect Register.
- 3. Read and/or write the Flash Sector Protect Register which is now at Register File address FF9H.
- 4. Write 00H to the Flash Control Register to return the Flash Controller to its reset state.

The Sector Protect Register is initialized to 0 on reset, putting each sector into an unprotected state. When a bit in the Sector Protect Register is written to 1, the corresponding sector can no longer be written or erased. After setting a bit in the Sector Protect Register, the bit cannot be cleared by the user.

## **Byte Programming**

Flash memory is enabled for byte programming after unlocking the Flash Controller and successfully enabling either mass erase or page erase. When the Flash Controller is unlocked and mass erase is successfully enabled, all of the program memory locations are available for byte programming. In contrast, when the Flash Controller is unlocked and page erase is successfully enabled, only the locations of the selected page are available for byte programming. An erased Flash byte contains all 1's (FFH). The programming operation can only be used to change bits from 1 to 0. To change a Flash bit (or multiple bits) from 0 to 1 requires execution of either the page erase or mass erase commands.

Byte programming can be accomplished using the On-Chip Debugger's write memory command or eZ8 CPU execution of the LDC or LDCI instructions. Refer to the <u>eZ8 CPU</u> <u>Core User Manual (UM0128)</u>, which is available for download on <u>www.zilog.com</u>, for the description of the LDC and LDCI instructions. While the Flash Controller programs the Flash memory, the eZ8 CPU idles, but the system clock and on-chip peripherals continue to operate. To exit programming mode and lock the Flash, write any value to the Flash Control Register, except the mass erase or page erase commands.

**Caution:** The byte at each address within Flash memory cannot be programmed (any bits written to 0) more than twice before an erase cycle occurs.

# Flash Option Bit Control Register Definitions

This section briefly describes the features of the Trim Bit Address and Data registers.

## **Trim Bit Address Register**

The Trim Bit Address Register, shown in Table 78, contains the target address to access the trim option bits. Trim bit addresses in the range 00h–1Fh map to the information area at addresses 20h–3Fh, as shown in Table 79.

| Bit     | 7   | 6                           | 5     | 4             | 3           | 2         | 1 | 0 |  |  |
|---------|-----|-----------------------------|-------|---------------|-------------|-----------|---|---|--|--|
| Field   |     |                             | TRMAD | R: Trim Bit A | ddress (00H | l to 1FH) |   |   |  |  |
| RESET   | 0   | 0                           | 0     | 0             | 0           | 0         | 0 | 0 |  |  |
| R/W     | R/W | R/W R/W R/W R/W R/W R/W R/W |       |               |             |           |   |   |  |  |
| Address |     | FF6H                        |       |               |             |           |   |   |  |  |

#### Table 78. Trim Bit Address Register (TRMADR)

| Table 79. T    | rim Bit Address Map             |
|----------------|---------------------------------|
| Trim Bit Addro | Information Area<br>ess Address |
| 00h            | 20h                             |
| 01h            | 21h                             |
| 02h            | 22h                             |
| 03h            | 23h                             |
| :              | :                               |
| 1Fh            | 3Fh                             |

#### Table 79. Trim Bit Address Map

## **Trim Bit Data Register**

The Trim Bit Data Register, shown in Table 80, contains the read or write data to access the trim option bits.

## **Byte Read**

To read a byte from the NVDS array, user code must first push the address onto the stack. User code issues a CALL instruction to the address of the byte-read routine ( $0 \times 2000$ ). At the return from the subroutine, the read byte resides in working register R0 and the read status byte resides in working register R1. The bit fields of this status byte are defined in Table 92. Additionally, the user code should pop the address byte off the stack.

The read routine uses 16 bytes of stack space in addition to the one byte of address pushed by the user code. Sufficient memory must be available for this stack usage.

Due to the Flash memory architecture, NVDS reads exhibit a nonuniform execution time. A read operation takes between  $71 \mu s$  and  $258 \mu s$  (assuming a 20MHz system clock). Slower system clock speeds result in proportionally higher execution times.

NVDS byte reads from invalid addresses (those exceeding the NVDS array size) return  $0 \times ff$ . Illegal read operations have a  $6 \mu s$  execution time.

The status byte returned by the NVDS read routine is zero for a successful read. If the status byte is nonzero, there is a corrupted value in the NVDS array at the location being read. In this case, the value returned in R0 is the byte most recently written to the array that does not have an error.

| Bit              | 7                                                                                                                                                                                                                              | 6                         | 5               | 4           | 3        | 2  | 1      | 0        |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------|-------------|----------|----|--------|----------|--|--|
| Field            |                                                                                                                                                                                                                                | Reserved                  |                 | DE          | Reserved | FE | IGADDR | Reserved |  |  |
| Default<br>Value | 0                                                                                                                                                                                                                              | 0                         | 0               | 0           | 0        | 0  | 0      | 0        |  |  |
| Bit              | Descriptio                                                                                                                                                                                                                     | n                         |                 |             |          |    |        |          |  |  |
| [7:5]            | Reserved<br>These bits are reserved and must be programmed to 000.                                                                                                                                                             |                           |                 |             |          |    |        |          |  |  |
| [4]<br>DE        | <b>Data Error</b><br>When reading an NVDS address, if an error is found in the latest data corresponding to this NVDS address, this bit is set to 1. NVDS source code steps forward until it finds valid data at this address. |                           |                 |             |          |    |        |          |  |  |
| [3]              | Reserved<br>This bit is re                                                                                                                                                                                                     | eserved and               | must be pro     | ogrammed t  | o 0.     |    |        |          |  |  |
| [2]<br>FE        | Flash Erro<br>If a Flash e                                                                                                                                                                                                     | <b>r</b><br>rror is detec | ted, this bit i | s set to 1. |          |    |        |          |  |  |
| [1]<br>IGADDR    | <b>Illegal Address</b><br>When NVDS byte reads from invalid addresses (those exceeding the NVDS array size) occur, this bit is set to 1.                                                                                       |                           |                 |             |          |    |        |          |  |  |
| [0]              | Reserved<br>This bit is re                                                                                                                                                                                                     | eserved and               | must be pro     | ogrammed t  | o 0.     |    |        |          |  |  |

Table 92. Read Status Byte

#### Z8 Encore!<sup>®</sup> F0830 Series Product Specification

# **Internal Precision Oscillator**

The Internal Precision Oscillator (IPO) is designed for use without external components. The user can either manually trim the oscillator for a nonstandard frequency or use the automatic factory-trimmed version to achieve a 5.53 MHz frequency with  $\pm 4\%$  accuracy and 45%~55% duty cycle over the operating temperature and supply voltage of the device. The maximum start-up time of the IPO is 25µs. IPO features include:

- On-chip RC oscillator that does not require external components
- Output frequency of either 5.53 MHz or 32.8kHz (contains both a FAST and a SLOW mode)
- Trimming possible through Flash option bits, with user override
- Elimination of crystals or ceramic resonators in applications where high timing accuracy is not required

# Operation

The internal oscillator is an RC relaxation oscillator with a minimized sensitivity to power supply variations. By using ratio-tracking thresholds, the effect of power supply voltage is cancelled out. The dominant source of oscillator error is the absolute variance of chip-level fabricated components, such as capacitors. An 8-bit trimming register, incorporated into the design, compensates for absolute variation of oscillator frequency. Once trimmed, the oscillator frequency is stable and does not require subsequent calibration. Trimming was performed during manufacturing and is not necessary for the user to repeat unless a frequency other than 5.53 MHz (FAST mode) or 32.8 kHz (SLOW mode) is required.

**Note:** The user can power down the IPO block for minimum system power.

By default, the oscillator is configured through the Flash option bits. However, the user code can override these trim values, as described in *the* <u>Trim Bit Address Space</u> *section on page 129*.

Select one of two frequencies for the oscillator: 5.53 MHz or 32.8 kHz, using the OSCSEL bits described in the <u>Oscillator Control</u> chapter on page 151.

|   | Lower Nibble (Hex) |            |            |            |              |               |              |            |             |             |      |          |        |       |     |             |
|---|--------------------|------------|------------|------------|--------------|---------------|--------------|------------|-------------|-------------|------|----------|--------|-------|-----|-------------|
|   | 0                  | 1          | 2          | 3          | 4            | 5             | 6            | 7          | 8           | 9           | А    | В        | С      | D     | Е   | F           |
|   | 1.1                | 2.2        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         | 2.3  | 2.2      | 2.2    | 3.2   | 1.2 | 1.2         |
| 0 | BRK                | SRP        | ADD        | ADD        |              |               |              |            |             |             |      | JR       |        | JP    | INC | NOP         |
|   | 22                 | 2.3        | 23         | 2.4        | 33           | 3.4           | 33           | 3.4        | 4 3         | 13          | 11,7 | 00,7     | 11,111 | CC,DA |     | See 2nd     |
| 1 | RLC                | RLC        | ADC        | ADC        | ADC          | ADC           | ADC          | ADC        | ADCX        | ADCX        |      |          |        |       |     | Op Code     |
|   | R1                 | IR1        | r1,r2      | r1,lr2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     | Мар         |
|   | 2.2                | 2.3        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         |      |          |        |       |     |             |
| 2 |                    | INC<br>IR1 | 50B        | 50B        | 50B<br>R2 R1 | SUB<br>IR2 R1 | SUB<br>R1 IM |            | SUBX        | SUBX        |      |          |        |       |     |             |
|   | 22                 | 2.3        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         |      |          |        |       |     |             |
| 3 | DEC                | DEC        | SBC        | SBC        | SBC          | SBC           | SBC          | SBC        | SBCX        | SBCX        |      |          |        |       |     |             |
|   | R1                 | IR1        | r1,r2      | r1,lr2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     |             |
|   | 2.2                | 2.3        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         |      |          |        |       |     |             |
| 4 | R1                 | IR1        | r1 r2      | r1 lr2     | 82 R1        | IR2 R1        |              |            | ER2 ER1     |             |      |          |        |       |     |             |
|   | 2.2                | 2.3        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         |      |          |        |       |     | 1.2         |
| 5 | POP                | POP        | AND        | AND        | AND          | AND           | AND          | AND        | ANDX        | ANDX        |      |          |        |       |     | WDT         |
|   | R1                 | IR1        | r1,r2      | r1,Ir2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     |             |
| 6 | 2.2<br>COM         | 2.3<br>COM | 2.3<br>TCM | 2.4<br>TCM | 3.3<br>TCM   | 3.4<br>TCM    | 3.3<br>TCM   | 3.4<br>TCM | 4.3<br>TCMX | 4.3<br>TCMX |      |          |        |       |     | 1.2<br>STOP |
| 0 | R1                 | IR1        | r1,r2      | r1,lr2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     | 0101        |
|   | 2.2                | 2.3        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         |      |          |        |       |     | 1.2         |
| 7 | PUSH               | PUSH       | ТМ         | ТМ         | ТМ           | ТМ            | ТМ           | ТМ         | тмх         | тмх         |      |          |        |       |     | HALT        |
|   | R2                 | IR2        | r1,r2      | r1,lr2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     | 4.0         |
| 8 | DECW               | DECW       | LDE        | LDEI       | LDX          | LDX           | LDX          | LDX        | LDX         | LDX         |      |          |        |       |     | 1.2<br>DI   |
| • | RR1                | IRR1       | r1,Irr2    | lr1,lrr2   | r1,ER2       | lr1,ER2       | IRR2,R1      | IRR2,IR1   | r1,rr2,X    | rr1,r2,X    |      |          |        |       |     |             |
|   | 2.2                | 2.3        | 2.5        | 2.9        | 3.2          | 3.3           | 3.4          | 3.5        | 3.3         | 3.5         |      |          |        |       |     | 1.2         |
| 9 | RL                 | RL         | LDE        |            |              |               |              |            |             |             |      |          |        |       |     | EI          |
|   | 2.5                | 2.6        | 23         | 2.4        | 3.3          | 112,EKT       | 33           | 3.4        | 11,12,7     | 11,112,1    |      |          |        |       |     | 1.4         |
| А | INCW               | INCW       | ĈP         | ĈP         | CP           | CP            | CP           | ČP         | CPX         | CPX         |      |          |        |       |     | RET         |
|   | RR1                | IRR1       | r1,r2      | r1,Ir2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     |             |
| Б | 2.2                | 2.3        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         |      |          |        |       |     | 1.5         |
| в | R1                 | IR1        | r1.r2      | r1.lr2     | R2.R1        | IR2.R1        | R1.IM        | IR1.IM     | ER2.ER1     | IM.ER1      |      |          |        |       |     | INET        |
|   | 2.2                | 2.3        | 2.5        | 2.9        | 2.3          | 2.9           | ,            | 3.4        | 3.2         | ,           |      |          |        |       |     | 1.2         |
| С | RRC                | RRC        | LDC        | LDCI       | JP           | LDC           |              | LD         | PUSHX       |             |      |          |        |       |     | RCF         |
|   | R1                 | IR1        | r1,Irr2    | lr1,lrr2   | IRR1         | lr1,lrr2      |              | r1,r2,X    | ER2         |             |      |          |        |       |     |             |
| П | 2.2<br>SRA         | 2.3<br>SRA | 2.5        | 2.9        | 2.6<br>CALL  | 2.2<br>BSWAP  | 3.3<br>CALL  | 3.4        | 3.2<br>POPX |             |      |          |        |       |     | 1.2<br>SCF  |
| U | R1                 | IR1        | r2,Irr1    | Ir2,Irr1   | IRR1         | R1            | DA           | r2,r1,X    | ER1         |             |      |          |        |       |     | 001         |
|   | 2.2                | 2.3        | 2.2        | 2.3        | 3.2          | 3.3           | 3.2          | 3.3        | 4.2         | 4.2         |      |          |        |       |     | 1.2         |
| Е | RR                 | RR         | BIT        | LD         | LD           | LD            | LD           | LD         | LDX         | LDX         |      |          |        |       |     | CCF         |
|   | R1                 | IR1        | p,b,r1     | r1,lr2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     |             |
| F | SWAP               | SWAP       | TRAP       | 2.3<br>LD  | MULT         | 3.3<br>LD     | 3.3<br>BTJ   | 3.4<br>BTJ |             |             |      | <b>b</b> | 🚽      | 🚽     | 🚽   |             |
| • | R1                 | IR1        | Vector     | lr1 r2     | RR1          | R2 IR1        | n h r1 X     | n h lr1 X  |             |             |      | V        |        |       |     |             |

## Figures 29 and 30 provide information about each of the eZ8 CPU instructions.

Figure 29. First Op Code Map

Upper Nibble (Hex)

# **AC Characteristics**

The section provides information about the AC characteristics and timing. All AC timing information assumes a standard load of 50pF on all outputs.

|                     |                                            | V <sub>DD</sub> = 2<br>T <sub>A</sub> = 0°C | .7 to 3.6V<br>C to +70°C | V <sub>DD</sub> = 2.7<br>T <sub>A</sub> = -4<br>+10 | 7 to 3.6V<br>I0°C to<br>5°C |       |                                                                                                              |
|---------------------|--------------------------------------------|---------------------------------------------|--------------------------|-----------------------------------------------------|-----------------------------|-------|--------------------------------------------------------------------------------------------------------------|
| Symbol              | Parameter                                  | Min                                         | Max                      | Min                                                 | Max                         | Units | Conditions                                                                                                   |
| F <sub>SYSCLK</sub> | System Clock Fre-<br>quency                |                                             |                          | -                                                   | 20.0                        | MHz   | Read-only from Flash memory                                                                                  |
|                     |                                            |                                             |                          | 0.03276<br>8                                        | 20.0                        | MHz   | Program or erasure of the Flash memory                                                                       |
| F <sub>XTAL</sub>   | Crystal Oscillator<br>Frequency            |                                             |                          | 1.0                                                 | 20.0                        | MHz   | System clock frequen-<br>cies below the crystal<br>oscillator minimum<br>require an external                 |
| F <sub>IPO</sub>    | Internal Precision<br>Oscillator Frequency |                                             |                          | 0.03276<br>8                                        | 5.5296                      | MHz   | Oscillator is <b>not</b> adjust-<br>able over the entire<br>range. User may select<br>Min or Max value only. |
| F <sub>IPO</sub>    | Internal Precision<br>Oscillator Frequency |                                             |                          | 5.31                                                | 5.75                        | MHz   | High speed with trim-<br>ming                                                                                |
| F <sub>IPO</sub>    | Internal Precision<br>Oscillator Frequency |                                             |                          | 4.15                                                | 6.91                        | MHz   | High speed without trimming                                                                                  |
| F <sub>IPO</sub>    | Internal Precision<br>Oscillator Frequency |                                             |                          | 30.7                                                | 33.3                        | KHz   | Low speed with trim-<br>ming                                                                                 |
| F <sub>IPO</sub>    | Internal Precision<br>Oscillator Frequency |                                             |                          | 24                                                  | 40                          | KHz   | Low speed without trimming                                                                                   |
| T <sub>XIN</sub>    | System Clock<br>Period                     |                                             |                          | 50                                                  | -                           | ns    | T <sub>CLK</sub> = 1/F <sub>syscik</sub>                                                                     |
| T <sub>XINH</sub>   | System Clock High<br>Time                  |                                             |                          | 20                                                  | 30                          | ns    | T <sub>CLK</sub> = 50 ns                                                                                     |
| T <sub>XINL</sub>   | System Clock Low<br>Time                   |                                             |                          | 20                                                  | 30                          | ns    | T <sub>CLK</sub> = 50 ns                                                                                     |

#### **Table 117. AC Characteristics**

|                             | V <sub>DD</sub><br>T <sub>A</sub> = | = 2.7 to<br>0°C to + | 3.6V<br>70°C | V <sub>DD</sub> = 2.7 to 3.6V<br>T <sub>A</sub> = -40°C to +105°C |     |     |        |                                                 |
|-----------------------------|-------------------------------------|----------------------|--------------|-------------------------------------------------------------------|-----|-----|--------|-------------------------------------------------|
| Parameter                   | Min                                 | Тур                  | Max          | Min                                                               | Тур | Мах | Units  | Notes                                           |
| NVDS Byte Read<br>Time      |                                     |                      |              | 71                                                                | -   | 258 | μs     | Withsystemclockat<br>20MHz                      |
| NVDS Byte Pro-<br>gram Time |                                     |                      |              | 126                                                               | -   | 136 | μs     | Withsystemclockat<br>20MHz                      |
| Data Retention              |                                     |                      |              | 10                                                                | _   | _   | years  | 25°C                                            |
| Endurance                   |                                     |                      |              | 100,000                                                           | _   | -   | cycles | Cumulative write<br>cycles for entire<br>memory |

#### Table 121. Nonvolatile Data Storage

**Note:** For every 200 writes, a maintenance operation is necessary. In this rare occurrence, the write can take up to 58 ms to complete.

#### Table 122. Analog-to-Digital Converter Electrical Characteristics and Timing

|                  |                                                 | V <sub>DD</sub><br>T <sub>A</sub> = | = 2.7 to<br>0°C to ⊦ | 3.6V<br>⊦70°C | V <sub>DD</sub><br>T <sub>A</sub> = -4 | = 2.7 to<br>40°C to | 3.6V<br>+105°C |       |                |
|------------------|-------------------------------------------------|-------------------------------------|----------------------|---------------|----------------------------------------|---------------------|----------------|-------|----------------|
| Symbol           | Parameter                                       | Min                                 | Тур                  | Max           | Min                                    | Тур                 | Max            | Units | Conditions     |
|                  | Resolution                                      |                                     |                      |               | _                                      | 10                  | _              | bits  |                |
|                  | Differential<br>Nonlinearity (DNL) <sup>1</sup> |                                     |                      |               | -1                                     | -                   | +4             | LSB   |                |
|                  | Integral<br>Nonlinearity (INL) <sup>1</sup>     |                                     |                      |               | -5                                     | -                   | +5             | LSB   |                |
|                  | Gain Error                                      |                                     |                      |               |                                        | 15                  |                | LSB   |                |
|                  | Offset Error                                    |                                     |                      |               | -15                                    | _                   | 15             | LSB   | PDIP package   |
|                  | =                                               |                                     |                      |               | -9                                     | _                   | 9              | LSB   | Other packages |
| V <sub>REF</sub> | On chip reference                               |                                     |                      |               | 1.9                                    | 2.0                 | 2.1            | V     |                |
|                  | Active Power<br>Consumption                     |                                     |                      |               |                                        | 4                   |                | mA    |                |
|                  | Power Down<br>Current                           |                                     |                      |               |                                        |                     | 1              | μA    |                |

Note: <sup>1</sup>When the input voltage is lower than 20mV, the conversion error is out of spec.

193

>

#### Hex Address: F09

#### Table 139. Timer 1 Low Byte Register (T1L)

| Bit     | 7   | 6    | 5   | 4   | 3   | 2   | 1   | 0   |  |  |
|---------|-----|------|-----|-----|-----|-----|-----|-----|--|--|
| Field   |     |      |     | Т   | Ľ   |     |     |     |  |  |
| RESET   | 0   | 0    | 0   | 0   | 0   | 0   | 0   | 1   |  |  |
| R/W     | R/W | R/W  | R/W | R/W | R/W | R/W | R/W | R/W |  |  |
| Address |     | F09H |     |     |     |     |     |     |  |  |

#### Hex Address: F0A

#### Table 140. Timer 1 Reload High Byte Register (T1RH)

| Bit     | 7   | 6    | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|---------|-----|------|-----|-----|-----|-----|-----|-----|--|--|--|
| Field   |     |      |     | TF  | RH  |     |     |     |  |  |  |
| RESET   | 1   | 1    | 1   | 1   | 1   | 1   | 1   | 1   |  |  |  |
| R/W     | R/W | R/W  | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |
| Address |     | FOAH |     |     |     |     |     |     |  |  |  |

#### Hex Address: F0B

#### Table 141. Timer 1 Reload Low Byte Register (T1RL)

| Bit     | 7    | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|---------|------|-----|-----|-----|-----|-----|-----|-----|--|
| Field   |      | TRL |     |     |     |     |     |     |  |
| RESET   | 1    | 1   | 1   | 1   | 1   | 1   | 1   | 1   |  |
| R/W     | R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Address | FOBH |     |     |     |     |     |     |     |  |

#### Hex Address: F0C

#### Table 142. Timer 1 PWM High Byte Register (T1PWMH)

| Bit     | 7    | 6    | 5   | 4   | 3   | 2   | 1   | 0   |  |
|---------|------|------|-----|-----|-----|-----|-----|-----|--|
| Field   |      | PWMH |     |     |     |     |     |     |  |
| RESET   | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   |  |
| R/W     | R/W  | R/W  | R/W | R/W | R/W | R/W | R/W | R/W |  |
| Address | FOCH |      |     |     |     |     |     |     |  |

#### Hex Address: FC5

| Table 162. IF | RQ1 Enable | Low Bit R | Register (I | RQ1ENL) |
|---------------|------------|-----------|-------------|---------|
|---------------|------------|-----------|-------------|---------|

| Bit     | 7      | 6       | 5      | 4      | 3      | 2      | 1      | 0      |  |
|---------|--------|---------|--------|--------|--------|--------|--------|--------|--|
| Field   | PA7ENL | PA6CENL | PA5ENL | PA4ENL | PA3ENL | PA2ENL | PA1ENL | PA0ENL |  |
| RESET   | 0      | 0       | 0      | 0      | 0      | 0      | 0      | 0      |  |
| R/W     | R/W    | R/W     | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |  |
| Address | FC5H   |         |        |        |        |        |        |        |  |

#### Hex Address: FC6

#### Table 163. Interrupt Request 2 Register (IRQ2)

| Bit     | 7        | 6   | 5   | 4   | 3    | 2    | 1    | 0    |  |
|---------|----------|-----|-----|-----|------|------|------|------|--|
| Field   | Reserved |     |     |     | PC3I | PC2I | PC1I | PC0I |  |
| RESET   | 0        | 0   | 0   | 0   | 0    | 0    | 0    | 0    |  |
| R/W     | R/W      | R/W | R/W | R/W | R/W  | R/W  | R/W  | R/W  |  |
| Address | FC6H     |     |     |     |      |      |      |      |  |

### Hex Address: FC7

#### Table 164. IRQ2 Enable High Bit Register (IRQ2ENH)

| Bit     | 7        | 6   | 5   | 4   | 3     | 2     | 1     | 0     |  |
|---------|----------|-----|-----|-----|-------|-------|-------|-------|--|
| Field   | Reserved |     |     |     | C3ENH | C2ENH | C1ENH | C0ENH |  |
| RESET   | 0        | 0   | 0   | 0   | 0     | 0     | 0     | 0     |  |
| R/W     | R/W      | R/W | R/W | R/W | R/W   | R/W   | R/W   | R/W   |  |
| Address | FC7H     |     |     |     |       |       |       |       |  |

#### Hex Address: FC8

#### Table 165. IRQ2 Enable Low Bit Register (IRQ2ENL)

| Bit     | 7    | 6    | 5     | 4   | 3     | 2     | 1     | 0     |  |
|---------|------|------|-------|-----|-------|-------|-------|-------|--|
| Field   |      | Rese | erved |     | C3ENL | C2ENL | C1ENL | C0ENL |  |
| RESET   | 0    | 0    | 0     | 0   | 0     | 0     | 0     | 0     |  |
| R/W     | R/W  | R/W  | R/W   | R/W | R/W   | R/W   | R/W   | R/W   |  |
| Address | FC8H |      |       |     |       |       |       |       |  |

#### Z8 Encore!<sup>®</sup> F0830 Series Product Specification

232

compare - extended addressing 166 compare mode 89 compare with carry 166 compare with carry - extended addressing 166 complement 169 complement carry flag 167, 168 condition code 164 continuous mode 89 Control Registers 14, 17 counter modes 89 CP 166 CPC 166 **CPCX 166** CPU and peripheral overview 4 CPU control instructions 168 CPX 166 current measurement architecture 98 operation 99 Customer Feedback Form 239 **Customer Information 239** 

# D

DA 164, 166 data memory 16 DC characteristics 185 debugger, on-chip 139 **DEC 166** decimal adjust 166 decrement 166 decrement and jump non-zero 169 decrement word 166 **DECW 166** destination operand 165 device, port availability 33 DI 168 direct address 164 disable interrupts 168 **DJNZ 169** dst 165

# Ε

EI 168 electrical characteristics 184 GPIO input data sample timing 195 watch-dog timer 194 electrical noise 98 enable interrupt 168 ER 164 extended addressing register 164 external pin reset 25 eZ8 CPU features 4 eZ8 CPU instruction classes 166 eZ8 CPU instruction notation 164 eZ8 CPU instruction set 162 eZ8 CPU instruction summary 171

# F

FCTL register 119, 126, 127, 228 features, Z8 Encore! 1 first opcode map 182 FLAGS 165 flags register 165 flash controller 4 option bit address space 127 option bit configuration - reset 124 program memory address 0000H 127 program memory address 0001H 128 flash memory 108 byte programming 116 code protection 114 configurations 108 control register definitions 118, 126 controller bypass 117 flash control register 119, 126, 127, 228 flash option bits 115 flash status register 120 flow chart 113 frequency high and low byte registers 123 mass erase 117 operation 112 operation timing 114 page erase 117