



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | -                                                         |
| Peripherals                | Brown-out Detect/Reset, LED, POR, PWM, WDT                |
| Number of I/O              | 17                                                        |
| Program Memory Size        | 12KB (12K x 8)                                            |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 256 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 20-DIP (0.300", 7.62mm)                                   |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f1233ph020eg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Х

# List of Figures

| Figure 1.  | Z8 Encore! F0830 Series Block Diagram                                           |
|------------|---------------------------------------------------------------------------------|
| Figure 2.  | Z8F0830 Series in 20-Pin SOIC, SSOP, PDIP Package                               |
| Figure 3.  | Z8F0830 Series in 28-Pin SOIC, SSOP, PDIP Package                               |
| Figure 4.  | Z8F0830 Series in 20-Pin QFN Package                                            |
| Figure 5.  | Z8F0830 Series in 28-Pin QFN Package 10                                         |
| Figure 6.  | Power-On Reset Operation                                                        |
| Figure 7.  | Voltage Brown-Out Reset Operation                                               |
| Figure 8.  | GPIO Port Pin Block Diagram                                                     |
| Figure 9.  | Interrupt Controller Block Diagram                                              |
| Figure 10. | Timer Block Diagram    69                                                       |
| Figure 11. | Analog-to-Digital Converter Block Diagram                                       |
| Figure 12. | ADC Timing Diagram                                                              |
| Figure 13. | ADC Convert Timing                                                              |
| Figure 14. | 1K Flash with NVDS 108                                                          |
| Figure 15. | 2K Flash with NVDS 109                                                          |
| Figure 16. | 4K Flash with NVDS 109                                                          |
| Figure 17. | 8K Flash with NVDS 110                                                          |
| Figure 18. | 12K Flash without NVDS                                                          |
| Figure 19. | Flash Controller Operation Flow Chart                                           |
| Figure 20. | On-Chip Debugger Block Diagram                                                  |
| Figure 21. | Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface,<br>#1 of 2 |
| Figure 22. | Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface,<br>#2 of 2 |
| Figure 23. | OCD Data Format                                                                 |
| Figure 24. | Oscillator Control Clock Switching Flow Chart 156                               |
| Figure 25. | Recommended 20MHz Crystal Oscillator Configuration 158                          |
| Figure 26. | Connecting the On-Chip Oscillator to an External RC Network 159                 |

The analog supply pins (AV<sub>DD</sub> and AV<sub>SS</sub>) are also not available on these parts and are replaced by PB6 and PB7.

At reset, by default, all pins of Port A, B and C are in Input state. The alternate functionality is also disabled, so the pins function as general purpose input ports until programmed otherwise. At power-up, the Port D0 pin defaults to the RESET Alternate function.

The pin configurations listed are preliminary and subject to change based on manufacturing limitations.



Figure 2. Z8F0830 Series in 20-Pin SOIC, SSOP, PDIP Package



Figure 3. Z8F0830 Series in 28-Pin SOIC, SSOP, PDIP Package

| Address (Hex)    | Register Description                  | Mnemonic | Reset (Hex) | Page No.                    |
|------------------|---------------------------------------|----------|-------------|-----------------------------|
| Trim Bit Control | l                                     |          |             |                             |
| FF6              | Trim bit address                      | TRMADR   | 00          | 126                         |
| FF7              | Trim data                             | TRMDR    | XX          | 127                         |
| Flash Memory C   | Controller                            |          |             |                             |
| FF8              | Flash control                         | FCTL     | 00          | 119                         |
| FF8              | Flash status                          | FSTAT    | 00          | 120                         |
| FF9              | Flash page select                     | FPS      | 00          | 121                         |
|                  | Flash sector protect                  | FPROT    | 00          | 122                         |
| FFA              | Flash programming frequency high byte | FFREQH   | 00          | 123                         |
| FFB              | Flash programming frequency low byte  | FFREQL   | 00          | 123                         |
| eZ8 CPU          |                                       |          |             |                             |
| FFC              | Flags                                 | —        | XX          | Refer to the                |
| FFD              | Register pointer                      | RP       | XX          | <u>eZ8 CPU</u><br>Coro Usor |
| FFE              | Stack pointer high byte               | SPH      | XX          | Manual                      |
| FFF              | Stack pointer low byte                | SPL      | XX          | <u>(UM0128)</u>             |
| Note: XX = Undef | ined.                                 |          |             |                             |

### Table 8. Register File Address Map (Continued)

clock and reset signals, the required reset duration may be three or four clock periods. A reset pulse of three clock cycles in duration might trigger a reset and a reset pulse of four cycles in duration always triggers a reset.

While the  $\overline{\text{RESET}}$  input pin is asserted low, the Z8 Encore! F0830 Series devices remain in the Reset state. If the  $\overline{\text{RESET}}$  pin is held low beyond the system reset time-out, the device exits the Reset state on the system clock rising edge following  $\overline{\text{RESET}}$  pin deassertion. Following a system reset initiated by the external  $\overline{\text{RESET}}$  pin, the EXT status bit in the Reset Status (RSTSTAT) Register is set to 1.

### **External Reset Indicator**

During system reset or when enabled by the GPIO logic, the RESET pin functions as an open-drain (active low) RESET mode indicator in addition to the input functionality. This reset output feature allows an Z8 Encore! F0830 Series device to reset other components to which it is connected, even if that reset is caused by internal sources such as POR, VBO or WDT events. See the <u>Port A–D Control Registers</u> section on page 41.

After an internal Reset event occurs, the internal circuitry begins driving the RESET pin low. The  $\overrightarrow{\text{RESET}}$  pin is held low by the internal circuitry until the appropriate delay listed in <u>Table 9</u> (see page 22) has elapsed.

### **On-Chip Debugger Initiated Reset**

A Power-On Reset can be initiated using the On-Chip Debugger by setting the RST bit in the OCD Control Register. The OCD block is not reset, but the remainder of the chip goes through a normal system reset. The RST bit automatically clears during the system reset. Following the system reset, the POR bit in the Reset Status (RSTSTAT) Register is set.

# Stop Mode Recovery

The device enters the STOP Mode when the STOP instruction is executed by the eZ8 CPU. See the <u>Low-Power Modes</u> chapter on page 30 for detailed STOP Mode information. During Stop Mode Recovery, the CPU is held in reset for about 66 IPO cycles if the crystal oscillator is disabled or about 5000 cycles if it is enabled.

Stop Mode Recovery does not affect the on-chip registers other than the Reset Status (RSTSTAT) Register and the Oscillator Control Register (OSCCTL). After any Stop Mode Recovery, the IPO is enabled and selected as the system clock. If another system clock source is required or IPO disabling is required, the Stop Mode Recovery code must reconfigure the oscillator control block such that the correct system clock source is enabled and selected.

# Architecture

Figure 8 displays a simplified block diagram of a GPIO port pin. In this figure, the ability to accommodate alternate functions and variable port current drive strength is not displayed.





# **GPIO Alternate Functions**

Many of the GPIO port pins can be used for general purpose input/output and access to onchip peripheral functions such as the timers and serial communication devices. The Port A–D Alternate Function subregisters configure these pins for either GPIO or Alternate function operation. When a pin is configured for Alternate function, control of the port pin direction (input/output) is passed from the Port A–D data direction registers to the Alternate function assigned to this pin. <u>Table 16</u> on page 36 lists the alternate functions possible with each port pin. The alternate function associated at a pin is defined through Alternate Function subregisters AFS1 and AFS2.

The crystal oscillator functionality is not controlled by the GPIO block. When the crystal oscillator is enabled in the oscillator control block, the GPIO functionality of PA0 and PA1 is overridden. In that case, pins PA0 and PA1 functions as input and output for the crystal oscillator.

# LED Drive Level Low Register

The LED Drive Level Low Register, shown in Table 33, contains two control bits for each Port C pin. These two bits select one of four programmable current drive levels for each Port C pin. Each pin is individually programmable.

| Bit     | 7               | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |  |
|---------|-----------------|-----|-----|-----|-----|-----|-----|-----|--|--|--|--|
| Field   | LEDLVLL[7:0]    |     |     |     |     |     |     |     |  |  |  |  |
| RESET   | 0 0 0 0 0 0 0 0 |     |     |     |     |     |     |     |  |  |  |  |
| R/W     | R/W             | R/W | R/W | R/W | R/W | R/W | R/W | R/W |  |  |  |  |
| Address |                 |     |     | F8  | 4H  |     |     |     |  |  |  |  |
|         |                 |     |     |     |     |     |     |     |  |  |  |  |

#### Table 33. LED Drive Level Low Register (LEDLVLL)

| Bit     | Description                                                                                  |
|---------|----------------------------------------------------------------------------------------------|
| [7:0]   | LED Level Low Bits                                                                           |
| LEDLVLL | {LEDLVLH, LEDLVLL} select one of four programmable current drive levels for each Port C pin. |
|         | 00 = 3mA.                                                                                    |
|         | 01 = 7 mA.                                                                                   |
|         | 10 = 13mA.                                                                                   |
|         | 11 = 20mA.                                                                                   |

# **Interrupt Request 0 Register**

The Interrupt Request 0 (IRQ0) Register, shown in Table 35 stores the interrupt requests for both vectored and polled interrupts. When a request is sent to the Interrupt Controller, the corresponding bit in the IRQ0 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the Interrupt Controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 0 Register to determine if any interrupt requests are pending.

| Bit     | 7           | 6   | 5   | 4   | 3           | 2 | 1      | 0 |  |  |  |  |
|---------|-------------|-----|-----|-----|-------------|---|--------|---|--|--|--|--|
| Field   | Reserved    | T1I | TOI |     | Reserved /  |   |        |   |  |  |  |  |
| RESET   | 0           | 0   | 0   | 0   | 0 0 0 0     |   |        |   |  |  |  |  |
| R/W     | R/W         | R/W | R/W | R/W | R/W R/W R/W |   |        |   |  |  |  |  |
| Address |             |     |     | FC  | ОH          |   | •<br>• |   |  |  |  |  |
| Bit     | Description | n   |     |     |             |   |        |   |  |  |  |  |

### Table 35. Interrupt Request 0 Register (IRQ0)

| Bit         | Description                                                                                                                                                                                                             |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]         | Reserved<br>This bit is reserved and must be programmed to 0.                                                                                                                                                           |
| [6]<br>T1I  | Timer 1 Interrupt Request         0 = No interrupt request is pending for timer 1.         1 = An interrupt request from timer 1 is awaiting service.                                                                   |
| [5]<br>T0I  | <ul> <li>Timer 0 Interrupt Request</li> <li>0 = No interrupt request is pending for timer 0.</li> <li>1 = An interrupt request from timer 0 is awaiting service.</li> </ul>                                             |
| [4:1]       | <b>Reserved</b><br>These registers are reserved and must be programmed to 0000.                                                                                                                                         |
| [0]<br>ADCI | <ul> <li>ADC Interrupt Request</li> <li>0 = No interrupt request is pending for the analog-to-digital converter.</li> <li>1 = An interrupt request from the analog-to-digital converter is awaiting service.</li> </ul> |

# **ADC** Timing

Each ADC measurement consists of three phases:

- 1. Input sampling (programmable, minimum of 1.0µs)
- 2. Sample-and-hold amplifier settling (programmable, minimum of 0.5µs)
- 3. Conversion is 13 ADCLK cycles

Figures 12 and 13 display the timing of an ADC conversion.





# Sample Settling Time Register

The <u>Sample Settling</u> Time Register, shown in Table 66, is used to program a delay after the <u>SAMPLE/HOLD</u> signal is asserted and before the START signal is asserted; an ADC conversion then begins. The number of clock cycles required for settling will vary from system to system depending on the system clock period used. The system designer should program this register to contain the number of clocks required to meet a  $0.5 \mu s$  minimum settling time.

| Bit     | 7            | 6 | 5 | 4  | 3  | 2  | 1 | 0 |  |  |  |  |
|---------|--------------|---|---|----|----|----|---|---|--|--|--|--|
| Field   | Reserved SST |   |   |    |    |    |   |   |  |  |  |  |
| RESET   |              | ( | ) |    | 1  | 1  | 1 | 1 |  |  |  |  |
| R/W     |              | F | र |    |    | R/ | W |   |  |  |  |  |
| Address |              |   |   | F7 | 4H |    |   |   |  |  |  |  |

#### Table 66. Sample Settling Time (ADCSST)

| Bit          | Description                                                                                 |
|--------------|---------------------------------------------------------------------------------------------|
| [7:4]        | <b>Reserved</b><br>These bits are reserved and must be programmed to 0000.                  |
| [3:0]<br>SST | 0h–Fh = Sample settling time in number of system clock periods to meet 0.5 $\mu$ s minimum. |









bits can only be set to 1. Thus, sectors can be protected, but not unprotected, via register write operations. Writing a value other than 5EH to the Flash Control Register deselects the Flash Sector Protect Register and reenables access to the Page Select Register. Observe the following procedure to setup the Flash Sector Protect Register from user code:

- 1. Write 00H to the Flash Control Register to reset the Flash Controller.
- 2. Write 5EH to the Flash Control Register to select the Flash Sector Protect Register.
- 3. Read and/or write the Flash Sector Protect Register which is now at Register File address FF9H.
- 4. Write 00H to the Flash Control Register to return the Flash Controller to its reset state.

The Sector Protect Register is initialized to 0 on reset, putting each sector into an unprotected state. When a bit in the Sector Protect Register is written to 1, the corresponding sector can no longer be written or erased. After setting a bit in the Sector Protect Register, the bit cannot be cleared by the user.

## **Byte Programming**

Flash memory is enabled for byte programming after unlocking the Flash Controller and successfully enabling either mass erase or page erase. When the Flash Controller is unlocked and mass erase is successfully enabled, all of the program memory locations are available for byte programming. In contrast, when the Flash Controller is unlocked and page erase is successfully enabled, only the locations of the selected page are available for byte programming. An erased Flash byte contains all 1's (FFH). The programming operation can only be used to change bits from 1 to 0. To change a Flash bit (or multiple bits) from 0 to 1 requires execution of either the page erase or mass erase commands.

Byte programming can be accomplished using the On-Chip Debugger's write memory command or eZ8 CPU execution of the LDC or LDCI instructions. Refer to the <u>eZ8 CPU</u> <u>Core User Manual (UM0128)</u>, which is available for download on <u>www.zilog.com</u>, for the description of the LDC and LDCI instructions. While the Flash Controller programs the Flash memory, the eZ8 CPU idles, but the system clock and on-chip peripherals continue to operate. To exit programming mode and lock the Flash, write any value to the Flash Control Register, except the mass erase or page erase commands.

**Caution:** The byte at each address within Flash memory cannot be programmed (any bits written to 0) more than twice before an erase cycle occurs.



Figure 22. Interfacing the On-Chip Debugger's DBG Pin with an RS-232 Interface, #2 of 2

### **DEBUG Mode**

The operating characteristics of the devices in DEBUG Mode are:

- The eZ8 CPU fetch unit stops, idling the eZ8 CPU, unless directed by the OCD to execute specific instructions
- The system clock operates, unless the device is in STOP Mode
- All enabled on-chip peripherals operate, unless the device is in STOP Mode
- Automatically exits HALT Mode
- Constantly refreshes the Watchdog Timer, if enabled

### **Entering DEBUG Mode**

- The device enters DEBUG Mode after the eZ8 CPU executes a Breakpoint (BRK) instruction
- If the DBG pin is held low during the most recent clock cycle of system reset, the device enters DEBUG Mode on exiting system reset

### **Exiting DEBUG Mode**

The device exits DEBUG Mode following any of these operations:

- Clearing the DBGMODE bit in the OCD Control Register to 0
- Power-On Reset
- Voltage Brown-Out reset

```
DBG \leftarrow 0AH
DBG \leftarrow Program Memory Address[15:8]
DBG \leftarrow Program Memory Address[7:0]
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \leftarrow 1-65536 data bytes
```

**Read Program Memory (0BH).** The read program memory command, reads data from program memory. This command is equivalent to the LDC and LDCI instructions. Data can be read 1–65536 bytes at a time (65536 bytes can be read by setting size to 0). If the device is not in DEBUG Mode or if the Flash read protect option bit is enabled, this command returns FFH for the data.

```
DBG \leftarrow 0BH
DBG \leftarrow Program Memory Address[15:8]
DBG \leftarrow Program Memory Address[7:0]
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \rightarrow 1-65536 data bytes
```

Write Data Memory (0CH). The write data memory command, writes data to data memory. This command is equivalent to the LDE and LDEI instructions. Data can be written 1–65536 bytes at a time (65536 bytes can be written by setting size to 0). If the device is not in DEBUG Mode or if the flash read protect option bit is enabled, the data is discarded.

```
DBG \leftarrow 0CH
DBG \leftarrow Data Memory Address[15:8]
DBG \leftarrow Data Memory Address[7:0]
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \leftarrow 1-65536 data bytes
```

**Read Data Memory (0DH).** The read data memory command, reads from data memory. This command is equivalent to the LDE and LDEI instructions. Data can be read from 1 to 65536 bytes at a time (65536 bytes can be read by setting size to 0). If the device is not in DEBUG Mode, this command returns FFH for the data.

```
DBG \leftarrow 0DH
DBG \leftarrow Data Memory Address[15:8]
DBG \leftarrow Data Memory Address[7:0]
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \rightarrow 1-65536 data bytes
```

**Read Program Memory CRC (0EH).** The read program memory CRC command, computes and returns the cyclic redundancy check (CRC) of program memory using the 16-bit CRC-CCITT polynomial. If the device is not in DEBUG Mode, this command returns FFFFH for the CRC value. Unlike the other OCD read commands, there is a delay from issuing of the command until the OCD returns the data. The OCD reads program memory, calculates the CRC value and returns the result. The delay is a function of program mem-

| Clock Source                          | Characteristics                                                                                                                                | Required Setup                                                                                                                                                                                                                                                                                      |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Internal precision<br>RC oscillator   | <ul> <li>32.8 kHz or 5.53MHz</li> <li>± 4% accuracy when trimmed</li> <li>No external components required</li> </ul>                           | Unlock and write to the Oscillator Con-<br>trol Register (OSCCTL) to enable and<br>select oscillator at either 5.53MHz or<br>32.8 kHz                                                                                                                                                               |
| External crystal/res-<br>onator       | <ul> <li>32 kHz to 20MHz</li> <li>Very high accuracy (dependent on crystal or resonator used)</li> <li>Requires external components</li> </ul> | <ul> <li>Configure Flash option bits for correct<br/>external OSCILLATOR Mode</li> <li>Unlock and write OSCCTL to enable<br/>crystal oscillator, wait for it to stabilize<br/>and select as system clock (if the<br/>XTLDIS option bit has been<br/>de-asserted, no waiting is required)</li> </ul> |
| External RC oscilla-<br>tor           | <ul> <li>32 kHz to 4MHz</li> <li>Accuracy dependent on external components</li> </ul>                                                          | <ul> <li>Configure Flash option bits for correct<br/>external OSCILLATOR Mode</li> <li>Unlock and write OSCCTL to enable<br/>crystal oscillator and select as system<br/>clock</li> </ul>                                                                                                           |
| External clock drive                  | <ul> <li>0 to 20MHz</li> <li>Accuracy dependent on external clock source</li> </ul>                                                            | <ul> <li>Write GPIO registers to configure PB3<br/>pin for external clock function</li> <li>Unlock and write OSCCTL to select<br/>external system clock</li> <li>Apply external clock signal to GPIO</li> </ul>                                                                                     |
| Internal Watchdog<br>Timer Oscillator | <ul> <li>10 kHz nominal</li> <li>± 40% accuracy; no external components required</li> <li>Low power consumption</li> </ul>                     | <ul> <li>Enable WDT if not enabled and wait<br/>until WDT oscillator is operating.</li> <li>Unlock and write to the Oscillator Con-<br/>trol Register (OSCCTL) to enable and<br/>select oscillator</li> </ul>                                                                                       |
|                                       |                                                                                                                                                |                                                                                                                                                                                                                                                                                                     |

#### Table 98. Oscillator Configuration and Selection

**Caution:** Unintentional accesses to the Oscillator Control Register can actually stop the chip by switching to a nonfunctioning oscillator. To prevent this condition, the oscillator control block employs a register unlocking/locking scheme.

### **OSC Control Register Unlocking/Locking**

To write the Oscillator Control Register, unlock it by making two writes to the OSCCTL Register with the values E7H followed by 18H. A third write to the OSCCTL Register changes the value of the actual register and returns the register to a Locked state. Any other sequence of Oscillator Control Register writes have no effect. The values written to unlock the register must be ordered correctly, but are not necessarily consecutive. It is possible to write to or read from other registers within the unlocking/locking operation.

| Assombly         |                                                                                           | Add<br>Mc | ress<br>ode | Op<br>Code(s) |   |   | Fla | ags |   |   | Fotch  | Instr  |
|------------------|-------------------------------------------------------------------------------------------|-----------|-------------|---------------|---|---|-----|-----|---|---|--------|--------|
| Mnemonic         | Symbolic Operation                                                                        | dst       | src         | (Hex)         | С | Ζ | S   | ۷   | D | Н | Cycles | Cycles |
| AND dst, src     | $dst \gets dst \; AND \; src$                                                             | r         | r           | 52            | _ | * | *   | 0   | _ | _ | 2      | 3      |
|                  |                                                                                           | r         | Ir          | 53            | _ |   |     |     |   |   | 2      | 4      |
|                  |                                                                                           | R         | R           | 54            | _ |   |     |     |   |   | 3      | 3      |
|                  |                                                                                           | R         | IR          | 55            | _ |   |     |     |   |   | 3      | 4      |
|                  |                                                                                           | R         | IM          | 56            | _ |   |     |     |   |   | 3      | 3      |
|                  |                                                                                           | IR        | IM          | 57            |   |   |     |     |   |   | 3      | 4      |
| ANDX dst, src    | $dst \gets dst \ AND \ src$                                                               | ER        | ER          | 58            | - | * | *   | 0   | _ | - | 4      | 3      |
|                  |                                                                                           | ER        | IM          | 59            | _ |   |     |     |   |   | 4      | 3      |
| ATM              | Block all interrupt and<br>DMA requests during<br>execution of the next 3<br>instructions |           |             | 2F            | - | - | _   | _   | _ | _ | 1      | 2      |
| BCLR bit, dst    | dst[bit] ← 0                                                                              | r         |             | E2            | _ | * | *   | 0   | _ | _ | 2      | 2      |
| BIT p, bit, dst  | dst[bit] ← p                                                                              | r         |             | E2            | _ | * | *   | 0   | _ | _ | 2      | 2      |
| BRK              | Debugger Break                                                                            |           |             | 00            | _ | - | -   | _   | _ | - | 1      | 1      |
| BSET bit, dst    | dst[bit] ← 1                                                                              | r         |             | E2            | _ | * | *   | 0   | _ | _ | 2      | 2      |
| BSWAP dst        | dst[7:0] ← dst[0:7]                                                                       | R         |             | D5            | Х | * | *   | 0   | _ | - | 2      | 2      |
| BTJ p, bit, src, | if src[bit] = p                                                                           |           | r           | F6            | _ | - | -   | _   | _ | - | 3      | 3      |
| dst              | $PC \leftarrow PC + X$                                                                    |           | lr          | F7            |   |   |     |     |   |   | 3      | 4      |
| BTJNZ bit, src,  | if src[bit] = 1                                                                           |           | r           | F6            | _ | - | -   | _   | _ | - | 3      | 3      |
| dst              | PC ← PC + X                                                                               |           | lr          | F7            |   |   |     |     |   |   | 3      | 4      |
| BTJZ bit, src,   | if src[bit] = 0                                                                           |           | r           | F6            | - | - | -   | _   | _ | - | 3      | 3      |
| dst              | $PC \leftarrow PC + X$                                                                    |           | lr          | F7            | _ |   |     |     |   |   | 3      | 4      |
| CALL dst         | $SP \leftarrow SP - 2$                                                                    | IRR       |             | D4            | _ | - | _   | _   | _ | _ | 2      | 6      |
|                  | @SP ← PC<br>PC ← dst                                                                      | DA        |             | D6            | _ |   |     |     |   |   | 3      | 3      |
| CCF              | $C \leftarrow \sim C$                                                                     |           |             | EF            | * | _ | _   | _   | _ |   | 1      | 2      |

### Table 113. eZ8 CPU Instruction Summary (Continued)

Note: Flags Notation:

\* = Value is a function of the result of the operation.

- = Unaffected.

X = Undefined.

0 = Reset to 0.

1 = Set to 1.

|   |            |            |            |            |              |               | L            | ower Ni    | bble (He    | x)          |      |          |        |       |     |             |
|---|------------|------------|------------|------------|--------------|---------------|--------------|------------|-------------|-------------|------|----------|--------|-------|-----|-------------|
|   | 0          | 1          | 2          | 3          | 4            | 5             | 6            | 7          | 8           | 9           | А    | В        | С      | D     | Е   | F           |
|   | 1.1        | 2.2        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         | 2.3  | 2.2      | 2.2    | 3.2   | 1.2 | 1.2         |
| 0 | BRK        | SRP        | ADD        | ADD        |              |               |              |            |             |             |      | JR       |        | JP    | INC | NOP         |
|   | 22         | 2.3        | 23         | 2.4        | 33           | 3.4           | 33           | 3.4        | 4 3         | 13          | 11,∧ | 00,7     | 11,111 | CC,DA |     | See 2nd     |
| 1 | RLC        | RLC        | ADC        | ADC        | ADC          | ADC           | ADC          | ADC        | ADCX        | ADCX        |      |          |        |       |     | Op Code     |
|   | R1         | IR1        | r1,r2      | r1,lr2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     | Мар         |
|   | 2.2        | 2.3        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         |      |          |        |       |     |             |
| 2 |            | INC<br>IR1 | 50B        | 50B        | SUB<br>R2 R1 | SUB<br>IR2 R1 | SUB<br>R1 IM |            | SUBX        | SUBX        |      |          |        |       |     |             |
|   | 22         | 2.3        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         |      |          |        |       |     |             |
| 3 | DEC        | DEC        | SBC        | SBC        | SBC          | SBC           | SBC          | SBC        | SBCX        | SBCX        |      |          |        |       |     |             |
|   | R1         | IR1        | r1,r2      | r1,lr2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     |             |
|   | 2.2        | 2.3        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         |      |          |        |       |     |             |
| 4 | R1         | IR1        | r1 r2      | r1 lr2     | 82 R1        | IR2 R1        |              |            | ER2 ER1     |             |      |          |        |       |     |             |
|   | 2.2        | 2.3        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         |      |          |        |       |     | 1.2         |
| 5 | POP        | POP        | AND        | AND        | AND          | AND           | AND          | AND        | ANDX        | ANDX        |      |          |        |       |     | WDT         |
|   | R1         | IR1        | r1,r2      | r1,Ir2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     |             |
| 6 | 2.2<br>COM | 2.3<br>COM | 2.3<br>TCM | 2.4<br>TCM | 3.3<br>TCM   | 3.4<br>TCM    | 3.3<br>TCM   | 3.4<br>TCM | 4.3<br>TCMX | 4.3<br>TCMX |      |          |        |       |     | 1.2<br>STOP |
| 0 | R1         | IR1        | r1,r2      | r1,lr2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     | 0101        |
|   | 2.2        | 2.3        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         |      |          |        |       |     | 1.2         |
| 7 | PUSH       | PUSH       | ТМ         | ТМ         | ТМ           | ТМ            | ТМ           | ТМ         | тмх         | тмх         |      |          |        |       |     | HALT        |
|   | R2         | IR2        | r1,r2      | r1,lr2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     | 4.0         |
| 8 | DECW       | DECW       | LDE        | LDEI       | LDX          | LDX           | LDX          | LDX        | LDX         | LDX         |      |          |        |       |     | 1.2<br>DI   |
| • | RR1        | IRR1       | r1,Irr2    | lr1,lrr2   | r1,ER2       | lr1,ER2       | IRR2,R1      | IRR2,IR1   | r1,rr2,X    | rr1,r2,X    |      |          |        |       |     |             |
|   | 2.2        | 2.3        | 2.5        | 2.9        | 3.2          | 3.3           | 3.4          | 3.5        | 3.3         | 3.5         |      |          |        |       |     | 1.2         |
| 9 | RL         | RL         | LDE        |            | LDX          |               |              |            |             |             |      |          |        |       |     | EI          |
|   | 2.5        | 2.6        | 23         | 2.4        | 3.3          | 112,EKT       | 33           | 3.4        | 11,12,7     | 11,112,1    |      |          |        |       |     | 1.4         |
| А | INCW       | INCW       | ĈP         | ĈP         | CP           | CP            | CP           | ČP         | CPX         | CPX         |      |          |        |       |     | RET         |
|   | RR1        | IRR1       | r1,r2      | r1,Ir2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     |             |
| Б | 2.2        | 2.3        | 2.3        | 2.4        | 3.3          | 3.4           | 3.3          | 3.4        | 4.3         | 4.3         |      |          |        |       |     | 1.5         |
| в | R1         | IR1        | r1.r2      | r1.lr2     | R2.R1        | IR2.R1        | R1.IM        | IR1.IM     | ER2.ER1     | IM.ER1      |      |          |        |       |     | INET        |
|   | 2.2        | 2.3        | 2.5        | 2.9        | 2.3          | 2.9           | ,            | 3.4        | 3.2         | ,           |      |          |        |       |     | 1.2         |
| С | RRC        | RRC        | LDC        | LDCI       | JP           | LDC           |              | LD         | PUSHX       |             |      |          |        |       |     | RCF         |
|   | R1         | IR1        | r1,Irr2    | lr1,lrr2   | IRR1         | lr1,lrr2      |              | r1,r2,X    | ER2         |             |      |          |        |       |     |             |
| П | 2.2<br>SRA | 2.3<br>SRA | 2.5        | 2.9        | 2.6<br>CALL  | 2.2<br>BSWAP  | 3.3<br>CALL  | 3.4        | 3.2<br>POPX |             |      |          |        |       |     | 1.2<br>SCF  |
| D | R1         | IR1        | r2,Irr1    | Ir2,Irr1   | IRR1         | R1            | DA           | r2,r1,X    | ER1         |             |      |          |        |       |     | 001         |
|   | 2.2        | 2.3        | 2.2        | 2.3        | 3.2          | 3.3           | 3.2          | 3.3        | 4.2         | 4.2         |      |          |        |       |     | 1.2         |
| Е | RR         | RR         | BIT        | LD         | LD           | LD            | LD           | LD         | LDX         | LDX         |      |          |        |       |     | CCF         |
|   | R1         | IR1        | p,b,r1     | r1,lr2     | R2,R1        | IR2,R1        | R1,IM        | IR1,IM     | ER2,ER1     | IM,ER1      |      |          |        |       |     |             |
| F | SWAP       | SWAP       | TRAP       | 2.3<br>LD  | MULT         | 3.3<br>LD     | 3.3<br>BTJ   | 3.4<br>BTJ |             |             |      | <b>b</b> | 🚽      | 🚽     | 🚽   |             |
| • | R1         | IR1        | Vector     | lr1 r2     | RR1          | R2 IR1        | n h r1 X     | n h lr1 X  |             |             |      | V        |        |       |     |             |

### Figures 29 and 30 provide information about each of the eZ8 CPU instructions.

Figure 29. First Op Code Map

Upper Nibble (Hex)

Figure 31 displays the typical current consumption while operating at 25  $^{\circ}$ C, 3.3V, versus the system clock frequency in HALT Mode.

Figure 31.  $I_{CC}$  Versus System Clock Frequency (HALT Mode)

#### 195

### General Purpose I/O Port Input Data Sample Timing

Figure 33 displays timing of the GPIO port input sampling. The input value on a GPIO port pin is sampled on the rising edge of the system clock. The port value is available to the eZ8 CPU on the second rising clock edge following the change of the port value.



#### Figure 33. Port Input Sample Timing

#### Table 124. GPIO Port Input Timing

|                     |                                                                                                    | Delay (ns) |         |  |
|---------------------|----------------------------------------------------------------------------------------------------|------------|---------|--|
| Parameter           | Abbreviation                                                                                       | Minimum    | Maximum |  |
| T <sub>S_PORT</sub> | Port Input Transition to X <sub>IN</sub> Rise Setup Time (not pictured)                            | 5          | -       |  |
| T <sub>H_PORT</sub> | X <sub>IN</sub> Rise to Port Input Transition Hold Time (not pictured)                             | 0          | -       |  |
| T <sub>SMR</sub>    | GPIO port pin pulse width to ensure Stop Mode Recovery (for GPIO port pins enabled as SMR sources) | 1µs        |         |  |

#### Hex Address: FDF

| Table 183. | Port D | Output | Data | Reaister | (PDOUT) |
|------------|--------|--------|------|----------|---------|
|            |        |        | _    |          | ( ,     |

| Bit     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |  |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|--|
| Field   | POUT7 | POUT6 | POUT5 | POUT4 | POUT3 | POUT2 | POUT1 | POUT0 |  |
| RESET   | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |
| R/W     | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |  |
| Address |       | FDFH  |       |       |       |       |       |       |  |

#### Hex Addresses: FE0–FEF

This address range is reserved.

# Watchdog Timer

For more information about the Watchdog Timer registers, see the <u>Watchdog Timer Con-</u> trol Register Definitions section on page 95.

#### Hex Address: FF0

The Watchdog Timer Control Register address is shared with the read-only Reset Status Register.

| Bit     | 7    | 6       | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---------|------|---------|---|---|---|---|---|---|--|
| Field   |      | WDTUNLK |   |   |   |   |   |   |  |
| RESET   | Х    | Х       | Х | Х | Х | Х | Х | Х |  |
| R/W     | W    | W       | W | W | W | W | W | W |  |
| Address | FFOH |         |   |   |   |   |   |   |  |

| Table 184 | . Watchdog | Timer | Control | Register | (WDTCTL) | ) |
|-----------|------------|-------|---------|----------|----------|---|
|-----------|------------|-------|---------|----------|----------|---|

| Bit     | 7                              | 6    | 5   | 4   | 3        | 2 | 1 | 0 |
|---------|--------------------------------|------|-----|-----|----------|---|---|---|
| Field   | POR                            | STOP | WDT | EXT | Reserved |   |   |   |
| RESET   | See <u>Table 12</u> on page 29 |      |     | 0   | 0        | 0 | 0 | 0 |
| R/W     | R                              | R    | R   | R   | R        | R | R | R |
| Address | FF0H                           |      |     |     |          |   |   |   |

Table 185. Reset Status Register (RSTSTAT)

#### Z8 Encore!<sup>®</sup> F0830 Series Product Specification

read program memory CRC (0EH) 147 read register (09H) 146 read runtime counter (03H) 145 step instruction (10H) 148 stuff instruction (11H) 148 write data memory (0CH) 147 write OCD control register (04H) 145 write program counter (06H) 146 write program memory (0AH) 146 write register (08H) 146 on-chip debugger (OCD) 139 on-chip debugger signals 12 on-chip oscillator 157 one-shot mode 89 opcode map abbreviations 181 cell description 180 first 182 second after 1FH 183 operation 100 current measurement 99 voltage measurement timing diagram 100 Operational Description 21, 30, 33, 53, 68, 92, 98, 106, 108, 124, 134, 139, 151, 157, 161 OR 169 ordering information 200 ORX 169 oscillator signals 12

### Ρ

p 164
Packaging 199
part selection guide 2
PC 165
peripheral AC and DC electrical characteristics 190
pin characteristics 13
Pin Descriptions 7
polarity 164
POP 168
pop using extended addressing 168
POPX 168
port availability, device 33
port input timing (GPIO) 195

port output timing, GPIO 196 power supply signals 12 power-on reset (POR) 23 program control instructions 169 program memory 15 PUSH 168 push using extended addressing 168 PUSHX 168 PWM mode 89, 90 PxADDR register 40, 222, 223, 224, 225 PxCTL register 41, 222, 223, 224, 225

# R

R 165 r 164 RA register address 165 RCF 167, 168 register 165 flash control (FCTL) 119, 126, 127, 228 flash high and low byte (FFREQH and FRE-EQL) 123 flash page select (FPS) 121, 122 flash status (FSTAT) 120 GPIO port A-H address (PxADDR) 40, 222, 223, 224, 225 GPIO port A-H alternate function sub-registers 42 GPIO port A-H control address (PxCTL) 41, 222, 223, 224, 225 GPIO port A-H data direction sub-registers 41 OCD control 148 OCD status 150 watch-dog timer control (WDTCTL) 95, 107, 154, 217, 218, 226 watchdog timer control (WDTCTL) 29 watch-dog timer reload high byte (WDTH) 227 watchdog timer reload high byte (WDTH) 96 watch-dog timer reload low byte (WDTL) 227 watchdog timer reload low byte (WDTL) 97 watch-dog timer reload upper byte (WDTU) 227

236