



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 48MHz                                                                   |
| Connectivity               | CANbus, HDMI-CEC, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB  |
| Peripherals                | DMA, I <sup>2</sup> S, POR, PWM, WDT                                    |
| Number of I/O              | 38                                                                      |
| Program Memory Size        | 32KB (32K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 6K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V                                                            |
| Data Converters            | A/D 13x12b                                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 48-LQFP                                                                 |
| Supplier Device Package    | 48-LQFP (7x7)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f042c6t6tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1 Introduction

This datasheet provides the ordering information and mechanical device characteristics of the STM32F042x4/x6 microcontrollers.

This document should be read in conjunction with the STM32F0xxxx reference manual (RM0091). The reference manual is available from the STMicroelectronics website *www.st.com*.

For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M0 core, please refer to the Cortex<sup>®</sup>-M0 Technical Reference Manual, available from the www.arm.com website.





# 2 Description

The STM32F042x4/x6 microcontrollers incorporate the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M0 32-bit RISC core operating at up to 48 MHz frequency, high-speed embedded memories (up to 32 Kbytes of Flash memory and 6 Kbytes of SRAM), and an extensive range of enhanced peripherals and I/Os. All devices offer standard communication interfaces (one I<sup>2</sup>C, two SPIs/one I<sup>2</sup>S, one HDMI CEC and two USARTs), one USB Full-speed device (crystal-less), one CAN, one 12-bit ADC, four 16-bit timers, one 32-bit timer and an advanced-control PWM timer.

The STM32F042x4/x6 microcontrollers operate in the -40 to +85 °C and -40 to +105 °C temperature ranges, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving modes allows the design of low-power applications.

The STM32F042x4/x6 microcontrollers include devices in seven different packages ranging from 20 pins to 48 pins with a die form also available upon request. Depending on the device chosen, different sets of peripherals are included.

These features make the STM32F042x4/x6 microcontrollers suitable for a wide range of applications such as application control and user interfaces, hand-held equipment, A/V receivers and digital TV, PC peripherals, gaming and GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms and HVACs.



| Perip                                       | oheral                                | STM32   | F042Fx         | STM32                 | 2F042G                | STM32                   | F042K                 | STM3                   | 2F042T                | STM32       | F042C       |
|---------------------------------------------|---------------------------------------|---------|----------------|-----------------------|-----------------------|-------------------------|-----------------------|------------------------|-----------------------|-------------|-------------|
| Flash mem                                   | nory (Kbyte)                          | 16      | 32             | 16                    | 32                    | 16                      | 32                    | 16                     | 32                    | 16          | 32          |
| SRAM                                        | (Kbyte)                               |         |                |                       |                       |                         | 6                     |                        |                       |             |             |
| Advance<br>control                          |                                       |         | 1 (16-bit)     |                       |                       |                         |                       |                        |                       |             |             |
| Comm.<br>interfaces<br>12-bit<br>(number of | General<br>purpose                    |         |                |                       |                       | 4 (10<br>1 (32          | 6-bit)<br>2-bit)      |                        |                       |             |             |
|                                             | SPI [l <sup>2</sup> S] <sup>(1)</sup> |         |                | 1 [1] 2 [1            |                       |                         |                       | [1]                    |                       |             |             |
|                                             | l <sup>2</sup> C                      |         |                |                       |                       |                         | 1                     |                        |                       |             |             |
| Comm.<br>interfaces                         | USART                                 |         | 2              |                       |                       |                         |                       |                        |                       |             |             |
|                                             | CAN                                   |         | 1              |                       |                       |                         |                       |                        |                       |             |             |
|                                             | USB                                   |         | 1              |                       |                       |                         |                       |                        |                       |             |             |
|                                             | CEC                                   |         | 1              |                       |                       |                         |                       |                        |                       |             |             |
| 12-bi<br>(number o                          | t ADC<br>f channels)                  | (9 ext. | 1<br>+ 3 int.) |                       |                       |                         | (10 ext.              | 1<br>+ 3 int.)         |                       |             |             |
| GP                                          | PlOs                                  | 1       | 6              | 2                     | 24                    | 2                       | 6<br>8                | 3                      | 80                    | 3           | 8           |
| Capacitiv<br>char                           | re sensing<br>nnels                   |         | 7              | 1                     | 1                     | 1                       | 3<br>4                | 1                      | 4                     | 1           | 4           |
| Max. CPU                                    | frequency                             | 48 MHz  |                |                       |                       |                         |                       |                        |                       |             |             |
| Operating voltage 2.0 to 3.                 |                                       |         | 3.6 V          |                       |                       |                         |                       |                        |                       |             |             |
| Operating t                                 | temperature                           |         | Amb            | ient oper<br>Junction | ating tem<br>temperat | perature:<br>ure: -40°( | -40°C to<br>C to 105° | 85°C / -4<br>C / -40°C | 40°C to 1<br>to 125°C | 05°C<br>)   |             |
| Pack                                        | kages                                 | TSS     | OP20           | UQF                   | PN28                  | LQF<br>UQF              | P32<br>PN32           | WLC                    | SP36                  | LQF<br>UFQF | P48<br>PN48 |

Table 2. STM32F042x4/x6 device features and peripheral counts

1. The SPI interfaces can be used either in SPI mode or in  $I^2S$  audio mode.



# 3 Functional overview

*Figure 1* shows the general block diagram of the STM32F042x4/x6 devices.

# 3.1 ARM<sup>®</sup>-Cortex<sup>®</sup>-M0 core

The ARM<sup>®</sup> Cortex<sup>®</sup>-M0 is a generation of ARM 32-bit RISC processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts.

The ARM<sup>®</sup> Cortex<sup>®</sup>-M0 processors feature exceptional code-efficiency, delivering the high performance expected from an ARM core, with memory sizes usually associated with 8- and 16-bit devices.

The STM32F042x4/x6 devices embed ARM core and are compatible with all ARM tools and software.

## 3.2 Memories

The device has the following features:

- 6 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states and featuring embedded parity checking with exception generation for fail-critical applications.
- The non-volatile memory is divided into two arrays:
  - 16 to 32 Kbytes of embedded Flash memory for programs and data
  - Option bytes

The option bytes are used to write-protect the memory (with 4 KB granularity) and/or readout-protect the whole memory with the following options:

- Level 0: no readout protection
- Level 1: memory readout protection, the Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected
- Level 2: chip readout protection, debug features (Cortex<sup>®</sup>-M0 serial wire) and boot in RAM selection disabled

## 3.3 Boot modes

At startup, the boot pin and boot selector option bits are used to select one of the three boot options:

- boot from User Flash memory
- boot from System Memory
- boot from embedded SRAM

The boot pin is shared with the standard GPIO and can be disabled through the boot selector option bits. The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART on pins PA14/PA15, or PA9/PA10 or I<sup>2</sup>C on pins PB6/PB7 or through the USB DFU interface.



DocID025832 Rev 5

threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

### 3.5.3 Voltage regulator

The regulator has two operating modes and it is always enabled after reset.

- Main (MR) is used in normal operating mode (Run).
- Low power (LPR) can be used in Stop mode where the power demand is reduced.

In Standby mode, it is put in power down mode. In this mode, the regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost).

#### 3.5.4 Low-power modes

The STM32F042x4/x6 microcontrollers support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

#### Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

#### Stop mode

Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode.

The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines, the PVD output, RTC, I2C1 USART1, USB or the CEC.

The CEC, USART1 and I2C1 peripherals can be configured to enable the HSI RC oscillator so as to get clock for processing incoming data. If this is used when the voltage regulator is put in low power mode, the regulator is first switched to normal mode before the clock is provided to the given peripheral.

#### Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the RTC domain and Standby circuitry.

The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pins, or an RTC event occurs.

Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode.



# 3.6 Clocks and startup

System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator).

Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 48 MHz.

Additionally, also the internal RC 48 MHz oscillator can be selected for system clock or PLL input source. This oscillator can be automatically fine-trimmed by the means of the CRS peripheral using the external synchronization.



## 3.10.3 V<sub>BAT</sub> battery voltage monitoring

This embedded hardware feature allows the application to measure the V<sub>BAT</sub> battery voltage using the internal ADC channel ADC\_IN18. As the V<sub>BAT</sub> voltage may be higher than V<sub>DDA</sub>, and thus outside the ADC input range, the V<sub>BAT</sub> pin is internally connected to a bridge divider by 2. As a consequence, the converted digital value is half the V<sub>BAT</sub> voltage.

# 3.11 Touch sensing controller (TSC)

The STM32F042x4/x6 devices provide a simple solution for adding capacitive sensing functionality to any application. These devices offer up to 14 capacitive sensing channels distributed over 5 analog I/O groups.

Capacitive sensing technology is able to detect the presence of a finger near a sensor which is protected from direct touch by a dielectric (glass, plastic...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists in charging the sensor capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage, this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate. For operation, one capacitive sensing GPIO in each group is connected to an external capacitor and cannot be used as effective touch sensing channel.

The touch sensing controller is fully supported by the STMTouch touch sensing firmware library, which is free to use and allows touch sensing functionality to be implemented reliably in the end application.

| Group | Capacitive sensing signal name | Pin<br>name |
|-------|--------------------------------|-------------|
|       | TSC_G1_IO1                     | PA0         |
| 1     | TSC_G1_IO2                     | PA1         |
|       | TSC_G1_IO3                     | PA2         |
|       | TSC_G1_IO4                     | PA3         |
|       | TSC_G2_IO1                     | PA4         |
|       | TSC_G2_IO2                     | PA5         |
| 2     | TSC_G2_IO3                     | PA6         |
|       | TSC_G2_IO4                     | PA7         |
| 3     | TSC_G3_IO2                     | PB0         |
|       | TSC_G3_IO3                     | PB1         |
|       | TSC_G3_IO4                     | PB2         |

| Group | Capacitive sensing<br>signal name | Pin<br>name |  |  |  |
|-------|-----------------------------------|-------------|--|--|--|
|       | TSC_G4_IO1                        | PA9         |  |  |  |
| 4     | TSC_G4_IO2                        | PA10        |  |  |  |
|       | TSC_G4_IO3                        | PA11        |  |  |  |
|       | TSC_G4_IO4                        | PA12        |  |  |  |
|       | TSC_G5_IO1                        | PB3         |  |  |  |
| 5     | TSC_G5_IO2                        | PB4         |  |  |  |
| 5     | TSC_G5_IO3                        | PB6         |  |  |  |
|       | TSC_G5_IO4                        | PB7         |  |  |  |

#### Table 5. Capacitive sensing GPIOs available on STM32F042x4/x6 devices

# 4 Pinouts and pin descriptions



Figure 4. UFQFPN48 package pinout



DocID025832 Rev 5





#### Figure 9. TSSOP20 package

1. Pin pair PA11/12 can be remapped in place of pin pair PA9/10 using the SYSCFG\_CFGR1 register.

#### Table 12. Legend/abbreviations used in the pinout table

| Na                              | me                   | Abbreviation                          | Definition                                                                                       |  |  |  |
|---------------------------------|----------------------|---------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|
| Pin r                           | name                 | Unless otherwise after reset is the s | specified in brackets below the pin name, the pin function during and ame as the actual pin name |  |  |  |
|                                 |                      | S                                     | Supply pin                                                                                       |  |  |  |
| Pin                             | type                 | I/O                                   | Input / output pin                                                                               |  |  |  |
|                                 |                      | FT                                    | 5 V-tolerant I/O                                                                                 |  |  |  |
|                                 |                      | FTf                                   | 5 V-tolerant I/O, FM+ capable                                                                    |  |  |  |
|                                 |                      | ТТа                                   | 3.3 V-tolerant I/O directly connected to ADC                                                     |  |  |  |
| I/O structure                   |                      | тс                                    | Standard 3.3 V I/O                                                                               |  |  |  |
|                                 |                      | RST                                   | Bidirectional reset pin with embedded weak pull-up resistor                                      |  |  |  |
| Notes Unless otherwis<br>reset. |                      | Unless otherwise s reset.             | specified by a note, all I/Os are set as floating inputs during and after                        |  |  |  |
| Alternate<br>Pin functions      |                      | Functions selected                    | Functions selected through GPIOx_AFR registers                                                   |  |  |  |
| functions                       | Additional functions | Functions directly                    | selected/enabled through peripheral registers                                                    |  |  |  |



| Symbol                               | Ratings                                                                         | Max.                 | Unit |
|--------------------------------------|---------------------------------------------------------------------------------|----------------------|------|
| ΣI <sub>VDD</sub>                    | Total current into sum of all VDD power lines (source) <sup>(1)</sup>           | 120                  |      |
| ΣI <sub>VSS</sub>                    | Total current out of sum of all VSS ground lines (sink) <sup>(1)</sup>          | -120                 |      |
| I <sub>VDD(PIN)</sub>                | Maximum current into each VDD power pin (source) <sup>(1)</sup>                 | 100                  |      |
| I <sub>VSS(PIN)</sub>                | Maximum current out of each VSS ground pin (sink) <sup>(1)</sup>                | -100                 |      |
| 1                                    | Output current sunk by any I/O and control pin                                  | 25                   |      |
| <sup>I</sup> IO(PIN)                 | Output current source by any I/O and control pin                                | -25                  |      |
|                                      | Total output current sunk by sum of all I/Os and control pins <sup>(2)</sup>    | 80                   |      |
| ΣΙ <sub>ΙΟ(ΡΙΝ)</sub>                | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup> | -80                  | mA   |
|                                      | Total output current sourced by sum of all I/Os supplied by VDDIO2              | -40                  |      |
|                                      | Injected current on FT and FTf pins                                             | -5/+0 <sup>(4)</sup> |      |
| I <sub>INJ(PIN)</sub> <sup>(3)</sup> | Injected current on TC and RST pin                                              | ± 5                  |      |
|                                      | Injected current on TTa pins <sup>(5)</sup>                                     | ± 5                  |      |
| ΣΙ <sub>INJ(PIN)</sub>               | Total injected current (sum of all I/O and control pins) <sup>(6)</sup>         | ± 25                 |      |

#### Table 19. Current characteristics

1. All main power (VDD, VDDA) and ground (VSS, VSSA) pins must always be connected to the external power supply, in the permitted range.

2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count QFP packages.

3. A positive injection is induced by  $V_{IN} > V_{DDIOx}$  while a negative injection is induced by  $V_{IN} < V_{SS}$ .  $I_{INJ(PIN)}$  must never be exceeded. Refer to *Table 18: Voltage characteristics* for the maximum allowed input voltage values.

4. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value.

5. On these I/Os, a positive injection is induced by  $V_{IN} > V_{DDA}$ . Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 56: ADC accuracy*.

6. When several inputs are submitted to a current injection, the maximum  $\Sigma I_{INJ(PIN)}$  is the absolute sum of the positive and negative injected currents (instantaneous values).

#### Table 20. Thermal characteristics

| Symbol           | Ratings                      | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | –65 to +150 | °C   |
| TJ               | Maximum junction temperature | 150         | °C   |



| Symbol           | Parameter fuer        |         | Typical consumption in<br>Run mode |                         | Typical con<br>Sleep   | Unit                    |      |
|------------------|-----------------------|---------|------------------------------------|-------------------------|------------------------|-------------------------|------|
|                  | Parameter             | IHCLK   | Peripherals<br>enabled             | Peripherals<br>disabled | Peripherals<br>enabled | Peripherals<br>disabled | Unit |
|                  |                       | 48 MHz  | 20.7                               | 12.8                    | 12.3                   | 3.4                     |      |
|                  |                       | 36 MHz  | 15.9                               | 9.9                     | 9.5                    | 2.7                     |      |
|                  |                       | 32 MHz  | 14.3                               | 9.0                     | 8.5                    | 2.5                     |      |
|                  | Current               | 24 MHz  | 11.0                               | 7.1                     | 6.6                    | 2.1                     |      |
| I                | consumption           | 16 MHz  | 7.7                                | 5.0                     | 4.7                    | 1.6                     | m۸   |
| 'DD              | from V <sub>DD</sub>  | 8 MHz   | 4.3                                | 3.0                     | 2.7                    | 1.2                     | ΠA   |
|                  | suppiy                | 4 MHz   | 2.6                                | 2.0                     | 1.7                    | 0.9                     |      |
|                  |                       | 2 MHz   | 1.8                                | 1.5                     | 1.2                    | 0.8                     |      |
|                  |                       | 1 MHz   | 1.4                                | 1.2                     | 1.0                    | 0.8                     |      |
|                  |                       | 500 kHz | 1.2                                | 1.1                     | 0.8                    | 0.7                     |      |
|                  |                       | 48 MHz  |                                    | 16                      | 3.3                    |                         |      |
|                  |                       | 36 MHz  |                                    | 124                     | 4.3                    |                         |      |
|                  |                       | 32 MHz  |                                    | 11 <sup>.</sup>         | 1.9                    |                         |      |
|                  | Current               | 24 MHz  | 87.1                               |                         |                        |                         |      |
| <b>I</b>         | consumption           | 16 MHz  |                                    | 62                      | 2.5                    |                         | μA   |
| I <sub>DDA</sub> | from V <sub>DDA</sub> | 8 MHz   |                                    | 2.                      | .5                     |                         |      |
|                  | Suppry                | 4 MHz   |                                    | 2.                      | .5                     |                         |      |
|                  |                       | 2 MHz   |                                    | 2.                      | .5                     |                         |      |
|                  |                       | 1 MHz   |                                    | 2.                      | .5                     |                         |      |
|                  |                       | 500 kHz |                                    | 2                       | .5                     |                         |      |

#### Table 30. Typical current consumption, code executing from Flash memory, running from HSE 8 MHz crystal

### I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

#### I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 50: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt



DocID025832 Rev 5



Figure 17. Typical application with an 8 MHz crystal

1.  $R_{EXT}$  value depends on the crystal characteristics.

#### Low-speed external clock generated from a crystal resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 37*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter                      | Conditions <sup>(1)</sup>        | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit |
|-------------------------------------|--------------------------------|----------------------------------|--------------------|-----|--------------------|------|
| I <sub>DD</sub>                     |                                | low drive capability             | -                  | 0.5 | 0.9                | μΑ   |
|                                     | ISE current consumption        | medium-low drive capability      | -                  | -   | 1                  |      |
|                                     |                                | medium-high drive capability     | -                  | -   | 1.3                |      |
|                                     |                                | high drive capability            | -                  | -   | 1.6                |      |
|                                     |                                | low drive capability             | 5                  | -   | -                  | μΑ/ν |
| 9 <sub>m</sub>                      | Oscillator<br>transconductance | medium-low drive capability      | 8                  | -   | -                  |      |
|                                     |                                | medium-high drive capability     | 15                 | -   | -                  |      |
|                                     |                                | high drive capability            | 25                 | -   | -                  |      |
| t <sub>SU(LSE)</sub> <sup>(3)</sup> | Startup time                   | V <sub>DDIOx</sub> is stabilized | -                  | 2   | -                  | S    |

1. Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".

2. Guaranteed by design, not tested in production.

 t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer



### High-speed internal 48 MHz (HSI48) RC oscillator

| Symbol                  | Parameter                                             | Conditions                     | Min                 | Тур  | Мах                | Unit |  |  |  |
|-------------------------|-------------------------------------------------------|--------------------------------|---------------------|------|--------------------|------|--|--|--|
| f <sub>HSI48</sub>      | Frequency                                             | -                              | -                   | 48   | -                  | MHz  |  |  |  |
| TRIM                    | HSI48 user-trimming step                              | -                              | 0.09 <sup>(2)</sup> | 0.14 | 0.2 <sup>(2)</sup> | %    |  |  |  |
| DuCy <sub>(HSI48)</sub> | Duty cycle                                            | -                              | 45 <sup>(2)</sup>   | -    | 55 <sup>(2)</sup>  | %    |  |  |  |
| 100                     |                                                       | T <sub>A</sub> = -40 to 105 °C | -4.9 <sup>(3)</sup> | -    | 4.7 <sup>(3)</sup> | %    |  |  |  |
|                         | Accuracy of the HSI48 oscillator (factory calibrated) | T <sub>A</sub> = −10 to 85 °C  | -4.1 <sup>(3)</sup> | -    | 3.7 <sup>(3)</sup> | %    |  |  |  |
| ACC <sub>HSI48</sub>    |                                                       | T <sub>A</sub> = 0 to 70 °C    | -3.8 <sup>(3)</sup> | -    | 3.4 <sup>(3)</sup> | %    |  |  |  |
|                         |                                                       | T <sub>A</sub> = 25 °C         | -2.8                | -    | 2.9                | %    |  |  |  |
| t <sub>su(HSI48)</sub>  | HSI48 oscillator startup time                         | -                              | -                   | -    | 6 <sup>(2)</sup>   | μs   |  |  |  |
| I <sub>DDA(HSI48)</sub> | HSI48 oscillator power<br>consumption                 | -                              | -                   | 312  | 350 <sup>(2)</sup> | μA   |  |  |  |

## Table 40. HSI48 oscillator characteristics<sup>(1)</sup>

1. V<sub>DDA</sub> = 3.3 V, T<sub>A</sub> = –40 to 105  $^\circ\text{C}$  unless otherwise specified.

2. Guaranteed by design, not tested in production.

3. Data based on characterization results, not tested in production.



#### Figure 21. HSI48 oscillator accuracy characterization results



4



Figure 22. TC and TTa I/O input characteristics

Figure 23. Five volt tolerant (FT and FTf) I/O input characteristics



DocID025832 Rev 5

| Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]=<br>0x000 | Max timeout RL[11:0]=<br>0xFFF | Unit |  |  |  |  |
|-------------------|--------------|--------------------------------|--------------------------------|------|--|--|--|--|
| /4                | 0            | 0.1                            | 409.6                          |      |  |  |  |  |
| /8                | 1            | 0.2                            | 819.2                          |      |  |  |  |  |
| /16               | 2            | 0.4                            | 1638.4                         |      |  |  |  |  |
| /32               | 3            | 0.8                            | 3276.8                         | ms   |  |  |  |  |
| /64               | 4            | 1.6                            | 6553.6                         |      |  |  |  |  |
| /128              | 5            | 3.2                            | 13107.2                        |      |  |  |  |  |
| /256              | 6 or 7       | 6.4                            | 26214.4                        |      |  |  |  |  |

Table 60. IWDG min/max timeout period at 40 kHz (LSI)<sup>(1)</sup>

1. These timings are given for a 40 kHz clock but the microcontroller internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty.

| Prescaler | WDGTB | Min timeout value | Max timeout value | Unit |  |
|-----------|-------|-------------------|-------------------|------|--|
| 1         | 0     | 0.0853            | 53 5.4613         |      |  |
| 2         | 1     | 0.1706            | 10.9226           | me   |  |
| 4         | 2     | 0.3413            | 21.8453           | 1115 |  |
| 8         | 3     | 0.6826            | 43.6906           |      |  |

Table 61. WWDG min/max timeout value at 48 MHz (PCLK)

### 6.3.20 Communication interfaces

### I<sup>2</sup>C interface characteristics

The  $I^2C$  interface meets the timings requirements of the  $I^2C$ -bus specification and user manual rev. 03 for:

- Standard-mode (Sm): with a bit rate up to 100 kbit/s
- Fast-mode (Fm): with a bit rate up to 400 kbit/s
- Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s.

The I<sup>2</sup>C timings requirements are guaranteed by design when the I2Cx peripheral is properly configured (refer to Reference manual).

The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and  $V_{DDIOx}$  is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.14: I/O port characteristics for the I<sup>2</sup>C I/Os characteristics.

All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics:



### **USB** characteristics

The STM32F042x4/x6 USB interface is fully compliant with the USB specification version 2.0 and is USB-IF certified (for Full-speed device operation).

| Symbol                              | Parameter                                      | Conditions              | Min.               | Тур  | Max. | Unit  |  |
|-------------------------------------|------------------------------------------------|-------------------------|--------------------|------|------|-------|--|
| V <sub>DDIO2</sub>                  | USB transceiver operating voltage              | -                       | 3.0 <sup>(1)</sup> | -    | 3.6  | V     |  |
| t <sub>STARTUP</sub> <sup>(2)</sup> | USB transceiver startup time                   | -                       | -                  | -    | 1.0  | μs    |  |
| R <sub>PUI</sub>                    | Embedded USB_DP pull-up value during idle      | -                       | 1.1                | 1.26 | 1.5  | kO    |  |
| R <sub>PUR</sub>                    | Embedded USB_DP pull-up value during reception | -                       | 2.0                | 2.26 | 2.6  | - K12 |  |
| Z <sub>DRV</sub> <sup>(2)</sup>     | Output driver impedance <sup>(3)</sup>         | Driving high<br>and low | 28                 | 40   | 44   | Ω     |  |

| Table 65. U | SB electri | ical chara | cteristics |
|-------------|------------|------------|------------|
|-------------|------------|------------|------------|

1. The STM32F042x4/x6 USB functionality is ensured down to 2.7 V but not the full USB electrical characteristics which are degraded in the 2.7-to-3.0 V voltage range.

2. Guaranteed by design, not tested in production.

3. No external termination series resistors are required on USB\_DP (D+) and USB\_DM (D-); the matching impedance is already included in the embedded driver.

### CAN (controller area network) interface

Refer to Section 6.3.14: I/O port characteristics for more details on the input/output alternate function characteristics (CAN\_TX and CAN\_RX).





Figure 45. UFQFPN32 package outline

1. Drawing is not to scale.

- 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life.
- 3. There is an exposed die pad on the underside of the UFQFPN package. This pad is used for the device ground and must be connected. It is referred to as pin 0 in *Table: Pin definitions*.



1. Values in inches are converted from mm and rounded to 4 decimal digits.





1. Dimensions are expressed in millimeters.



### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



# 9 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 25-Feb-2014 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 03-Apr-2014 | 2        | <ul> <li>Added the sample engineering sections for all the packages in the chapter Package information:</li> <li>Updated tables: <ul> <li>STM32F042x4/x6 USART implementation: added one table footnote.</li> <li>STM32F042x pin definitions,</li> <li>Current characteristics,</li> <li>Typical and maximum current consumption from VDD supply at VDD = 3.6 V,</li> <li>Typical and maximum current consumption from the VDDA supply,</li> <li>Typical and maximum current consumption from the VDDA supply,</li> <li>Typical and maximum current consumption from the VBAT supply,</li> <li>Typical and maximum current consumption from the VBAT supply,</li> <li>Typical and maximum current consumption from the VBAT supply,</li> <li>Typical current consumption, code executing from Flash, running from HSE 8 MHz crystal,</li> <li>Flash memory characteristics,</li> <li>I/O current injection susceptibility,</li> <li>EMS characteristics,</li> <li>UFQFPN32 32-pin package pinout,</li> <li>UQFPN28 28-pin package,</li> <li>Power supply scheme,</li> <li>TC and TTa I/O input characteristics,</li> <li>LQFP48 marking example (package top view),</li> <li>UFQFPN48 marking example (package top view),</li> <li>UFQFPN28 marking example (package top view),</li> </ul> </li> </ul> |  |
| 26-Oct-2015 | 3        | <ul> <li>Cover page: number of I/Os and timers updated.</li> <li>Updates in Section 2: Description: <ul> <li>updated Figure 1: Block diagram</li> </ul> </li> <li>Updates in Section 3: Functional overview: <ul> <li>updated Figure 2: Clock tree</li> <li>addition of the number of complementary outputs for the advanced control timer and for TIM16, TIM17 general purpose timers in Table 7: Timer feature comparison</li> <li>removal of USART2 from Figure 3.5.4: Low-power modes</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |

| Table 76. | Document | revision | history |
|-----------|----------|----------|---------|
|-----------|----------|----------|---------|

