Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0 | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | CANbus, HDMI-CEC, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB | | Peripherals | DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 38 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 6K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V | | Data Converters | A/D 13x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-UFQFN Exposed Pad | | Supplier Device Package | 48-UFQFPN (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f042c6u6 | # List of tables | Table 1. | Device summary | 1 | |-----------|------------------------------------------------------------------------------------------------|------| | Table 2. | STM32F042x4/x6 device features and peripheral counts | | | Table 3. | Temperature sensor calibration values | | | Table 4. | Internal voltage reference calibration values | | | Table 5. | Capacitive sensing GPIOs available on STM32F042x4/x6 devices | | | Table 6. | No. of capacitive sensing channels available on STM32F042x devices | | | Table 7. | Timer feature comparison | . 21 | | Table 8. | Comparison of I <sup>2</sup> C analog and digital filters | . 24 | | Table 9. | STM32F042x4/x6 I <sup>2</sup> C implementation | | | Table 10. | STM32F042x4/x6 USART implementation | | | Table 11. | STM32F042x4/x6 SPI/I <sup>2</sup> S implementation | | | Table 12. | Legend/abbreviations used in the pinout table | | | Table 13. | STM32F042x pin definitions | | | Table 14. | Alternate functions selected through GPIOA_AFR registers for port A | | | Table 15. | Alternate functions selected through GPIOB_AFR registers for port B | | | Table 16. | Alternate functions selected through GPIOF_AFR registers for port F | | | Table 17. | STM32F042x4/x6 peripheral register boundary addresses | | | Table 18. | Voltage characteristics | | | Table 19. | Current characteristics | | | Table 20. | Thermal characteristics | | | Table 21. | General operating conditions | | | Table 22. | Operating conditions at power-up / power-down | | | Table 23. | Embedded reset and power control block characteristics | | | Table 24. | Programmable voltage detector characteristics | | | Table 25. | Embedded internal reference voltage | | | Table 26. | Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD} = 3.6 \text{ V} \dots$ | | | Table 27. | Typical and maximum current consumption from the V <sub>DDA</sub> supply | | | Table 28. | Typical and maximum consumption in Stop and Standby modes | | | Table 29. | Typical and maximum current consumption from the V <sub>BAT</sub> supply | | | Table 30. | Typical current consumption, code executing from Flash memory, running from HSE 8 MHz crystal | | | Table 31. | Switching output I/O current consumption | | | Table 31. | Peripheral current consumption | | | Table 32. | Low-power mode wakeup timings | | | Table 34. | High-speed external user clock characteristics. | | | Table 35. | Low-speed external user clock characteristics | | | Table 36. | HSE oscillator characteristics | | | Table 37. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | 63 | | Table 38. | HSI oscillator characteristics | | | Table 39. | HSI14 oscillator characteristics | | | Table 40. | HSI48 oscillator characteristics | | | Table 41. | LSI oscillator characteristics | | | Table 42. | PLL characteristics | | | Table 43. | Flash memory characteristics | | | Table 44. | Flash memory endurance and data retention | | | Table 45. | EMS characteristics | | | Table 46. | EMI characteristics | | | Table 47. | ESD absolute maximum ratings | | | | | | ### List of tables | Table 48. | Electrical sensitivities | 71 | |-----------|----------------------------------------------------|-----| | Table 49. | I/O current injection susceptibility | 72 | | Table 50. | I/O static characteristics | 72 | | Table 51. | Output voltage characteristics | 75 | | Table 52. | I/O AC characteristics | 76 | | Table 53. | NRST pin characteristics | 77 | | Table 54. | ADC characteristics | 78 | | Table 55. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 14 MHz | 80 | | Table 56. | ADC accuracy | 80 | | Table 57. | TS characteristics | 82 | | Table 58. | V <sub>BAT</sub> monitoring characteristics | 82 | | Table 59. | TIMx characteristics | 82 | | Table 60. | IWDG min/max timeout period at 40 kHz (LSI) | 83 | | Table 61. | WWDG min/max timeout value at 48 MHz (PCLK) | 83 | | Table 62. | I <sup>2</sup> C analog filter characteristics | 84 | | Table 63. | SPI characteristics | 84 | | Table 64. | I <sup>2</sup> S characteristics | | | Table 65. | USB electrical characteristics | 89 | | Table 66. | LQFP48 package mechanical data | 91 | | Table 67. | UFQFPN48 package mechanical data | 94 | | Table 68. | WLCSP36 package mechanical data | 96 | | Table 69. | WLCSP36 recommended PCB design rules | 97 | | Table 70. | LQFP32 package mechanical data | 100 | | Table 71. | UFQFPN32 package mechanical data | 103 | | Table 72. | UFQFPN28 package mechanical data | 105 | | Table 73. | TSSOP20 package mechanical data | 108 | | Table 74. | Package thermal characteristics | 111 | | Table 75. | Ordering information scheme | 113 | | Table 76. | Document revision history | 114 | # List of figures ### STM32F042x4 STM32F042x6 | Figure 49. | Recommended footprint for UFQFPN28 package | 106 | |------------|--------------------------------------------|-----| | Figure 50. | UFQFPN28 package marking example | 107 | | Figure 51. | TSSOP20 package outline | 108 | | Figure 52. | Recommended footprint for TSSOP20 package | 109 | | Figure 53. | TSSOP20 package marking example | 110 | The I/O configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. # 3.8 Direct memory access controller (DMA) The 5-channel general-purpose DMAs manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. DMA can be used with the main peripherals: SPIx, I2Sx, I2Cx, USARTx, all TIMx timers (except TIM14) and ADC. # 3.9 Interrupts and events #### 3.9.1 Nested vectored interrupt controller (NVIC) The STM32F0xx family embeds a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels (not including the 16 interrupt lines of Cortex -M0) and 4 priority levels. - Closely coupled NVIC gives low latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead This hardware block provides flexible interrupt management features with minimal interrupt latency. ### 3.9.2 Extended interrupt/event controller (EXTI) The extended interrupt/event controller consists of 24 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 38 GPIOs can be connected to the 16 external interrupt lines. # 3.10 Analog-to-digital converter (ADC) The 12-bit analog-to-digital converter has up to 10 external and 3 internal (temperature 18/117 DocID025832 Rev 5 with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks. # 3.19 Universal serial bus (USB) The STM32F042x4/x6 embeds a full-speed USB device peripheral compliant with the USB specification version 2.0. The internal USB PHY supports USB FS signaling, embedded DP pull-up and also battery charging detection according to Battery Charging Specification Revision 1.2. The USB interface implements a full-speed (12 Mbit/s) function interface with added support for USB 2.0 Link Power Management. It has software-configurable endpoint setting with packet memory up-to 1 KB (the last 256 byte are used for CAN peripheral if enabled) and suspend/resume support. It requires a precise 48 MHz clock which can be generated from the internal main PLL (the clock source must use an HSE crystal oscillator) or by the internal 48 MHz oscillator in automatic trimming mode. The synchronization for this oscillator can be taken from the USB data stream itself (SOF signalization) which allows crystal-less operation. # 3.20 Clock recovery system (CRS) The STM32F042x4/x6 embeds a special block which allows automatic trimming of the internal 48 MHz oscillator to guarantee its optimal accuracy over the whole device operational range. This automatic trimming is based on the external synchronization signal, which could be either derived from USB SOF signalization, from LSE oscillator, from an external signal on CRS\_SYNC pin or generated by user software. For faster lock-in during startup it is also possible to combine automatic trimming with manual trimming action. # 3.21 Serial wire debug port (SW-DP) An ARM SW-DP interface is provided to allow a serial wire debugging tool to be connected to the MCU. **Table 19. Current characteristics** | Symbol | Ratings | Max. | Unit | |--------------------------------------|---------------------------------------------------------------------------------|----------------------|------| | ΣI <sub>VDD</sub> | Total current into sum of all VDD power lines (source) <sup>(1)</sup> | 120 | | | ΣI <sub>VSS</sub> | Total current out of sum of all VSS ground lines (sink) <sup>(1)</sup> | -120 | | | I <sub>VDD(PIN)</sub> | Maximum current into each VDD power pin (source) <sup>(1)</sup> | 100 | | | I <sub>VSS(PIN)</sub> | Maximum current out of each VSS ground pin (sink) <sup>(1)</sup> | -100 | | | ı | Output current sunk by any I/O and control pin | 25 | | | I <sub>IO(PIN)</sub> | Output current source by any I/O and control pin | -25 | | | | Total output current sunk by sum of all I/Os and control pins <sup>(2)</sup> | 80 | | | $\Sigma I_{IO(PIN)}$ | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup> | -80 | mA | | | Total output current sourced by sum of all I/Os supplied by VDDIO2 | -40 | | | | Injected current on FT and FTf pins | -5/+0 <sup>(4)</sup> | | | I <sub>INJ(PIN)</sub> <sup>(3)</sup> | Injected current on TC and RST pin | ± 5 | 1 | | | Injected current on TTa pins <sup>(5)</sup> | ± 5 | | | ΣΙ <sub>ΙΝJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(6)</sup> | ± 25 | | - 1. All main power (VDD, VDDA) and ground (VSS, VSSA) pins must always be connected to the external power supply, in the permitted range. - 2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count QFP packages. - 3. A positive injection is induced by $V_{IN} > V_{DDIOx}$ while a negative injection is induced by $V_{IN} < V_{SS}$ . $I_{INJ(PIN)}$ must never be exceeded. Refer to *Table 18: Voltage characteristics* for the maximum allowed input voltage values. - 4. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value. - On these I/Os, a positive injection is induced by V<sub>IN</sub> > V<sub>DDA</sub>. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 56: ADC accuracy*. - When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). **Table 20. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | Table 22. Operating conditions at power-up / power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------------|---------------------------------|------------|-----|-----|-------| | t | V <sub>DD</sub> rise time rate | _ | 0 | 8 | μs/V | | t <sub>VDD</sub> | V <sub>DD</sub> fall time rate | _ | 20 | 8 | | | t <sub>VDDA</sub> | V <sub>DDA</sub> rise time rate | | 0 | 8 | μ5/ ν | | | V <sub>DDA</sub> fall time rate | _ | 20 | 8 | | ## 6.3.3 Embedded reset and power control block characteristics The parameters given in *Table 23* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. Table 23. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|---------------------|-----------------------------|---------------------|------|---------------------|------| | V <sub>POR/PDR</sub> <sup>(1)</sup> | | Falling edge <sup>(2)</sup> | 1.80 | 1.88 | 1.96 <sup>(3)</sup> | V | | | reset threshold | Rising edge | 1.84 <sup>(3)</sup> | 1.92 | 2.00 | V | | V <sub>PDRhyst</sub> | PDR hysteresis | - | - | 40 | - | mV | | t <sub>RSTTEMPO</sub> <sup>(4)</sup> | Reset temporization | - | 1.50 | 2.50 | 4.50 | ms | <sup>1.</sup> The PDR detector monitors $V_{DD}$ and also $V_{DDA}$ (if kept enabled in the option bytes). The POR detector monitors only $V_{DD}$ . Table 24. Programmable voltage detector characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|--------------------|--------------|------|------|------|------| | V | PVD threshold 0 | Rising edge | 2.1 | 2.18 | 2.26 | V | | V <sub>PVD0</sub> | F VD tillesiloid 0 | Falling edge | 2 | 2.08 | 2.16 | V | | V | PVD threshold 1 | Rising edge | 2.19 | 2.28 | 2.37 | V | | V <sub>PVD1</sub> | F VD tillesiloid 1 | Falling edge | 2.09 | 2.18 | 2.27 | V | | V | PVD threshold 2 | Rising edge | 2.28 | 2.38 | 2.48 | V | | V <sub>PVD2</sub> | PVD tillesiloid 2 | Falling edge | 2.18 | 2.28 | 2.38 | V | | V | PVD threshold 3 | Rising edge | 2.38 | 2.48 | 2.58 | V | | V <sub>PVD3</sub> | F VD tillesiloid 3 | Falling edge | 2.28 | 2.38 | 2.48 | V | | V | PVD threshold 4 | Rising edge | 2.47 | 2.58 | 2.69 | V | | $V_{PVD4}$ | PVD threshold 4 | Falling edge | 2.37 | 2.48 | 2.59 | V | | V | PVD threshold 5 | Rising edge | 2.57 | 2.68 | 2.79 | V | | V <sub>PVD5</sub> | F VD tillesilota 5 | Falling edge | 2.47 | 2.58 | 2.69 | V | 48/117 DocID025832 Rev 5 <sup>2.</sup> The product behavior is guaranteed by design down to the minimum $V_{POR/PDR}$ value. <sup>3.</sup> Data based on characterization results, not tested in production. <sup>4.</sup> Guaranteed by design, not tested in production. Table 26. Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 3.6 V (continued) | | 7. | | | All | peripher | als enab | oled <sup>(1)</sup> | All | periphe | | | | |-----------------|-----------------------------------------------------|------------------------------------------------|---------------------------|-----------------------------|---------------------|-------------------------------------|---------------------|------|---------------------|---------------------|---------------------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | | M | Max @ T <sub>A</sub> <sup>(2)</sup> | | | М | ax @ T <sub>A</sub> | (2) | Unit | | Sy | Para | | | Тур | 25 °C | 85 °C | 105 °C | Тур | 25 °C | 85 °C | 105 °C | | | | | HSI48 | 48 MHz | 19.3 | 21.9 | 22.1 | 23.7 | 11.9 | 13.4 | 13.6 | 13.7 | | | | | | 48 MHz | 19.2 | 21.8 <sup>(3)</sup> | 22.0 | 22.1 <sup>(3)</sup> | 11.7 | 13.3 <sup>(3)</sup> | 13.5 | 13.7 <sup>(3)</sup> | | | | Supply current in Run mode, code executing from RAM | HSE bypass,<br>PLL on | 32 MHz | 13.4 | 15.8 | 15.9 | 16.0 | 7.9 | 8.8 | 8.9 | 9.7 | | | | = E | | 24 MHz | 10.3 | 12.6 | 13.0 | 13.4 | 6.2 | 8.0 | 8.2 | 8.3 | | | | n Ru<br>g fro | HSE bypass, | 8 MHz | 3.6 | 4.1 | 4.3 | 4.4 | 2.0 | 2.1 | 2.1 | 2.5 | | | | ent i<br>uting | PLL off | 1 MHz | 8.0 | 0.9 | 0.9 | 1.1 | 0.4 | 0.5 | 0.6 | 0.8 | | | | curr | | | 22.1 | 22.5 | 11.8 | 13.6 | 13.8 | 13.9 | | | | | | pply | PLL on HSE bypass, PLL off HSI clock, PLL on | 32 MHz | 13.5 | 16.3 | 16.4 | 16.6 | 8.0 | 8.8 | 9.1 | 9.9 | | | | lns | | 24 MHz | 10.5 | 12.8 | 13.0 | 13.8 | 6.5 | 8.0 | 8.1 | 8.4 | | | | | HSI clock,<br>PLL off | 8 MHz | 3.7 | 4.7 | 5.0 | 5.3 | 2.1 | 2.3 | 2.4 | 3.0 | mA | | I <sub>DD</sub> | | HSI48 | 48 MHz | 12.4 | 15.1 | 16.3 | 16.7 | 3.0 | 3.2 | 3.3 | 3.4 | IIIA | | | | | 48 MHz | 12.3 | 15.0 <sup>(3)</sup> | 16.0 | 16.2 <sup>(3)</sup> | 2.9 | 3.2 <sup>(3)</sup> | 3.3 | 3.4 <sup>(3)</sup> | | | | Jode | node | HSE bypass,<br>PLL on | 32 MHz 8.5 10.6 11.2 11.7 1 | 1.9 | 2.1 | 2.2 | 2.5 | | | | | | | u də: | | 24 MHz | 6.5 | 8.1 | 8.5 | 8.7 | 1.6 | 1.8 | 1.8 | 1.9 | | | | Sle | Sle | HSE bypass, 8 MHz 2.3 3.0 | 3.1 | 3.2 | 0.7 | 0.8 | 0.8 | 0.9 | | | | | | nt ir | E PLL off | 1 MHz | 0.4 | 0.4 | 0.4 | 0.6 | 0.1 | 0.3 | 0.3 | 0.4 | | | | curre | | 48 MHz | 12.4 | 15.3 | 15.7 | 15.9 | 3.0 | 3.0 | 3.2 | 3.4 | | | | Supply current in Sleep mode | HSI clock,<br>PLL on | 32 MHz | 8.6 | 10.7 | 11.3 | 11.6 | 2.1 | 2.2 | 2.2 | 2.5 | | | | Sup | | 24 MHz | 6.6 | 8.4 | 8.7 | 8.9 | 1.6 | 1.6 | 1.7 | 1.9 | | | | | HSI clock,<br>PLL off | 8 MHz | 2.4 | 3.2 | 3.4 | 3.6 | 0.6 | 0.8 | 0.9 | 1.0 | | <sup>1.</sup> USB is kept disabled as this IP functions only with a 48 MHz clock. <sup>2.</sup> Data based on characterization results, not tested in production unless otherwise specified. <sup>3.</sup> Data based on characterization results and tested in production (using one common test limit for sum of $I_{DD}$ and $I_{DDA}$ ). Table 30. Typical current consumption, code executing from Flash memory, running from HSE 8 MHz crystal | Symbol | Parameter | £ | Typical con<br>Run i | sumption in<br>mode | | sumption in mode | Unit | | |------------------|---------------------------------|-----------|----------------------|---------------------|----------------------|---------------------|----------------------|-------| | | Symbol | Parameter | f <sub>HCLK</sub> | Peripherals enabled | Peripherals disabled | Peripherals enabled | Peripherals disabled | Offic | | | | 48 MHz | 20.7 | 12.8 | 12.3 | 3.4 | | | | | | 36 MHz | 15.9 | 9.9 | 9.5 | 2.7 | | | | | | 32 MHz | 14.3 | 9.0 | 8.5 | 2.5 | | | | | Current | 24 MHz | 11.0 | 7.1 | 6.6 | 2.1 | | | | I== | consumption | 16 MHz | 7.7 | 5.0 | 4.7 | 1.6 | mA | | | I <sub>DD</sub> | from V <sub>DD</sub><br>supply | 8 MHz | 4.3 | 3.0 | 2.7 | 1.2 | ША | | | | ѕирріу | 4 MHz | 2.6 | 2.0 | 1.7 | 0.9 | | | | | | 2 MHz | 1.8 | 1.5 | 1.2 | 0.8 | | | | | | 1 MHz | 1.4 | 1.2 | 1.0 | 0.8 | | | | | | 500 kHz | 1.2 | 1.1 | 0.8 | 0.7 | | | | | | 48 MHz | | 16 | 3.3 | | | | | | | 36 MHz | | 12 | 4.3 | | | | | | | 32 MHz | 111.9 | | | | | | | | Current | 24 MHz | 87.1 | | | | 1 | | | , | consumption | 16 MHz | 62.5 | | | | | | | I <sub>DDA</sub> | from V <sub>DDA</sub><br>supply | 8 MHz | | 2.5 | | | | | | | зирріу | 4 MHz | | 2.5 | | | | | | | | 2 MHz | | 2 | .5 | | | | | | | 1 MHz | | 2 | .5 | | | | | | | 500 kHz | | 2 | .5 | | | | #### I/O system current consumption The current consumption of the I/O system has two components: static and dynamic. #### I/O static current consumption All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 50: I/O static characteristics*. For the output pins, any external pull-down or external load must also be considered to estimate the current consumption. Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt | Symbol | Parameter | Conditions | Min | Тур | Мах | Unit | |-----------------|---------------------------------------------------|----------------------------------------|-----|-----|-----|------| | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(3)</sup> | V <sub>IN</sub> = - V <sub>DDIOx</sub> | 25 | 40 | 55 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | - | - | 5 | - | pF | - 1. Data based on design simulation only. Not tested in production. - The leakage could be higher than the maximum value, if negative current is injected on adjacent pins. Refer to Table 49: I/O current injection susceptibility. - 3. Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimal (~10% order). All I/Os are CMOS- and TTL-compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 22* for standard I/Os, and in *Figure 23* for 5 V-tolerant I/Os. The following curves are design simulation results, not tested in production. Figure 22. TC and TTa I/O input characteristics 57 ## 6.3.17 Temperature sensor characteristics Table 57. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------------------|------------------------------------------------|------|------|------|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with temperature | - | ± 1 | ± 2 | °C | | Avg_Slope <sup>(1)</sup> | Average slope | 4.0 | 4.3 | 4.6 | mV/°C | | V <sub>30</sub> | Voltage at 30 °C (± 5 °C) <sup>(2)</sup> | 1.34 | 1.43 | 1.52 | V | | t <sub>START</sub> <sup>(1)</sup> | ADC_IN16 buffer startup time | - | - | 10 | μs | | t <sub>S_temp</sub> <sup>(1)</sup> | ADC sampling time when reading the temperature | 4 | - | - | μs | <sup>1.</sup> Guaranteed by design, not tested in production. # 6.3.18 V<sub>BAT</sub> monitoring characteristics Table 58. V<sub>BAT</sub> monitoring characteristics | Symbol | Parameter | | Тур | Max | Unit | |------------------------------------|-----------------------------------------------------|----|--------|-----|------| | R | Resistor bridge for V <sub>BAT</sub> | - | 2 x 50 | - | kΩ | | Q | Ratio on V <sub>BAT</sub> measurement | - | 2 | - | - | | Er <sup>(1)</sup> | Error on Q | -1 | - | +1 | % | | t <sub>S_vbat</sub> <sup>(1)</sup> | ADC sampling time when reading the V <sub>BAT</sub> | 4 | - | - | μs | <sup>1.</sup> Guaranteed by design, not tested in production. #### 6.3.19 Timer characteristics The parameters given in the following tables are guaranteed by design. Refer to Section 6.3.14: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). Table 59. TIMx characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------|-------------------------|-------------------------------|-----|-------------------------|-----|----------------------| | t <sub>res(TIM)</sub> | Timer resolution time | - | - | 1 | - | t <sub>TIMxCLK</sub> | | res(TIM) | Time resolution time | f <sub>TIMxCLK</sub> = 48 MHz | - | 20.8 | - | ns | | f | Timer external clock | - | - | f <sub>TIMxCLK</sub> /2 | - | MHz | | f <sub>EXT</sub> | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 48 MHz | - | 24 | - | MHz | | | 16-bit timer maximum | - | ı | 2 <sup>16</sup> | ı | t <sub>TIMxCLK</sub> | | t <sub>MAX_COUNT</sub> | period | f <sub>TIMxCLK</sub> = 48 MHz | - | 1365 | ı | μs | | | 32-bit counter | - | - | 2 <sup>32</sup> | - | t <sub>TIMxCLK</sub> | | | maximum period | f <sub>TIMxCLK</sub> = 48 MHz | - | 89.48 | - | s | 82/117 DocID025832 Rev 5 Measured at V<sub>DDA</sub> = 3.3 V ± 10 mV. The V<sub>30</sub> ADC conversion result is stored in the TS\_CAL1 byte. Refer to Table 3: Temperature sensor calibration values. | Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]=<br>0x000 | Max timeout RL[11:0]=<br>0xFFF | Unit | | | |-------------------|--------------|--------------------------------|--------------------------------|------|--|--| | /4 | 0 | 0.1 | 409.6 | | | | | /8 | 1 | 0.2 | 819.2 | | | | | /16 | 2 | 0.4 | 1638.4 | | | | | /32 | 3 | 0.8 | 3276.8 | ms | | | | /64 | 4 | 1.6 | 6553.6 | | | | | /128 | 5 | 3.2 | 13107.2 | | | | | /256 | 6 or 7 | 6.4 | 26214.4 | | | | Table 60. IWDG min/max timeout period at 40 kHz (LSI)<sup>(1)</sup> These timings are given for a 40 kHz clock but the microcontroller internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty. | Table 01: WWD0 Illiminax timeout value at 40 limb (i 021) | | | | | | | |-----------------------------------------------------------|-------|-------------------|-------------------|------|--|--| | Prescaler | WDGTB | Min timeout value | Max timeout value | Unit | | | | 1 | 0 | 0.0853 | 5.4613 | | | | | 2 | 1 | 0.1706 | 10.9226 | ms | | | | 4 | 2 | 0.3413 | 21.8453 | 1115 | | | | 8 | 3 | 0.6826 | 43.6906 | | | | Table 61. WWDG min/max timeout value at 48 MHz (PCLK) #### 6.3.20 Communication interfaces # I<sup>2</sup>C interface characteristics The I<sup>2</sup>C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for: - Standard-mode (Sm): with a bit rate up to 100 kbit/s - Fast-mode (Fm): with a bit rate up to 400 kbit/s - Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s. The I<sup>2</sup>C timings requirements are guaranteed by design when the I2Cx peripheral is properly configured (refer to Reference manual). The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $V_{\rm DDIOx}$ is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.14: I/O port characteristics for the I<sup>2</sup>C I/Os characteristics. All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics: Figure 28. SPI timing diagram - slave mode and CPHA = 0 1. Measurement points are done at CMOS levels: 0.3 $V_{\rm DD}$ and 0.7 $V_{\rm DD}$ . #### **Package information** 7 In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark. #### LQFP48 package information 7.1 LQFP48 is a 48-pin, 7 x 7 mm low-profile quad flat package. Figure 33. LQFP48 package outline 1. Drawing is not to scale. # 7.4 LQFP32 package information LQFP32 is a 32-pin, 7 x 7 mm low-profile quad flat package. Figure 42. LQFP32 package outline 1. Drawing is not to scale. Table 70. LQFP32 package mechanical data | Symbol | | millimeters | 1 | | inches <sup>(1)</sup> | | |--------|-------|-------------|-------|--------|-----------------------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | А | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.300 | 0.370 | 0.450 | 0.0118 | 0.0146 | 0.0177 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | - | 5.600 | - | - | 0.2205 | - | | E | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | E3 | - | 5.600 | - | - | 0.2205 | - | | е | - | 0.800 | - | - | 0.0315 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | ccc | - | - | 0.100 | - | - | 0.0039 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 43. Recommended footprint for LQFP32 package 9.70 5V\_FP\_V2 1. Dimensions are expressed in millimeters. ### **Device marking** The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below. Figure 53. TSSOP20 package marking example 1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity. Table 76. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16-Dec-2015 | 4 | Section 3: Functional overview: - Figure 2: Clock tree modified Section 4: Pinouts and pin descriptions: - Package pinout figures updated (look and feel) - Figure 5: WLCSP36 package pinout- now presented in top view - Table 13: STM32F042x pin definitions - note 3 added; CIMP1_OUT and USART4_CTS removed - Table 15: Alternate functions selected through GPIOB_AFR registers for port B - change of I2C2_SDA and I2C2_SCL to I2C1_SDA and I2C1_SCL Section 5: Memory mapping: - Table 17: STM32F042x4/x6 peripheral register boundary addresses - change of "SYSCFG + COMP" to "SYSCFG" Section 6: Electrical characteristics: - Table 50: I/O static characteristics - removed note - Section 6.3.16: 12-bit ADC characteristics - changed introductory sentence Section 7: Package information: - Figure 49: Recommended footprint for UFQFPN28 package distance between corner pads added | | 10-Jan-2017 | 5 | Section 6: Electrical characteristics: - Table 37: LSE oscillator characteristics (fLSE = 32.768 kHz) - information on configuring different drive capabilities removed. See the corresponding reference manual. - Table 25: Embedded internal reference voltage - V <sub>REFINT</sub> values - Figure 28: SPI timing diagram - slave mode and CPHA = 0 and Figure 29: SPI timing diagram - slave mode and CPHA = 1 enhanced and corrected Section 8: Ordering information: - The name of the section changed from the previous "Part numbering" | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2017 STMicroelectronics - All rights reserved