# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 48MHz                                                                  |
| Connectivity               | CANbus, HDMI-CEC, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB |
| Peripherals                | DMA, I <sup>2</sup> S, POR, PWM, WDT                                   |
| Number of I/O              | 16                                                                     |
| Program Memory Size        | 32KB (32K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 6K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V                                                           |
| Data Converters            | A/D 12x12b                                                             |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 20-TSSOP (0.173", 4.40mm Width)                                        |
| Supplier Device Package    | 20-TSSOP                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f042f6p7  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# List of tables

| Table 1.  | Device summary                                                                                        | 1  |
|-----------|-------------------------------------------------------------------------------------------------------|----|
| Table 2.  | STM32F042x4/x6 device features and peripheral counts                                                  | 11 |
| Table 3.  | Temperature sensor calibration values.                                                                | 19 |
| Table 4.  | Internal voltage reference calibration values                                                         | 19 |
| Table 5.  | Capacitive sensing GPIOs available on STM32F042x4/x6 devices                                          | 20 |
| Table 6.  | No. of capacitive sensing channels available on STM32F042x devices                                    | 21 |
| Table 7.  | Timer feature comparison.                                                                             | 21 |
| Table 8.  | Comparison of I <sup>2</sup> C analog and digital filters                                             | 24 |
| Table 9.  | STM32F042x4/x6 I <sup>2</sup> C implementation                                                        | 25 |
| Table 10. | STM32F042x4/x6 USART implementation                                                                   | 25 |
| Table 11. | STM32F042x4/x6 SPI/I <sup>2</sup> S implementation                                                    | 26 |
| Table 12. | Legend/abbreviations used in the pinout table                                                         | 31 |
| Table 13. | STM32F042x pin definitions                                                                            | 32 |
| Table 14. | Alternate functions selected through GPIOA_AFR registers for port A                                   | 37 |
| Table 15. | Alternate functions selected through GPIOB_AFR registers for port B                                   | 38 |
| Table 16. | Alternate functions selected through GPIOF_AFR registers for port F                                   | 38 |
| Table 17. | STM32F042x4/x6 peripheral register boundary addresses                                                 | 40 |
| Table 18. | Voltage characteristics                                                                               | 45 |
| Table 19. | Current characteristics                                                                               | 46 |
| Table 20. | Thermal characteristics.                                                                              | 46 |
| Table 21. | General operating conditions                                                                          | 47 |
| Table 22. | Operating conditions at power-up / power-down                                                         | 48 |
| Table 23. | Embedded reset and power control block characteristics.                                               | 48 |
| Table 24. | Programmable voltage detector characteristics                                                         | 48 |
| Table 25. | Embedded internal reference voltage                                                                   | 49 |
| Table 26. | Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD}$ = 3.6 V                      | 50 |
| Table 27. | Typical and maximum current consumption from the V <sub>DDA</sub> supply                              | 52 |
| Table 28. | Typical and maximum consumption in Stop and Standby modes                                             | 53 |
| Table 29. | Typical and maximum current consumption from the V <sub>BAT</sub> supply                              | 54 |
| Table 30. | Typical current consumption, code executing from Flash memory,         running from HSE 8 MHz crystal | 55 |
| Table 31. | Switching output I/O current consumption                                                              | 57 |
| Table 32. | Peripheral current consumption                                                                        | 58 |
| Table 33. | Low-power mode wakeup timings                                                                         | 60 |
| Table 34. | High-speed external user clock characteristics.                                                       | 60 |
| Table 35. | Low-speed external user clock characteristics                                                         |    |
| Table 36. | HSE oscillator characteristics                                                                        |    |
| Table 37. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz)                                        | 63 |
| Table 38. | HSI oscillator characteristics                                                                        |    |
| Table 39. | HSI14 oscillator characteristics                                                                      | 66 |
| Table 40. | HSI48 oscillator characteristics                                                                      | 67 |
| Table 41. | LSI oscillator characteristics                                                                        | 68 |
| Table 42. | PLL characteristics                                                                                   |    |
| Table 43. | Flash memory characteristics                                                                          | 68 |
| Table 44. | Flash memory endurance and data retention                                                             | 69 |
| Table 45. | EMS characteristics                                                                                   |    |
| Table 46. | EMI characteristics                                                                                   |    |
| Table 47. | ESD absolute maximum ratings                                                                          | 71 |



# 1 Introduction

This datasheet provides the ordering information and mechanical device characteristics of the STM32F042x4/x6 microcontrollers.

This document should be read in conjunction with the STM32F0xxxx reference manual (RM0091). The reference manual is available from the STMicroelectronics website *www.st.com*.

For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M0 core, please refer to the Cortex<sup>®</sup>-M0 Technical Reference Manual, available from the www.arm.com website.





# 3 Functional overview

*Figure 1* shows the general block diagram of the STM32F042x4/x6 devices.

# 3.1 ARM<sup>®</sup>-Cortex<sup>®</sup>-M0 core

The ARM<sup>®</sup> Cortex<sup>®</sup>-M0 is a generation of ARM 32-bit RISC processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts.

The ARM<sup>®</sup> Cortex<sup>®</sup>-M0 processors feature exceptional code-efficiency, delivering the high performance expected from an ARM core, with memory sizes usually associated with 8- and 16-bit devices.

The STM32F042x4/x6 devices embed ARM core and are compatible with all ARM tools and software.

# 3.2 Memories

The device has the following features:

- 6 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states and featuring embedded parity checking with exception generation for fail-critical applications.
- The non-volatile memory is divided into two arrays:
  - 16 to 32 Kbytes of embedded Flash memory for programs and data
  - Option bytes

The option bytes are used to write-protect the memory (with 4 KB granularity) and/or readout-protect the whole memory with the following options:

- Level 0: no readout protection
- Level 1: memory readout protection, the Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected
- Level 2: chip readout protection, debug features (Cortex<sup>®</sup>-M0 serial wire) and boot in RAM selection disabled

# 3.3 Boot modes

At startup, the boot pin and boot selector option bits are used to select one of the three boot options:

- boot from User Flash memory
- boot from System Memory
- boot from embedded SRAM

The boot pin is shared with the standard GPIO and can be disabled through the boot selector option bits. The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART on pins PA14/PA15, or PA9/PA10 or I<sup>2</sup>C on pins PB6/PB7 or through the USB DFU interface.



DocID025832 Rev 5

|                                          | Number of capacitive sensing channels |                        |                                  |                        |                        |  |
|------------------------------------------|---------------------------------------|------------------------|----------------------------------|------------------------|------------------------|--|
| Analog I/O group                         | STM32F042Cx<br>LQPF48<br>UQFPN48      | STM32F042Tx<br>WLCSP36 | STM32F042Kx<br>LQFP32<br>UQFPN32 | STM32F042Gx<br>UQFPN28 | STM32F042Fx<br>TSSOP20 |  |
| G1                                       | 3                                     | 3                      | 3                                | 3                      | 3                      |  |
| G2                                       | 3                                     | 3                      | 3                                | 3                      | 3                      |  |
| G3                                       | 2                                     | 2                      | 1<br>2                           | 1                      | 0                      |  |
| G4                                       | 3                                     | 3                      | 3                                | 1                      | 1                      |  |
| G5                                       | 3                                     | 3                      | 3                                | 3                      | 0                      |  |
| Number of capacitive<br>sensing channels | 14                                    | 14                     | 13<br>14                         | 11                     | 7                      |  |

#### Table 6. No. of capacitive sensing channels available on STM32F042x devices

# 3.12 Timers and watchdogs

The STM32F042x4/x6 devices include up to five general-purpose timers and an advanced control timer.

Table 7 compares the features of the different timers.

|                  |                |                    |                      |                            | c oompanise                  |                             |                          |
|------------------|----------------|--------------------|----------------------|----------------------------|------------------------------|-----------------------------|--------------------------|
| Timer<br>type    | Timer          | Counter resolution | Counter<br>type      | Prescaler<br>factor        | DMA<br>request<br>generation | Capture/compare<br>channels | Complementary<br>outputs |
| Advanced control | TIM1           | 16-bit             | Up, down,<br>up/down | integer from<br>1 to 65536 | Yes                          | 4                           | 3                        |
|                  | TIM2           | 32-bit             | Up, down,<br>up/down | integer from<br>1 to 65536 | Yes                          | 4                           | -                        |
| General          | TIM3           | 16-bit             | Up, down,<br>up/down | integer from<br>1 to 65536 | Yes                          | 4                           | -                        |
| purpose          | TIM14          | 16-bit             | Up                   | integer from<br>1 to 65536 | No                           | 1                           | -                        |
|                  | TIM16<br>TIM17 | 16-bit             | Up                   | integer from<br>1 to 65536 | Yes                          | 1                           | 1                        |

Table 7. Timer feature comparison

# 3.12.1 Advanced-control timer (TIM1)

The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It



can also be seen as a complete general-purpose timer. The four independent channels can be used for:

- input capture
- output compare
- PWM generation (edge or center-aligned modes)
- one-pulse mode output

If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%).

The counter can be frozen in debug mode.

Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining.

# 3.12.2 General-purpose timers (TIM2, 3, 14, 16, 17)

There are five synchronizable general-purpose timers embedded in the STM32F042x4/x6 devices (see *Table 7* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base.

#### TIM2, TIM3

STM32F042x4/x6 devices feature two synchronizable 4-channel general-purpose timers. TIM2 is based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages.

The TIM2 and TIM3 general-purpose timers can work together or with the TIM1 advancedcontrol timer via the Timer Link feature for synchronization or event chaining.

TIM2 and TIM3 both have independent DMA request generation.

These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

Their counters can be frozen in debug mode.

#### TIM14

This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler.

TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output.

Its counter can be frozen in debug mode.

#### TIM16 and TIM17

Both timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler.

They each have a single channel for input capture/output compare, PWM or one-pulse mode output.





## Figure 9. TSSOP20 package

1. Pin pair PA11/12 can be remapped in place of pin pair PA9/10 using the SYSCFG\_CFGR1 register.

#### Table 12. Legend/abbreviations used in the pinout table

| Na        | me                     | Abbreviation                                                                                                                     | Abbreviation Definition                                                   |  |  |  |
|-----------|------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--|
| Pin r     | name                   | Unless otherwise specified in brackets below the pin name, the pin function durin after reset is the same as the actual pin name |                                                                           |  |  |  |
|           |                        | S                                                                                                                                | Supply pin                                                                |  |  |  |
| Pin       | type                   | I/O                                                                                                                              | Input / output pin                                                        |  |  |  |
|           |                        | FT                                                                                                                               | 5 V-tolerant I/O                                                          |  |  |  |
|           |                        | FTf                                                                                                                              | 5 V-tolerant I/O, FM+ capable                                             |  |  |  |
|           |                        | ТТа                                                                                                                              | 3.3 V-tolerant I/O directly connected to ADC                              |  |  |  |
| I/O str   | ucture                 | TC                                                                                                                               | TC Standard 3.3 V I/O                                                     |  |  |  |
|           |                        | RST                                                                                                                              | Bidirectional reset pin with embedded weak pull-up resistor               |  |  |  |
| No        | Notes Unle<br>reset    |                                                                                                                                  | specified by a note, all I/Os are set as floating inputs during and after |  |  |  |
| Pin       | Alternate<br>functions | Functions selected through GPIOx_AFR registers                                                                                   |                                                                           |  |  |  |
| functions | Additional functions   | Functions directly                                                                                                               | Functions directly selected/enabled through peripheral registers          |  |  |  |



| . <u> </u>        |                                 | conditions at power-d | P / P01101 |     |      |
|-------------------|---------------------------------|-----------------------|------------|-----|------|
| Symbol            | Parameter                       | Conditions            | Min        | Мах | Unit |
| +                 | V <sub>DD</sub> rise time rate  |                       | 0          | 8   |      |
| t <sub>VDD</sub>  | V <sub>DD</sub> fall time rate  | -                     | 20         | 8   | μs/V |
| +                 | V <sub>DDA</sub> rise time rate |                       | 0          | 8   | μ5/ν |
| t <sub>VDDA</sub> | V <sub>DDA</sub> fall time rate | -                     | 20         | 8   |      |

 Table 22. Operating conditions at power-up / power-down

# 6.3.3 Embedded reset and power control block characteristics

The parameters given in *Table 23* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*.

 Table 23. Embedded reset and power control block characteristics

| Symbol                               | Parameter           | Conditions                  | Min                 | Тур  | Мах                 | Unit |
|--------------------------------------|---------------------|-----------------------------|---------------------|------|---------------------|------|
| V <sub>POR/PDR</sub> <sup>(1)</sup>  |                     | Falling edge <sup>(2)</sup> | 1.80                | 1.88 | 1.96 <sup>(3)</sup> | V    |
| VPOR/PDR`´                           | reset threshold     | Rising edge                 | 1.84 <sup>(3)</sup> | 1.92 | 2.00                | V    |
| V <sub>PDRhyst</sub>                 | PDR hysteresis      | -                           | -                   | 40   | -                   | mV   |
| t <sub>RSTTEMPO</sub> <sup>(4)</sup> | Reset temporization | -                           | 1.50                | 2.50 | 4.50                | ms   |

1. The PDR detector monitors  $V_{DD}$  and also  $V_{DDA}$  (if kept enabled in the option bytes). The POR detector monitors only  $V_{DD}.$ 

2. The product behavior is guaranteed by design down to the minimum  $V_{\text{POR/PDR}}$  value.

3. Data based on characterization results, not tested in production.

4. Guaranteed by design, not tested in production.

| Symbol            | Parameter       | Conditions   | Min  | Тур  | Max  | Unit |
|-------------------|-----------------|--------------|------|------|------|------|
| V                 | PVD threshold 0 | Rising edge  | 2.1  | 2.18 | 2.26 | V    |
| V <sub>PVD0</sub> |                 | Falling edge | 2    | 2.08 | 2.16 | V    |
| M                 | PVD threshold 1 | Rising edge  | 2.19 | 2.28 | 2.37 | V    |
| V <sub>PVD1</sub> | PVD threshold 1 | Falling edge | 2.09 | 2.18 | 2.27 | V    |
| M                 | PVD threshold 2 | Rising edge  | 2.28 | 2.38 | 2.48 | V    |
| V <sub>PVD2</sub> |                 | Falling edge | 2.18 | 2.28 | 2.38 | V    |
| M                 | PVD threshold 3 | Rising edge  | 2.38 | 2.48 | 2.58 | V    |
| V <sub>PVD3</sub> | PVD Infeshold 3 | Falling edge | 2.28 | 2.38 | 2.48 | V    |
| M                 | PVD threshold 4 | Rising edge  | 2.47 | 2.58 | 2.69 | V    |
| V <sub>PVD4</sub> |                 | Falling edge | 2.37 | 2.48 | 2.59 | V    |
| M                 | DVD throshold 5 | Rising edge  | 2.57 | 2.68 | 2.79 | V    |
| V <sub>PVD5</sub> | PVD threshold 5 | Falling edge | 2.47 | 2.58 | 2.69 | V    |

## Table 24. Programmable voltage detector characteristics



| Symbol Parameter |                                 | 4                 | Typical con<br>Run i   | sumption in<br>node     |                        | sumption in mode        | Unit |
|------------------|---------------------------------|-------------------|------------------------|-------------------------|------------------------|-------------------------|------|
| Symbol           | Falameter                       | f <sub>HCLK</sub> | Peripherals<br>enabled | Peripherals<br>disabled | Peripherals<br>enabled | Peripherals<br>disabled | Unit |
|                  |                                 | 48 MHz            | 20.7                   | 12.8                    | 12.3                   | 3.4                     |      |
|                  |                                 | 36 MHz            | 15.9                   | 9.9                     | 9.5                    | 2.7                     |      |
|                  |                                 | 32 MHz            | 14.3                   | 9.0                     | 8.5                    | 2.5                     |      |
|                  | Current                         | 24 MHz            | 11.0                   | 7.1                     | 6.6                    | 2.1                     |      |
| 1                | consumption                     | 16 MHz            | 7.7                    | 5.0                     | 4.7                    | 1.6                     | mA   |
| I <sub>DD</sub>  | from V <sub>DD</sub><br>supply  | 8 MHz             | 4.3                    | 3.0                     | 2.7                    | 1.2                     | ША   |
|                  | зарріу                          | 4 MHz             | 2.6                    | 2.0                     | 1.7                    | 0.9                     |      |
|                  |                                 | 2 MHz             | 1.8                    | 1.5                     | 1.2                    | 0.8                     |      |
|                  |                                 | 1 MHz             | 1.4                    | 1.2                     | 1.0                    | 0.8                     |      |
|                  |                                 | 500 kHz           | 1.2                    | 1.1                     | 0.8                    | 0.7                     |      |
|                  |                                 | 48 MHz            |                        | 16                      | 3.3                    |                         |      |
|                  |                                 | 36 MHz            | 124.3                  |                         |                        |                         |      |
|                  |                                 | 32 MHz            |                        | 11                      | 1.9                    |                         |      |
|                  | Current                         | 24 MHz            |                        | 87                      | 7.1                    |                         |      |
| I <sub>DDA</sub> | consumption                     | 16 MHz            |                        | 62                      | 2.5                    |                         | μA   |
| 'DDA             | from V <sub>DDA</sub><br>supply | 8 MHz             |                        | 2                       | .5                     |                         | μΛ   |
|                  | Supply                          | 4 MHz             | 2.5                    |                         |                        |                         | 1    |
|                  |                                 | 2 MHz             |                        | 2                       | .5                     |                         |      |
|                  |                                 | 1 MHz             |                        | 2                       | .5                     |                         |      |
|                  |                                 | 500 kHz           |                        | 2                       | .5                     |                         |      |

#### Table 30. Typical current consumption, code executing from Flash memory, running from HSE 8 MHz crystal

# I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

#### I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 50: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt



DocID025832 Rev 5

## STM32F042x4 STM32F042x6

| Symbol          | Parameter     | Conditions <sup>(1)</sup>                                                            | I/O toggling<br>frequency (f <sub>SW</sub> ) | Тур   | Unit |
|-----------------|---------------|--------------------------------------------------------------------------------------|----------------------------------------------|-------|------|
|                 |               |                                                                                      | 4 MHz                                        | 0.07  |      |
|                 |               | V <sub>DDIOx</sub> = 3.3 V                                                           | 8 MHz                                        | 0.15  |      |
|                 |               | C =C <sub>INT</sub>                                                                  | 16 MHz                                       | 0.31  |      |
|                 |               |                                                                                      | 24 MHz                                       | 0.53  | 1    |
|                 |               |                                                                                      | 48 MHz                                       | 0.92  |      |
|                 |               |                                                                                      | 4 MHz                                        | 0.18  |      |
|                 |               | V <sub>DDIOx</sub> = 3.3 V                                                           | 8 MHz                                        | 0.37  |      |
|                 |               | C <sub>EXT</sub> = 0 pF                                                              | 16 MHz                                       | 0.76  |      |
|                 |               | $C = C_{INT} + C_{EXT} + C_S$                                                        | 24 MHz                                       | 1.39  |      |
|                 |               | -                                                                                    | 48 MHz                                       | 2.188 |      |
|                 | , I/O current |                                                                                      | 4 MHz                                        | 0.32  |      |
|                 |               | $V_{DDIOx}$ = 3.3 V<br>$C_{EXT}$ = 10 pF<br>$C = C_{INT} + C_{EXT} + C_S$            | 8 MHz                                        | 0.64  | mA   |
|                 |               |                                                                                      | 16 MHz                                       | 1.25  |      |
|                 |               |                                                                                      | 24 MHz                                       | 2.23  |      |
| L.              |               |                                                                                      | 48 MHz                                       | 4.442 |      |
| I <sub>SW</sub> | consumption   | $V_{DDIOx} = 3.3 V$<br>$C_{EXT} = 22 pF$<br>$C = C_{INT} + C_{EXT} + C_S$            | 4 MHz                                        | 0.49  |      |
|                 |               |                                                                                      | 8 MHz                                        | 0.94  |      |
|                 |               |                                                                                      | 16 MHz                                       | 2.38  |      |
|                 |               |                                                                                      | 24 MHz                                       | 3.99  |      |
|                 |               | V <sub>DDIOx</sub> = 3.3 V                                                           | 4 MHz                                        | 0.64  |      |
|                 |               |                                                                                      | 8 MHz                                        | 1.25  |      |
|                 |               | C <sub>EXT</sub> = 33 pF<br>C = C <sub>INT</sub> + C <sub>EXT</sub> + C <sub>S</sub> | 16 MHz                                       | 3.24  |      |
|                 |               |                                                                                      | 24 MHz                                       | 5.02  |      |
|                 |               | V <sub>DDIOx</sub> = 3.3 V                                                           | 4 MHz                                        | 0.81  |      |
|                 |               | $C_{EXT} = 47 \text{ pF}$                                                            | 8 MHz                                        | 1.7   |      |
|                 |               | $C = C_{INT} + C_{EXT} + C_S$ $C = C_{int}$                                          | 16 MHz                                       | 3.67  |      |
|                 |               | V <sub>DDIOx</sub> = 2.4 V                                                           | 4 MHz                                        | 0.66  |      |
|                 |               | v <sub>DDIOx</sub> = 2.4 v<br>C <sub>EXT</sub> = 47 pF                               | 8 MHz                                        | 1.43  |      |
|                 |               | $C = C_{INT} + C_{EXT} + C_{S}$                                                      | 16 MHz                                       | 2.45  |      |
|                 |               | $C = C_{int}$                                                                        | 24 MHz                                       | 4.97  |      |

Table 31. Switching output I/O current consumption

1. C<sub>S</sub> = 7 pF (estimated value).



#### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 36*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter                   | Conditions <sup>(1)</sup>                                   | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit |
|-------------------------------------|-----------------------------|-------------------------------------------------------------|--------------------|-----|--------------------|------|
| f <sub>OSC_IN</sub>                 | Oscillator frequency        | -                                                           | 4                  | 8   | 32                 | MHz  |
| R <sub>F</sub>                      | Feedback resistor           | -                                                           | -                  | 200 | -                  | kΩ   |
|                                     |                             | During startup <sup>(3)</sup>                               | -                  | -   | 8.5                |      |
|                                     |                             | V <sub>DD</sub> = 3.3 V,<br>Rm = 30 Ω,<br>CL = 10 pF@8 MHz  | -                  | 0.4 | -                  |      |
|                                     | HSE current consumption     | V <sub>DD</sub> = 3.3 V,<br>Rm = 45 Ω,<br>CL = 10 pF@8 MHz  | -                  | 0.5 | -                  |      |
| I <sub>DD</sub>                     |                             | V <sub>DD</sub> = 3.3 V,<br>Rm = 30 Ω,<br>CL = 5 pF@32 MHz  | -                  | 0.8 | -                  | mA   |
|                                     |                             | V <sub>DD</sub> = 3.3 V,<br>Rm = 30 Ω,<br>CL = 10 pF@32 MHz | -                  | 1   | -                  |      |
|                                     |                             | V <sub>DD</sub> = 3.3 V,<br>Rm = 30 Ω,<br>CL = 20 pF@32 MHz | -                  | 1.5 | -                  |      |
| 9 <sub>m</sub>                      | Oscillator transconductance | Startup                                                     | 10                 | -   | -                  | mA/V |
| t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time                | V <sub>DD</sub> is stabilized                               | -                  | 2   | -                  | ms   |

|  | Table 36. | HSE | oscillator | characteristics |
|--|-----------|-----|------------|-----------------|
|--|-----------|-----|------------|-----------------|

1. Resonator characteristics given by the crystal/ceramic resonator manufacturer.

2. Guaranteed by design, not tested in production.

3. This consumption level occurs during the first 2/3 of the  $t_{\mbox{SU(HSE)}}$  startup time

4. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 20 pF range (Typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 17*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ .

Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.

DocID025832 Rev 5



# Low-speed internal (LSI) RC oscillator

| Table 41. LSI oscillator | characteristics <sup>(1)</sup> |
|--------------------------|--------------------------------|
|--------------------------|--------------------------------|

| Symbol                               | Parameter                        | Min | Тур  | Max | Unit |
|--------------------------------------|----------------------------------|-----|------|-----|------|
| f <sub>LSI</sub>                     | Frequency                        | 30  | 40   | 50  | kHz  |
| t <sub>su(LSI)</sub> <sup>(2)</sup>  | LSI oscillator startup time      | -   | -    | 85  | μs   |
| I <sub>DDA(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | -   | 0.75 | 1.2 | μΑ   |

1. V<sub>DDA</sub> = 3.3 V, T<sub>A</sub> = –40 to 105  $^\circ\text{C}$  unless otherwise specified.

2. Guaranteed by design, not tested in production.

# 6.3.9 PLL characteristics

The parameters given in *Table 42* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*.

| Symbol                | Parameter                      |                   | Unit |                    |      |
|-----------------------|--------------------------------|-------------------|------|--------------------|------|
|                       |                                | Min               | Тур  | Max                | Onic |
| f                     | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup>  | 8.0  | 24 <sup>(2)</sup>  | MHz  |
| f <sub>PLL_IN</sub>   | PLL input clock duty cycle     | 40 <sup>(2)</sup> | -    | 60 <sup>(2)</sup>  | %    |
| f <sub>PLL_OUT</sub>  | PLL multiplier output clock    | 16 <sup>(2)</sup> | -    | 48                 | MHz  |
| t <sub>LOCK</sub>     | PLL lock time                  | -                 | -    | 200 <sup>(2)</sup> | μs   |
| Jitter <sub>PLL</sub> | Cycle-to-cycle jitter          | -                 | -    | 300 <sup>(2)</sup> | ps   |

Table 42. PLL characteristics

1. Take care to use the appropriate multiplier factors to obtain PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>.

2. Guaranteed by design, not tested in production.

# 6.3.10 Memory characteristics

# **Flash memory**

The characteristics are given at  $T_A = -40$  to 105 °C unless otherwise specified.

Table 43. Flash memory characteristics

| Symbol             | Parameter               | Conditions                       | Min | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------|-------------------------|----------------------------------|-----|------|--------------------|------|
| t <sub>prog</sub>  | 16-bit programming time | T <sub>A</sub> = - 40 to +105 °C | 40  | 53.5 | 60                 | μs   |
| t <sub>ERASE</sub> | Page (1 KB) erase time  | T <sub>A</sub> = - 40 to +105 °C | 20  | -    | 40                 | ms   |
| t <sub>ME</sub>    | Mass erase time         | T <sub>A</sub> = - 40 to +105 °C | 20  | -    | 40                 | ms   |
|                    | Supply current          | Write mode                       | -   | -    | 10                 | mA   |
| I <sub>DD</sub>    | Supply current          | Erase mode                       | -   | -    | 12                 | mA   |

1. Guaranteed by design, not tested in production.



| Symbol           | Description                                                                                                      | Func<br>suscer     | Unit |    |
|------------------|------------------------------------------------------------------------------------------------------------------|--------------------|------|----|
|                  | Negative injection                                                                                               | Positive injection | Unit |    |
|                  | Injected current on PA12 pin                                                                                     | -0                 | +5   |    |
| I <sub>INJ</sub> | Injected current on PA9, PB3, PB13, PF11 pins with induced leakage current on adjacent pins less than 50 $\mu$ A |                    | NA   | mA |
|                  | Injected current on PB0, PB1 and all other FT and FTf pins                                                       |                    | NA   |    |
|                  | Injected current on all other TC, TTa and RST pins                                                               | -5                 | +5   |    |

# 6.3.14 I/O port characteristics

# General input/output characteristics

Unless otherwise specified, the parameters given in *Table 50* are derived from tests performed under the conditions summarized in *Table 21: General operating conditions*. All I/Os are designed as CMOS- and TTL-compliant.

| Symbol                                     | Parameter                                  | Conditions                                                                     | Min                                            | Тур                                          | Мах                                         | Unit |
|--------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------|---------------------------------------------|------|
|                                            |                                            | TC and TTa I/O                                                                 | -                                              | -                                            | 0.3 V <sub>DDIOx</sub> +0.07 <sup>(1)</sup> |      |
| V <sub>IL</sub> Low level input<br>voltage | FT and FTf I/O                             | -                                                                              | -                                              | 0.475 V <sub>DDIOx</sub> -0.2 <sup>(1)</sup> | V                                           |      |
|                                            |                                            | All I/Os                                                                       | -                                              | -                                            | 0.3 V <sub>DDIOx</sub>                      |      |
|                                            |                                            | TC and TTa I/O                                                                 | 0.445 V <sub>DDIOx</sub> +0.398 <sup>(1)</sup> | -                                            | -                                           |      |
| V <sub>IH</sub>                            | High level input voltage                   | FT and FTf I/O                                                                 | 0.5 V <sub>DDIOx</sub> +0.2 <sup>(1)</sup>     | -                                            | -                                           | V    |
|                                            |                                            | All I/Os                                                                       | 0.7 V <sub>DDIOx</sub>                         | -                                            | -                                           |      |
| V.                                         | Schmitt trigger                            | TC and TTa I/O                                                                 | -                                              | 200 <sup>(1)</sup>                           | -                                           | mV   |
| V <sub>hys</sub> hysteresis                |                                            | FT and FTf I/O                                                                 | -                                              | 100 <sup>(1)</sup>                           | -                                           | mv   |
|                                            |                                            | TC, FT and FTf I/O<br>TTa in digital mode<br>$V_{SS} \le V_{IN} \le V_{DDIOX}$ | -                                              | -                                            | ± 0.1                                       |      |
| l <sub>ikg</sub>                           | Input leakage<br>current <sup>(2)</sup>    | TTa in digital mode<br>V <sub>DDIOx</sub> ≤ V <sub>IN</sub> ≤ V <sub>DDA</sub> | -                                              | -                                            | 1                                           | μA   |
|                                            | Current                                    | TTa in analog mode<br>V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>DDA</sub>     | -                                              | -                                            | ± 0.2                                       |      |
|                                            |                                            | FT and FTf I/O<br>$V_{DDIOx} \le V_{IN} \le 5 V$                               | -                                              | -                                            | 10                                          |      |
| R <sub>PU</sub>                            | Weak pull-up<br>equivalent resistor<br>(3) | V <sub>IN</sub> = V <sub>SS</sub>                                              | 25                                             | 40                                           | 55                                          | kΩ   |



## **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed  $V_{OL}/V_{OH}$ ).

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*:

- The sum of the currents sourced by all the I/Os on V<sub>DDIOx</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 18: Voltage characteristics*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see *Table 18: Voltage characteristics*).

# **Output voltage levels**

Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT, TTa or TC unless otherwise specified).

| Symbol                            | Parameter                                                  | Conditions                                              | Min                     | Max | Unit |
|-----------------------------------|------------------------------------------------------------|---------------------------------------------------------|-------------------------|-----|------|
| V <sub>OL</sub>                   | Output low level voltage for an I/O pin                    | CMOS port <sup>(2)</sup>                                | -                       | 0.4 |      |
| V <sub>OH</sub>                   | Output high level voltage for an I/O pin                   | I <sub>IO</sub>   = 8 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V  | V <sub>DDIOx</sub> -0.4 | -   | V    |
| V <sub>OL</sub>                   | Output low level voltage for an I/O pin                    | TTL port <sup>(2)</sup>                                 | -                       | 0.4 |      |
| V <sub>OH</sub>                   | Output high level voltage for an I/O pin                   | I <sub>IO</sub>   = 8 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V  | 2.4                     | -   | V    |
| V <sub>OL</sub> <sup>(3)</sup>    | Output low level voltage for an I/O pin                    | I <sub>IO</sub>   = 20 mA                               | -                       | 1.3 | V    |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage for an I/O pin                   | $V_{DDIOx} \ge 2.7 V$                                   | V <sub>DDIOx</sub> -1.3 | -   | V    |
| V <sub>OL</sub> <sup>(3)</sup>    | Output low level voltage for an I/O pin                    | I <sub>IO</sub>   = 6 mA                                | -                       | 0.4 | v    |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage for an I/O pin                   | V <sub>DDIOx</sub> ≥ 2 V                                | V <sub>DDIOx</sub> -0.4 | -   | v    |
| V <sub>OL</sub> <sup>(4)</sup>    | Output low level voltage for an I/O pin                    | 11 J = 4 m 4                                            | -                       | 0.4 | V    |
| V <sub>OH</sub> <sup>(4)</sup>    | Output high level voltage for an I/O pin                   | I <sub>IO</sub>   = 4 mA                                | V <sub>DDIOx</sub> -0.4 | -   | V    |
| V <sub>OLFm+</sub> <sup>(3)</sup> | Output low level voltage for an FTf I/O pin in<br>Fm+ mode | I <sub>IO</sub>   = 20 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V | -                       | 0.4 | V    |
|                                   |                                                            | I <sub>IO</sub>   = 10 mA                               | -                       | 0.4 | V    |

## Table 51. Output voltage characteristics<sup>(1)</sup>

 The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in Table 18: Voltage characteristics, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣI<sub>IO</sub>.

2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

3. Data based on characterization results. Not tested in production.

4. Data based on characterization results. Not tested in production.



| Symbol                                 | Parameter                             | Conditions                                            | Min                                                                        | Тур | Max                                               | Unit                       |
|----------------------------------------|---------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------|-----|---------------------------------------------------|----------------------------|
| f <sub>TRIG</sub> <sup>(2)</sup>       | External trigger frequency            | f <sub>ADC</sub> = 14 MHz,<br>12-bit resolution       | -                                                                          | -   | 823                                               | kHz                        |
|                                        |                                       | 12-bit resolution                                     | -                                                                          | -   | 17                                                | 1/f <sub>ADC</sub>         |
| V <sub>AIN</sub>                       | Conversion voltage range              | -                                                     | 0                                                                          | -   | V <sub>DDA</sub>                                  | V                          |
| R <sub>AIN</sub> <sup>(2)</sup>        | External input impedance              | See <i>Equation 1</i> and <i>Table 55</i> for details | -                                                                          | -   | 50                                                | kΩ                         |
| R <sub>ADC</sub> <sup>(2)</sup>        | Sampling switch resistance            | -                                                     | -                                                                          | -   | 1                                                 | kΩ                         |
| C <sub>ADC</sub> <sup>(2)</sup>        | Internal sample and hold<br>capacitor | -                                                     | -                                                                          | -   | 8                                                 | pF                         |
| t <sub>CAL</sub> <sup>(2)(3)</sup>     | Calibration time                      | f <sub>ADC</sub> = 14 MHz                             |                                                                            | 5.9 |                                                   | μs                         |
| <sup>I</sup> CAL` /` /                 |                                       | -                                                     |                                                                            | 83  |                                                   | 1/f <sub>ADC</sub>         |
|                                        | ADC_DR register ready<br>latency      | ADC clock = HSI14                                     | 1.5 ADC<br>cycles + 2<br>f <sub>PCLK</sub> cycles                          | -   | 1.5 ADC<br>cycles + 3<br>f <sub>PCLK</sub> cycles | -                          |
| W <sub>LATENCY</sub> <sup>(2)(4)</sup> |                                       | ADC clock = PCLK/2                                    | -                                                                          | 4.5 | -                                                 | f <sub>PCLK</sub><br>cycle |
|                                        |                                       | ADC clock = PCLK/4                                    | -                                                                          | 8.5 | -                                                 | f <sub>PCLK</sub><br>cycle |
|                                        |                                       | $f_{ADC} = f_{PCLK}/2 = 14 \text{ MHz}$               | 0.196                                                                      |     |                                                   | μs                         |
|                                        |                                       | f <sub>ADC</sub> = f <sub>PCLK</sub> /2               | 5.5                                                                        |     |                                                   | 1/f <sub>PCLK</sub>        |
| t <sub>latr</sub> (2)                  | Trigger conversion latency            | $f_{ADC} = f_{PCLK}/4 = 12 \text{ MHz}$               | 0.219                                                                      |     |                                                   | μs                         |
|                                        |                                       | $f_{ADC} = f_{PCLK}/4$                                | 10.5                                                                       |     | 1/f <sub>PCLK</sub>                               |                            |
|                                        |                                       | f <sub>ADC</sub> = f <sub>HSI14</sub> = 14 MHz        | 0.179                                                                      | -   | 0.250                                             | μs                         |
| Jitter <sub>ADC</sub>                  | ADC jitter on trigger conversion      | f <sub>ADC</sub> = f <sub>HSI14</sub>                 | -                                                                          | 1   | -                                                 | 1/f <sub>HSI14</sub>       |
| ts <sup>(2)</sup>                      | Sampling time                         | f <sub>ADC</sub> = 14 MHz                             | 0.107                                                                      | -   | 17.1                                              | μs                         |
| 0                                      |                                       | -                                                     | 1.5                                                                        | -   | 239.5                                             | 1/f <sub>ADC</sub>         |
| t <sub>STAB</sub> <sup>(2)</sup>       | Stabilization time                    | -                                                     |                                                                            | 14  |                                                   | 1/f <sub>ADC</sub>         |
|                                        | Total conversion time                 | f <sub>ADC</sub> = 14 MHz,<br>12-bit resolution       | 1                                                                          | -   | 18                                                | μs                         |
| t <sub>CONV</sub> <sup>(2)</sup>       | (including sampling time)             | 12-bit resolution                                     | 14 to 252 (t <sub>S</sub> for sampling +12.5 for successive approximation) |     |                                                   | 1/f <sub>ADC</sub>         |

 Table 54. ADC characteristics (continued)

1. During conversion of the sampled value (12.5 x ADC clock period), an additional consumption of 100  $\mu$ A on I<sub>DDA</sub> and 60  $\mu$ A on I<sub>DD</sub> should be taken into account.

2. Guaranteed by design, not tested in production.

3. Specified value includes only ADC timing. It does not include the latency of the register access.

4. This parameter specify latency for transfer of the conversion result to the ADC\_DR register. EOC flag is set at this time.





Figure 28. SPI timing diagram - slave mode and CPHA = 0





1. Measurement points are done at CMOS levels: 0.3  $V_{\text{DD}}$  and 0.7  $V_{\text{DD}}$ 



# 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

# 7.1 LQFP48 package information

LQFP48 is a 48-pin, 7 x 7 mm low-profile quad flat package.



Figure 33. LQFP48 package outline

1. Drawing is not to scale.



# 7.3 WLCSP36 package information

WLCSP36 is a 36-ball, 2.605 x 2.703 mm, 0.4 mm pitch wafer-level chip-scale package.



Figure 39. WLCSP36 package outline

1. Drawing is not to scale.

| Symbol            |       | millimeters |       |        | inches <sup>(1)</sup> |        |
|-------------------|-------|-------------|-------|--------|-----------------------|--------|
| Symbol            | Min   | Тур         | Мах   | Min    | Тур                   | Max    |
| А                 | 0.525 | 0.555       | 0.585 | 0.0207 | 0.0219                | 0.0230 |
| A1                | -     | 0.175       | -     | -      | 0.0069                | -      |
| A2                | -     | 0.380       | -     | -      | 0.0150                | -      |
| A3 <sup>(2)</sup> | -     | 0.025       | -     | -      | 0.0010                | -      |
| b <sup>(3)</sup>  | 0.220 | 0.250       | 0.280 | 0.0087 | 0.0098                | 0.0110 |
| D                 | 2.570 | 2.605       | 2.640 | 0.1012 | 0.1026                | 0.1039 |
| E                 | 2.668 | 2.703       | 2.738 | 0.1050 | 0.1064                | 0.1078 |
| е                 | -     | 0.400       | -     | -      | 0.0157                | -      |
| e1                | -     | 2.000       | -     | -      | 0.0787                | -      |
| e2                | -     | 2.000       | -     | -      | 0.0787                | -      |

# Table 68. WLCSP36 package mechanical data





Figure 45. UFQFPN32 package outline

1. Drawing is not to scale.

- 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life.
- 3. There is an exposed die pad on the underside of the UFQFPN package. This pad is used for the device ground and must be connected. It is referred to as pin 0 in *Table: Pin definitions*.



## **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.



#### Figure 50. UFQFPN28 package marking example

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



## **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

