Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0 | | Core Size | 32-Bit Single-Core | | Speed | 48MHz | | Connectivity | CANbus, HDMI-CEC, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB | | Peripherals | DMA, I²S, POR, PWM, WDT | | Number of I/O | 30 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 6K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V | | Data Converters | A/D 13x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 36-UFBGA, WLCSP | | Supplier Device Package | 36-WLCSP | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f042t6y6tr | | | | | | 3.15 | Univers | sal synchronous/asynchronous receiver/transmitter (USART) 25 | |---|-------|-----------|-------------------------------------------------------------------------------| | | 3.16 | Serial p | peripheral interface (SPI) / Inter-integrated sound interface ( $I^2S$ ) . 26 | | | 3.17 | - | efinition multimedia interface (HDMI) - consumer nics control (CEC) | | | 3.18 | Contro | ller area network (CAN) | | | 3.19 | Univers | sal serial bus (USB) | | | 3.20 | | recovery system (CRS) | | | 3.21 | | wire debug port (SW-DP) | | 4 | Pino | uts and | pin descriptions 28 | | 5 | Mem | ory ma | pping | | 6 | Elect | trical ch | naracteristics | | | 6.1 | Param | eter conditions | | | | 6.1.1 | Minimum and maximum values | | | | 6.1.2 | Typical values42 | | | | 6.1.3 | Typical curves | | | | 6.1.4 | Loading capacitor | | | | 6.1.5 | Pin input voltage42 | | | | 6.1.6 | Power supply scheme43 | | | | 6.1.7 | Current consumption measurement44 | | | 6.2 | Absolu | te maximum ratings | | | 6.3 | Operat | ing conditions | | | | 6.3.1 | General operating conditions | | | | 6.3.2 | Operating conditions at power-up / power-down | | | | 6.3.3 | Embedded reset and power control block characteristics | | | | 6.3.4 | Embedded reference voltage | | | | 6.3.5 | Supply current characteristics | | | | 6.3.6 | Wakeup time from low-power mode | | | | 6.3.7 | External clock source characteristics 60 | | | | 6.3.8 | Internal clock source characteristics | | | | 6.3.9 | PLL characteristics | | | | 6.3.10 | Memory characteristics | | | | 6.3.11 | EMC characteristics | | | | 6.3.12 | Electrical sensitivity characteristics | # List of tables | Table 1. | Device summary | 1 | |-----------|------------------------------------------------------------------------------------------------|------| | Table 2. | STM32F042x4/x6 device features and peripheral counts | | | Table 3. | Temperature sensor calibration values | | | Table 4. | Internal voltage reference calibration values | | | Table 5. | Capacitive sensing GPIOs available on STM32F042x4/x6 devices | | | Table 6. | No. of capacitive sensing channels available on STM32F042x devices | | | Table 7. | Timer feature comparison | . 21 | | Table 8. | Comparison of I <sup>2</sup> C analog and digital filters | . 24 | | Table 9. | STM32F042x4/x6 I <sup>2</sup> C implementation | | | Table 10. | STM32F042x4/x6 USART implementation | | | Table 11. | STM32F042x4/x6 SPI/I <sup>2</sup> S implementation | | | Table 12. | Legend/abbreviations used in the pinout table | | | Table 13. | STM32F042x pin definitions | | | Table 14. | Alternate functions selected through GPIOA_AFR registers for port A | | | Table 15. | Alternate functions selected through GPIOB_AFR registers for port B | | | Table 16. | Alternate functions selected through GPIOF_AFR registers for port F | | | Table 17. | STM32F042x4/x6 peripheral register boundary addresses | | | Table 18. | Voltage characteristics | | | Table 19. | Current characteristics | | | Table 20. | Thermal characteristics | | | Table 21. | General operating conditions | | | Table 22. | Operating conditions at power-up / power-down | | | Table 23. | Embedded reset and power control block characteristics | | | Table 24. | Programmable voltage detector characteristics | | | Table 25. | Embedded internal reference voltage | | | Table 26. | Typical and maximum current consumption from $V_{DD}$ supply at $V_{DD} = 3.6 \text{ V} \dots$ | | | Table 27. | Typical and maximum current consumption from the V <sub>DDA</sub> supply | | | Table 28. | Typical and maximum consumption in Stop and Standby modes | | | Table 29. | Typical and maximum current consumption from the V <sub>BAT</sub> supply | | | Table 30. | Typical current consumption, code executing from Flash memory, running from HSE 8 MHz crystal | | | Table 31. | Switching output I/O current consumption | | | Table 31. | Peripheral current consumption | | | Table 32. | Low-power mode wakeup timings | | | Table 34. | High-speed external user clock characteristics. | | | Table 35. | Low-speed external user clock characteristics | | | Table 36. | HSE oscillator characteristics | | | Table 37. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | 63 | | Table 38. | HSI oscillator characteristics | | | Table 39. | HSI14 oscillator characteristics | | | Table 40. | HSI48 oscillator characteristics | | | Table 41. | LSI oscillator characteristics | | | Table 42. | PLL characteristics | | | Table 43. | Flash memory characteristics | | | Table 44. | Flash memory endurance and data retention | | | Table 45. | EMS characteristics | | | Table 46. | EMI characteristics | | | Table 47. | ESD absolute maximum ratings | | | | | | #### List of tables | Table 48. | Electrical sensitivities | 71 | |-----------|----------------------------------------------------|-----| | Table 49. | I/O current injection susceptibility | 72 | | Table 50. | I/O static characteristics | 72 | | Table 51. | Output voltage characteristics | 75 | | Table 52. | I/O AC characteristics | 76 | | Table 53. | NRST pin characteristics | 77 | | Table 54. | ADC characteristics | 78 | | Table 55. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 14 MHz | 80 | | Table 56. | ADC accuracy | 80 | | Table 57. | TS characteristics | 82 | | Table 58. | V <sub>BAT</sub> monitoring characteristics | 82 | | Table 59. | TIMx characteristics | 82 | | Table 60. | IWDG min/max timeout period at 40 kHz (LSI) | 83 | | Table 61. | WWDG min/max timeout value at 48 MHz (PCLK) | 83 | | Table 62. | I <sup>2</sup> C analog filter characteristics | 84 | | Table 63. | SPI characteristics | 84 | | Table 64. | I <sup>2</sup> S characteristics | | | Table 65. | USB electrical characteristics | 89 | | Table 66. | LQFP48 package mechanical data | 91 | | Table 67. | UFQFPN48 package mechanical data | 94 | | Table 68. | WLCSP36 package mechanical data | 96 | | Table 69. | WLCSP36 recommended PCB design rules | 97 | | Table 70. | LQFP32 package mechanical data | 100 | | Table 71. | UFQFPN32 package mechanical data | 103 | | Table 72. | UFQFPN28 package mechanical data | 105 | | Table 73. | TSSOP20 package mechanical data | 108 | | Table 74. | Package thermal characteristics | 111 | | Table 75. | Ordering information scheme | 113 | | Table 76. | Document revision history | 114 | threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. #### 3.5.3 Voltage regulator The regulator has two operating modes and it is always enabled after reset. - Main (MR) is used in normal operating mode (Run). - Low power (LPR) can be used in Stop mode where the power demand is reduced. In Standby mode, it is put in power down mode. In this mode, the regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost). #### 3.5.4 Low-power modes The STM32F042x4/x6 microcontrollers support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. #### • Stop mode Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode. The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines, the PVD output, RTC, I2C1 USART1, USB or the CEC. The CEC, USART1 and I2C1 peripherals can be configured to enable the HSI RC oscillator so as to get clock for processing incoming data. If this is used when the voltage regulator is put in low power mode, the regulator is first switched to normal mode before the clock is provided to the given peripheral. #### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the RTC domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pins, or an RTC event occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. ## 3.10.3 V<sub>BAT</sub> battery voltage monitoring This embedded hardware feature allows the application to measure the $V_{BAT}$ battery voltage using the internal ADC channel ADC\_IN18. As the $V_{BAT}$ voltage may be higher than $V_{DDA}$ , and thus outside the ADC input range, the $V_{BAT}$ pin is internally connected to a bridge divider by 2. As a consequence, the converted digital value is half the $V_{BAT}$ voltage. ## 3.11 Touch sensing controller (TSC) The STM32F042x4/x6 devices provide a simple solution for adding capacitive sensing functionality to any application. These devices offer up to 14 capacitive sensing channels distributed over 5 analog I/O groups. Capacitive sensing technology is able to detect the presence of a finger near a sensor which is protected from direct touch by a dielectric (glass, plastic...). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists in charging the sensor capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage, this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate. For operation, one capacitive sensing GPIO in each group is connected to an external capacitor and cannot be used as effective touch sensing channel. The touch sensing controller is fully supported by the STMTouch touch sensing firmware library, which is free to use and allows touch sensing functionality to be implemented reliably in the end application. Table 5. Capacitive sensing GPIOs available on STM32F042x4/x6 devices | Group | Capacitive sensing<br>signal name | Pin<br>name | |-------|-----------------------------------|-------------| | | TSC_G1_IO1 | PA0 | | 1 | TSC_G1_IO2 | PA1 | | ' | TSC_G1_IO3 | PA2 | | | TSC_G1_IO4 | PA3 | | | TSC_G2_IO1 | PA4 | | 2 | TSC_G2_IO2 | PA5 | | 2 | TSC_G2_IO3 | PA6 | | | TSC_G2_IO4 | PA7 | | | TSC_G3_IO2 | PB0 | | 3 | TSC_G3_IO3 | PB1 | | | TSC_G3_IO4 | PB2 | | Group | Capacitive sensing<br>signal name | Pin<br>name | |-------|-----------------------------------|-------------| | | TSC_G4_IO1 | PA9 | | 4 | TSC_G4_IO2 | PA10 | | 4 | TSC_G4_IO3 | PA11 | | | TSC_G4_IO4 | PA12 | | | TSC_G5_IO1 | PB3 | | 5 | TSC_G5_IO2 | PB4 | | 5 | TSC_G5_IO3 | PB6 | | | TSC_G5_IO4 | PB7 | | USART modes/features <sup>(1)</sup> | USART1 | USART2 | |-------------------------------------|--------|--------| | Modbus communication | Х | - | | Auto baud rate detection | X | - | | Driver Enable | Х | Х | Table 10. STM32F042x4/x6 USART implementation (continued) # 3.16 Serial peripheral interface (SPI) / Inter-integrated sound interface (I<sup>2</sup>S) Up to two SPIs are able to communicate up to 18 Mbit/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits. One standard I<sup>2</sup>S interface (multiplexed with SPI1) supporting four different audio standards can operate as master or slave at half-duplex communication mode. It can be configured to transfer 16 and 24 or 32 bits with 16-bit or 32-bit data resolution and synchronized by a specific signal. Audio sampling frequency from 8 kHz up to 192 kHz can be set by an 8-bit programmable linear prescaler. When operating in master mode, it can output a clock for an external audio component at 256 times the sampling frequency. Table 11. STM32F042x4/x6 SPI/I<sup>2</sup>S implementation | SPI features <sup>(1)</sup> | SPI1 | SPI2 | |-----------------------------|------|------| | Hardware CRC calculation | Х | Х | | Rx/Tx FIFO | Х | Х | | NSS pulse mode | Х | Х | | I <sup>2</sup> S mode | Х | - | | TI mode | Х | Х | <sup>1.</sup> X = supported. # 3.17 High-definition multimedia interface (HDMI) - consumer electronics control (CEC) The device embeds a HDMI-CEC controller that provides hardware support for the Consumer Electronics Control (CEC) protocol (Supplement 1 to the HDMI standard). This protocol provides high-level control functions between all audiovisual products in an environment. It is specified to operate at low speeds with minimum processing and memory overhead. It has a clock domain independent from the CPU clock, allowing the HDMI\_CEC controller to wakeup the MCU from Stop mode on data reception. ## 3.18 Controller area network (CAN) The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames <sup>1.</sup> X = supported. Table 13. STM32F042x pin definitions (continued) | | I | Pin nı | umbe | | | 13. 31 W321 042 | • | | | Pin functions | | | |-----------------|---------|--------|----------|-------------------|-------------------|--------------------------------------|-------------|---------------|------------|-------------------------------------------------------------------------|----------------------|--| | LQFP48/UFQFPN48 | WLCSP36 | LQFP32 | UFQFPN32 | UFQFPN28 | TSSPOP20 | Pin name<br>(function upon<br>reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | | 26 | 1 | - | - | - | - | PB13 | I/O | FTf | - | SPI2_SCK,<br>TIM1_CH1N,<br>I2C1_SCL | - | | | 27 | 1 | 1 | ı | - | - | PB14 | I/O | FTf | - | SPI2_MISO,<br>TIM1_CH2N,<br>I2C1_SDA | - | | | 28 | ı | - | - | - | - | PB15 | I/O | FT | - | SPI2_MOSI,<br>TIM1_CH3N | WKUP7,<br>RTC_REFIN | | | 29 | E2 | 18 | 18 | - | - | PA8 | I/O | FT | (4) | USART1_CK,<br>TIM1_CH1,<br>EVENTOUT, MCO,<br>CRS_SYNC | - | | | 30 | D1 | 19 | 19 | 19 | 17 | PA9 | I/O | FTf | (4) | USART1_TX,<br>TIM1_CH2,<br>TSC_G4_IO1,<br>I2C1_SCL | - | | | 31 | C1 | 20 | 20 | 20 | 18 | PA10 | I/O | FTf | (4) | USART1_RX,<br>TIM1_CH3,<br>TIM17_BKIN,<br>TSC_G4_IO2,<br>I2C1_SDA | - | | | 32 | C2 | 21 | 21 | 19 <sup>(5)</sup> | 17 <sup>(5)</sup> | PA11 | I/O | FTf | (4) | CAN_RX, USART1_CTS, TIM1_CH4, TSC_G4_IO3, EVENTOUT, I2C1_SCL | USB_DM | | | 33 | A1 | 22 | 22 | 20 <sup>(5)</sup> | 18 <sup>(5)</sup> | PA12 | I/O | FTf | (4) | CAN_TX,USART1_RTS,<br>TIM1_ETR,<br>TSC_G4_IO4,<br>EVENTOUT,<br>I2C1_SDA | USB_DP | | | 34 | B1 | 23 | 23 | 21 | 19 | PA13 | I/O | FT | (4)<br>(6) | IR_OUT, SWDIO<br>USB_NOE | - | | | 35 | - | - | - | - | - | VSS | S | - | - | Ground | | | | 36 | E1 | 17 | 17 | 18 | 16 | VDDIO2 | S | - | - | Digital power su | ıpply | | | 37 | B2 | 24 | 24 | 22 | 20 | PA14 | I/O | FT | (4)<br>(6) | USART2_TX, SWCLK | - | | Table 13. STM32F042x pin definitions (continued) | | I | Pin nı | umbe | rs | | | | | | Pin functions | | | |-----------------|---------|--------|----------|----------|----------|--------------------------------------|-------------|---------------|-------|-----------------------------------------------------------------------------|-----------------------|--| | LQFP48/UFQFPN48 | WLCSP36 | LQFP32 | UFQFPN32 | UFQFPN28 | TSSPOP20 | Pin name<br>(function upon<br>reset) | Pin<br>type | I/O structure | Notes | Alternate function | Additional functions | | | 38 | A2 | 25 | 25 | 23 | - | PA15 | I/O | FT | (4) | SPI1_NSS, I2S1_WS,<br>USART2_RX,<br>TIM2_CH1_ETR,<br>EVENTOUT,<br>USB_NOE | - | | | 39 | В3 | 26 | 26 | 24 | - | PB3 | I/O | FT | - | SPI1_SCK, I2S1_CK,<br>TIM2_CH2,<br>TSC_G5_IO1,<br>EVENTOUT | - | | | 40 | A3 | 27 | 27 | 25 | - | PB4 | I/O | FT | - | SPI1_MISO, I2S1_MCK,<br>TIM17_BKIN,<br>TIM3_CH1,<br>TSC_G5_IO2,<br>EVENTOUT | - | | | 41 | E6 | 28 | 28 | 26 | - | PB5 | I/O | FT | - | SPI1_MOSI, I2S1_SD,<br>I2C1_SMBA,<br>TIM16_BKIN,<br>TIM3_CH2 | WKUP6 | | | 42 | C4 | 29 | 29 | 27 | - | PB6 | I/O | FTf | - | I2C1_SCL,<br>USART1_TX,<br>TIM16_CH1N,<br>TSC_G5_I03 | - | | | 43 | A4 | 30 | 30 | 28 | - | PB7 | I/O | FTf | - | I2C1_SDA,<br>USART1_RX,<br>TIM17_CH1N,<br>TSC_G5_IO4 | - | | | 44 | - | - | 31 | - | - | PF11-BOOT0 | I/O | FT | - | - | Boot memory selection | | | - | B4 | 31 | - | 1 | 1 | PB8-BOOT0 | I/O | FTf | - | I2C1_SCL, CEC,<br>TIM16_CH1,<br>TSC_SYNC,<br>CAN_RX | Boot memory selection | | | 45 | - | - | 32 | - | - | PB8 | I/O | FTf | - | I2C1_SCL, CEC,<br>TIM16_CH1,<br>TSC_SYNC,<br>CAN_RX | - | | #### 6 Electrical characteristics #### 6.1 Parameter conditions Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 6.1.1 Minimum and maximum values Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\sigma$ ). #### 6.1.2 Typical values Unless otherwise specified, typical data are based on $T_A = 25$ °C, $V_{DD} = V_{DDA} = 3.3$ V. They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ). ### 6.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. #### 6.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in *Figure 11*. #### 6.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 12. 577 ## 6.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in *Table 18: Voltage characteristics*, *Table 19: Current characteristics* and *Table 20: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 18. Voltage characteristics<sup>(1)</sup> | Symbol | Ratings | Min | Max | Unit | |-------------------------------------|---------------------------------------------------------|-----------------------|-----------------------------------------|------| | $V_{DD}$ – $V_{SS}$ | External main supply voltage | - 0.3 | 4.0 | V | | V <sub>DDIO2</sub> -V <sub>SS</sub> | External I/O supply voltage | - 0.3 | 4.0 | V | | V <sub>DDA</sub> -V <sub>SS</sub> | External analog supply voltage | - 0.3 | 4.0 | V | | V <sub>DD</sub> -V <sub>DDA</sub> | Allowed voltage difference for $V_{DD} > V_{DDA}$ | - | 0.4 | ٧ | | V <sub>BAT</sub> -V <sub>SS</sub> | External backup supply voltage | - 0.3 | 4.0 | V | | | Input voltage on FT and FTf pins | V <sub>SS</sub> - 0.3 | V <sub>DDIOx</sub> + 4.0 <sup>(3)</sup> | ٧ | | $V_{IN}^{(2)}$ | Input voltage on TTa pins | V <sub>SS</sub> - 0.3 | 4.0 | V | | | Input voltage on any other pin | V <sub>SS</sub> - 0.3 | 4.0 | V | | $ \Delta V_{DDx} $ | Variations between different V <sub>DD</sub> power pins | - | 50 | mV | | V <sub>SSx</sub> - V <sub>SS</sub> | Variations between all the different ground pins | - | 50 | mV | | V <sub>ESD(HBM)</sub> | 9 9 | | .12: Electrical acteristics | - | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. <sup>2.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 19: Current characteristics* for the maximum allowed injected current values. Valid only if the internal pull-up/pull-down resistors are disabled. If internal pull-up or pull-down resistor is enabled, the maximum limit is 4 V. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|-------------------------|--------------|------|------|---------------------|------| | V | PVD threshold 6 | Rising edge | 2.66 | 2.78 | 2.9 | V | | V <sub>PVD6</sub> | T VD tillesiloid o | Falling edge | 2.56 | 2.68 | 2.8 | V | | V | PVD threshold 7 | Rising edge | 2.76 | 2.88 | 3 | V | | V <sub>PVD7</sub> | F VD tillesiloid / | Falling edge | 2.66 | 2.78 | 2.9 | V | | V <sub>PVDhyst</sub> <sup>(1)</sup> | PVD hysteresis | - | - | 100 | - | mV | | I <sub>DD(PVD)</sub> | PVD current consumption | - | - | 0.15 | 0.26 <sup>(1)</sup> | μΑ | Table 24. Programmable voltage detector characteristics (continued) #### 6.3.4 Embedded reference voltage The parameters given in *Table 25* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. | Table 23. Ellibedded litternal reference voltage | | | | | | | |--------------------------------------------------|---------------------------------------------------------------|-----------------------------------|----------------------|------|--------------------|--------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | $V_{REFINT}$ | Internal reference voltage | -40 °C < T <sub>A</sub> < +105 °C | 1.2 | 1.23 | 1.25 | V | | t <sub>START</sub> | ADC_IN17 buffer startup time | - | - | - | 10 <sup>(1)</sup> | μs | | t <sub>S_vrefint</sub> | ADC sampling time when reading the internal reference voltage | - | 4 <sup>(1)</sup> | - | - | μs | | ΔV <sub>REFINT</sub> | Internal reference voltage spread over the temperature range | V <sub>DDA</sub> = 3 V | - | - | 10 <sup>(1)</sup> | mV | | T <sub>Coeff</sub> | Temperature coefficient | - | - 100 <sup>(1)</sup> | - | 100 <sup>(1)</sup> | ppm/°C | Table 25. Embedded internal reference voltage ### 6.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 14: Current consumption measurement scheme*. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code. <sup>1.</sup> Guaranteed by design, not tested in production. <sup>1.</sup> Guaranteed by design, not tested in production. #### On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in *Table 32*. The MCU is placed under the following conditions: - All I/O pins are in analog mode - All peripherals are disabled unless otherwise mentioned - The given value is calculated by measuring the current consumption - with all peripherals clocked off - with only one peripheral clocked on - Ambient operating temperature and supply voltage conditions summarized in Table 18: Voltage characteristics Table 32. Peripheral current consumption | | 14210 0211 0116 | morar varront vonoampuon | | |-----|--------------------------|------------------------------|--------| | | Peripheral | Typical consumption at 25 °C | Unit | | | BusMatrix <sup>(1)</sup> | 2.2 | | | | CRC | 1.9 | | | | DMA | 5.1 | | | | Flash memory interface | 15.0 | | | | GPIOA | 8.2 | | | AHB | GPIOB | 7.7 | µA/MHz | | | GPIOC | 2.1 | | | | GPIOF | 1.8 | | | | SRAM | 1.1 | | | | TSC | 4.9 | | | | All AHB peripherals | 49.8 | | | | All Allb peripherals | 43.0 | | 1. Guaranteed by design, not tested in production. Figure 15. High-speed external clock source AC timing diagram #### Low-speed external user clock generated from an external source In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.14*. However, the recommended clock input waveform is shown in *Figure 16*. | Symbol | Parameter <sup>(1)</sup> | Min | Тур | Max | Unit | | |------------------------------------------------------------------------|---------------------------------------|------------------------|--------|------------------------|------|--| | f <sub>LSE_ext</sub> | User external clock source frequency | - | 32.768 | 1000 | kHz | | | $V_{LSEH}$ | OSC32_IN input pin high level voltage | 0.7 V <sub>DDIOx</sub> | - | $V_{DDIOx}$ | V | | | $V_{LSEL}$ | OSC32_IN input pin low level voltage | $V_{SS}$ | - | 0.3 V <sub>DDIOx</sub> | V | | | $\begin{matrix} t_{w(\text{LSEH})} \\ t_{w(\text{LSEL})} \end{matrix}$ | OSC32_IN high or low time | 450 | - | - | ns | | | $t_{r(LSE)}$ $t_{f(LSE)}$ | OSC32_IN rise or fall time | - | - | 50 | 113 | | Table 35. Low-speed external user clock characteristics <sup>1.</sup> Guaranteed by design, not tested in production. ### High-speed internal (HSI) RC oscillator Table 38. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|----------------------------------|---------------------------------------------|---------------------|-----|--------------------|------| | f <sub>HSI</sub> | Frequency | - | - | 8 | - | MHz | | TRIM | HSI user trimming step | - | - | - | 1 <sup>(2)</sup> | % | | DuCy <sub>(HSI)</sub> | Duty cycle | - | 45 <sup>(2)</sup> | - | 55 <sup>(2)</sup> | % | | ACC <sub>HSI</sub> | Accuracy of the HSI oscillator | $T_A = -40 \text{ to } 105^{\circ}\text{C}$ | -2.8 <sup>(3)</sup> | - | 3.8 <sup>(3)</sup> | ,,, | | | | T <sub>A</sub> = -10 to 85°C | -1.9 <sup>(3)</sup> | - | 2.3 <sup>(3)</sup> | | | | | T <sub>A</sub> = 0 to 85°C | -1.9 <sup>(3)</sup> | - | 2 <sup>(3)</sup> | | | | | T <sub>A</sub> = 0 to 70°C | -1.3 <sup>(3)</sup> | - | 2 <sup>(3)</sup> | | | | | T <sub>A</sub> = 0 to 55°C | -1 <sup>(3)</sup> | - | 2 <sup>(3)</sup> | | | | | $T_A = 25^{\circ}C^{(4)}$ | -1 | - | 1 | | | t <sub>su(HSI)</sub> | HSI oscillator startup time | - | 1 <sup>(2)</sup> | - | 2 <sup>(2)</sup> | μs | | I <sub>DDA(HSI)</sub> | HSI oscillator power consumption | - | - | 80 | 100 <sup>(2)</sup> | μΑ | - 1. $V_{DDA} = 3.3 \text{ V}$ , $T_A = -40 \text{ to } 105^{\circ}\text{C}$ unless otherwise specified. - 2. Guaranteed by design, not tested in production. - 3. Data based on characterization results, not tested in production. - 4. Factory calibrated, parts not soldered. Figure 19. HSI oscillator accuracy characterization results for soldered parts Figure 22. TC and TTa I/O input characteristics 57 #### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed $V_{OL}/V_{OH}$ ). In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in Section 6.2: - The sum of the currents sourced by all the I/Os on V<sub>DDIOX</sub>, plus the maximum consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 18: Voltage characteristics*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub>, plus the maximum consumption of the MCU sunk on V<sub>SS</sub>, cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see Table 18: Voltage characteristics). #### **Output voltage levels** Unless otherwise specified, the parameters given in the table below are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 21: General operating conditions*. All I/Os are CMOS- and TTL-compliant (FT, TTa or TC unless otherwise specified). Table 51. Output voltage characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|---------------------------------------------------------|------------------------------------------------------------|-------------------------|-----|------| | V <sub>OL</sub> | Output low level voltage for an I/O pin | CMOS port <sup>(2)</sup> | - | 0.4 | ., | | V <sub>OH</sub> | Output high level voltage for an I/O pin | $ I_{IO} = 8 \text{ mA}$<br>$V_{DDIOx} \ge 2.7 \text{ V}$ | V <sub>DDIOx</sub> -0.4 | - | V | | V <sub>OL</sub> | Output low level voltage for an I/O pin | TTL port <sup>(2)</sup> | - | 0.4 | ., | | V <sub>OH</sub> | Output high level voltage for an I/O pin | I <sub>IO</sub> = 8 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V | 2.4 | - | V | | V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 20 mA | - | 1.3 | V | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | V <sub>DDIOx</sub> ≥ 2.7 V | V <sub>DDIOx</sub> -1.3 | - | | | V <sub>OL</sub> <sup>(3)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = 6 mA | - | 0.4 | V | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | V <sub>DDIOx</sub> ≥ 2 V | V <sub>DDIOx</sub> -0.4 | - | V | | V <sub>OL</sub> <sup>(4)</sup> | Output low level voltage for an I/O pin | II I = 4 m A | - | 0.4 | V | | V <sub>OH</sub> <sup>(4)</sup> | Output high level voltage for an I/O pin | I <sub>IO</sub> = 4 mA | V <sub>DDIOx</sub> -0.4 | - | V | | V <sub>OLFm+</sub> <sup>(3)</sup> | Output low level voltage for an FTf I/O pin in Fm+ mode | I <sub>IO</sub> = 20 mA<br>V <sub>DDIOx</sub> ≥ 2.7 V | - | 0.4 | ٧ | | | Thir mode | I <sub>IO</sub> = 10 mA | - | 0.4 | V | The I<sub>IO</sub> current sourced or sunk by the device must always respect the absolute maximum rating specified in *Table 18:* Voltage characteristics, and the sum of the currents sourced or sunk by all the I/Os (I/O ports and control pins) must always respect the absolute maximum ratings ΣI<sub>IO</sub>. - 2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. - 3. Data based on characterization results. Not tested in production. - 4. Data based on characterization results. Not tested in production. #### **Package information** 7 In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark. #### LQFP48 package information 7.1 LQFP48 is a 48-pin, 7 x 7 mm low-profile quad flat package. Figure 33. LQFP48 package outline 1. Drawing is not to scale. # 7.2 UFQFPN48 package information UFQFPN48 is a 48-lead, 7x7 mm, 0.5 mm pitch, ultra-thin fine-pitch quad flat package. Figure 36. UFQFPN48 package outline - 1. Drawing is not to scale. - 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life. - There is an exposed die pad on the underside of the UFQFPN package. It is recommended to connect and solder this back-side pad to PCB ground. # 7.4 LQFP32 package information LQFP32 is a 32-pin, 7 x 7 mm low-profile quad flat package. Figure 42. LQFP32 package outline 1. Drawing is not to scale. Figure 45. UFQFPN32 package outline - 1. Drawing is not to scale. - 2. All leads/pads should also be soldered to the PCB to improve the lead/pad solder joint life. - There is an exposed die pad on the underside of the UFQFPN package. This pad is used for the device ground and must be connected. It is referred to as pin 0 in Table: Pin definitions. 577