# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Discontinued at Digi-Key                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | CIP-51 8051                                                            |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 72MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, SMBus, SPI, UART/USART                               |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                  |
| Number of I/O              | 29                                                                     |
| Program Memory Size        | 16KB (16K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 1.25K x 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                            |
| Data Converters            | A/D 20x14b; D/A 2x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 32-UFQFN Exposed Pad                                                   |
| Supplier Device Package    | 32-QFN (4x4)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm8lb11f16e-a-qfn32 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3. System Overview

#### 3.1 Introduction



Figure 3.1. Detailed EFM8LB1 Block Diagram

## Timers (Timer 0, Timer 1, Timer 2, Timer 3, Timer 4, and Timer 5)

Several counter/timers are included in the device: two are 16-bit counter/timers compatible with those found in the standard 8051, and the rest are 16-bit auto-reload timers for timing peripherals or for general purpose use. These timers can be used to measure time intervals, count external events and generate periodic interrupt requests. Timer 0 and Timer 1 are nearly identical and have four primary modes of operation. The other timers offer both 16-bit and split 8-bit timer functionality with auto-reload and capture capabilities.

Timer 0 and Timer 1 include the following features:

- Standard 8051 timers, supporting backwards-compatibility with firmware and hardware.
- Clock sources include SYSCLK, SYSCLK divided by 12, 4, or 48, the External Clock divided by 8, or an external pin.
- · 8-bit auto-reload counter/timer mode
- 13-bit counter/timer mode
- 16-bit counter/timer mode
- Dual 8-bit counter/timer mode (Timer 0)

Timer 2, Timer 3, Timer 4, and Timer 5 are 16-bit timers including the following features:

- · Clock sources for all timers include SYSCLK, SYSCLK divided by 12, or the External Clock divided by 8
- · LFOSC0 divided by 8 may be used to clock Timer 3 and Timer 4 in active or suspend/snooze power modes
- Timer 4 is a low-power wake source, and can be chained together with Timer 3
- 16-bit auto-reload timer mode
- Dual 8-bit auto-reload timer mode
- · External pin capture
- · LFOSC0 capture
- Comparator 0 capture
- Configurable Logic output capture

#### Watchdog Timer (WDT0)

The device includes a programmable watchdog timer (WDT) running off the low-frequency oscillator. A WDT overflow forces the MCU into the reset state. To prevent the reset, the WDT must be restarted by application software before overflow. If the system experiences a software or hardware malfunction preventing the software from restarting the WDT, the WDT overflows and causes a reset. Following a reset, the WDT is automatically enabled and running with the default maximum time interval. If needed, the WDT can be disabled by system software or locked on to prevent accidental disabling. Once locked, the WDT cannot be disabled until the next system reset. The state of the RST pin is unaffected by this reset.

The Watchdog Timer has the following features:

- · Programmable timeout interval
- · Runs from the low-frequency oscillator
- · Lock-out feature to prevent any modification until a system reset

#### 3.6 Communications and Other Digital Peripherals

#### Universal Asynchronous Receiver/Transmitter (UART0)

UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates. Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte.

The UART module provides the following features:

- · Asynchronous transmissions and receptions
- Baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive)
- 8- or 9-bit data
- · Automatic start and stop generation
- · Single-byte buffer on transmit and receive

#### Universal Asynchronous Receiver/Transmitter (UART1)

UART1 is an asynchronous, full duplex serial port offering a variety of data formatting options. A dedicated baud rate generator with a 16-bit timer and selectable prescaler is included, which can generate a wide range of baud rates. A received data FIFO allows UART1 to receive multiple bytes before data is lost and an overflow occurs.

UART1 provides the following features:

- · Asynchronous transmissions and receptions
- Dedicated baud rate generator supports baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive)
- 5, 6, 7, 8, or 9 bit data
- Automatic start and stop generation
- Automatic parity generation and checking
- · Single-byte buffer on transmit and receive
- Auto-baud detection
- · LIN break and sync field detection
- CTS / RTS hardware flow control

#### Serial Peripheral Interface (SPI0)

The serial peripheral interface (SPI) module provides access to a flexible, full-duplex synchronous serial bus. The SPI can operate as a master or slave device in both 3-wire or 4-wire modes, and supports multiple masters and slaves on a single SPI bus. The slave-select (NSS) signal can be configured as an input to select the SPI in slave mode, or to disable master mode operation in a multi-master environment, avoiding contention on the SPI bus when more than one master attempts simultaneous data transfers. NSS can also be configured as a firmware-controlled chip-select output in master mode, or disable to reduce the number of pins required. Additional general purpose port I/O pins can be used to select multiple slave devices in master mode.

- Supports 3- or 4-wire master or slave modes
- · Supports external clock frequencies up to 12 Mbps in master or slave mode
- · Support for all clock phase and polarity modes
- 8-bit programmable clock rate (master)
- Programmable receive timeout (slave)
- Two byte FIFO on transmit and receive
- · Can operate in suspend or snooze modes and wake the CPU on reception of a byte
- · Support for multiple masters on the same data lines

#### System Management Bus / I2C (SMB0)

The SMBus I/O interface is a two-wire, bi-directional serial bus. The SMBus is compliant with the System Management Bus Specification, version 1.1, and compatible with the I<sup>2</sup>C serial bus.

The SMBus module includes the following features:

- · Standard (up to 100 kbps) and Fast (400 kbps) transfer speeds
- · Support for master, slave, and multi-master modes
- Hardware synchronization and arbitration for multi-master mode
- · Clock low extending (clock stretching) to interface with faster masters
- · Hardware support for 7-bit slave and general call address recognition
- Firmware support for 10-bit slave address decoding
- · Ability to inhibit all slave states
- Programmable data setup/hold times
- Transmit and receive buffers to help increase throughput in faster applications

#### 3.8 Reset Sources

Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur:

- The core halts program execution.
- · Module registers are initialized to their defined reset values unless the bits reset only with a power-on reset.
- · External port pins are forced to a known state.
- · Interrupts and timers are disabled.

All registers are reset to the predefined values noted in the register descriptions unless the bits only reset with a power-on reset. The contents of RAM are unaffected during a reset; any previously stored data is preserved as long as power is not lost. By default, the Port I/O latches are reset to 1 in open-drain mode, with weak pullups enabled during and after the reset. Optionally, firmware may configure the port I/O, DAC outputs, and precision reference to maintain state through system resets other than power-on resets. For Supply Monitor and power-on resets, the RSTb pin is driven low until the device exits the reset state. On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to an internal oscillator. The Watchdog Timer is enabled, and program execution begins at location 0x0000.

Reset sources on the device include the following:

- Power-on reset
- External reset pin
- Comparator reset
- · Software-triggered reset
- Supply monitor reset (monitors VDD supply)
- · Watchdog timer reset
- · Missing clock detector reset
- · Flash error reset

#### 3.9 Debugging

The EFM8LB1 devices include an on-chip Silicon Labs 2-Wire (C2) debug interface to allow flash programming and in-system debugging with the production part installed in the end application. The C2 interface uses a clock signal (C2CK) and a bi-directional C2 data signal (C2D) to transfer information between the device and a host system. See the C2 Interface Specification for details on the C2 protocol.

## 4.1.2 Power Consumption

| Parameter                                                                                    | Symbol              | Test Condition                                                                | Min | Тур | Max | Unit |
|----------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------|-----|-----|-----|------|
| Digital Core Supply Current                                                                  |                     |                                                                               |     | I   |     | 1    |
| Normal Mode-Full speed with code                                                             | I <sub>DD</sub>     | F <sub>SYSCLK</sub> = 72 MHz <sup>2</sup>                                     | _   | TBD | TBD | mA   |
|                                                                                              |                     | F <sub>SYSCLK</sub> = 24.5 MHz <sup>2</sup>                                   | _   | 4.5 | TBD | mA   |
|                                                                                              |                     | F <sub>SYSCLK</sub> = 1.53 MHz <sup>2</sup>                                   | -   | 615 | TBD | μA   |
|                                                                                              |                     | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup>                                     | _   | 155 | TBD | μA   |
| Idle Mode-Core halted with periph-                                                           | I <sub>DD</sub>     | F <sub>SYSCLK</sub> = 72 MHz <sup>2</sup>                                     | _   | TBD | TBD | mA   |
|                                                                                              |                     | F <sub>SYSCLK</sub> = 24.5 MHz <sup>2</sup>                                   | _   | 2.8 | TBD | mA   |
|                                                                                              |                     | F <sub>SYSCLK</sub> = 1.53 MHz <sup>2</sup>                                   | _   | 455 | TBD | μA   |
|                                                                                              |                     | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup>                                     | _   | 145 | TBD | μA   |
| Suspend Mode-Core halted and                                                                 | I <sub>DD</sub>     | LFO Running                                                                   |     | 125 | TBD | μA   |
| high frequency clocks stopped,<br>Supply monitor off.                                        |                     | LFO Stopped                                                                   | _   | 120 | TBD | μA   |
| Snooze Mode-Core halted and                                                                  | I <sub>DD</sub>     | LFO Running                                                                   |     | 26  | TBD | μA   |
| high frequency clocks stopped.<br>Regulator in low-power state, Sup-<br>ply monitor off.     |                     | LFO Stopped                                                                   | _   | 21  | TBD | μA   |
| Stop Mode—Core halted and all clocks stopped,Internal LDO On, Supply monitor off.            | I <sub>DD</sub>     |                                                                               | _   | 120 | TBD | μA   |
| Shutdown Mode—Core halted and<br>all clocks stopped,Internal LDO<br>Off, Supply monitor off. | nd I <sub>DD</sub>  |                                                                               | -   | 0.2 | _   | μA   |
| Analog Peripheral Supply Currents                                                            |                     |                                                                               |     | 1   | 1   | 1    |
| High-Frequency Oscillator 0                                                                  | I <sub>HFOSC0</sub> | Operating at 24.5 MHz,<br>T <sub>A</sub> = 25 °C                              | -   | 55  | _   | μA   |
| High-Frequency Oscillator 1                                                                  | IHFOSC1             | Operating at 72 MHz,<br>T <sub>A</sub> = 25 °C                                | -   | TBD | _   | μA   |
| Low-Frequency Oscillator                                                                     | ILFOSC              | Operating at 80 kHz,<br>$T_A = 25 \ ^{\circ}C$                                | -   | 5   | _   | μA   |
| ADC0 High Speed Mode <sup>4</sup>                                                            | I <sub>ADC</sub>    | 1 Msps, 12-bit conversions<br>Normal bias settings<br>V <sub>DD</sub> = 3.0 V | _   | TBD | TBD | μA   |
| ADC0 Low Power Mode <sup>4</sup>                                                             | I <sub>ADC</sub>    | TBD                                                                           | _   | TBD | TBD | μA   |
| Internal ADC0 Reference <sup>5</sup>                                                         | I <sub>VREFFS</sub> | Normal Power Mode                                                             | _   | 680 | 790 | μA   |
|                                                                                              |                     | Low Power Mode                                                                | _   | 160 | 210 | μA   |
| On-chip Precision Reference                                                                  | I <sub>VREFP</sub>  |                                                                               | _   | 75  | _   | μA   |

## Table 4.2. Power Consumption

## 4.1.4 Flash Memory

| Parameter                                               | Symbol             | Test Condition                 | Min | Тур  | Max | Units  |
|---------------------------------------------------------|--------------------|--------------------------------|-----|------|-----|--------|
| Write Time <sup>1,2</sup>                               | t <sub>WRITE</sub> | One Byte,                      | 19  | 20   | 21  | μs     |
|                                                         |                    | F <sub>SYSCLK</sub> = 24.5 MHz |     |      |     |        |
| Erase Time <sup>1 ,2</sup>                              | t <sub>ERASE</sub> | One Page,                      | 5.2 | 5.35 | 5.5 | ms     |
|                                                         |                    | F <sub>SYSCLK</sub> = 24.5 MHz |     |      |     |        |
| V <sub>DD</sub> Voltage During Programming <sup>3</sup> | V <sub>PROG</sub>  |                                | 2.2 |      | 3.6 | V      |
| Endurance (Write/Erase Cycles)                          | N <sub>WE</sub>    |                                | 20k | 100k |     | Cycles |

### Table 4.4. Flash Memory

Note:

1. Does not include sequencing time before and after the write/erase operation, which may be multiple SYSCLK cycles.

2. The internal High-Frequency Oscillator 0 has a programmable output frequency, which is factory programmed to 24.5 MHz. If user firmware adjusts the oscillator speed, it must be between 22 and 25 MHz during any flash write or erase operation. It is recommended to write the HFO0CAL register back to its reset value when writing or erasing flash.

3. Flash can be safely programmed at any voltage above the supply monitor threshold (V<sub>VDDM</sub>).

4. Data Retention Information is published in the Quarterly Quality and Reliability Report.

#### 4.1.5 Power Management Timing

#### Table 4.5. Power Management Timing

| Parameter                 | Symbol               | Test Condition  | Min | Тур | Max | Units   |
|---------------------------|----------------------|-----------------|-----|-----|-----|---------|
| Idle Mode Wake-up Time    | t <sub>IDLEWK</sub>  |                 | 2   | _   | 3   | SYSCLKs |
| Suspend Mode Wake-up Time | t <sub>SUS-</sub>    | SYSCLK = HFOSC0 | —   | 170 | _   | ns      |
|                           | PENDWK               | CLKDIV = 0x00   |     |     |     |         |
| Snooze Mode Wake-up Time  | t <sub>SLEEPWK</sub> | SYSCLK = HFOSC0 | —   | 12  | _   | μs      |
|                           |                      | CLKDIV = 0x00   |     |     |     |         |

### 4.1.6 Internal Oscillators

| Parameter                              | Symbol                               | Test Condition                    | Min  | Тур  | Max  | Unit   |  |  |  |
|----------------------------------------|--------------------------------------|-----------------------------------|------|------|------|--------|--|--|--|
| High Frequency Oscillator 0 (24.5 MHz) |                                      |                                   |      |      |      |        |  |  |  |
| Oscillator Frequency                   | f <sub>HFOSC0</sub>                  | Full Temperature and Supply Range | 24   | 24.5 | 25   | MHz    |  |  |  |
| Power Supply Sensitivity               | PSS <sub>HFOS</sub><br>C0            | T <sub>A</sub> = 25 °C            | _    | 0.5  | _    | %/V    |  |  |  |
| Temperature Sensitivity                | TS <sub>HFOSC0</sub>                 | V <sub>DD</sub> = 3.0 V           | _    | 40   | _    | ppm/°C |  |  |  |
| High Frequency Oscillator 1 (72 MH     | High Frequency Oscillator 1 (72 MHz) |                                   |      |      |      |        |  |  |  |
| Oscillator Frequency                   | f <sub>HFOSC1</sub>                  | Full Temperature and Supply Range | 70.5 | 72   | 73.5 | MHz    |  |  |  |
| Power Supply Sensitivity               | PSS <sub>HFOS</sub><br>C1            | T <sub>A</sub> = 25 °C            | _    | TBD  | _    | %/V    |  |  |  |
| Temperature Sensitivity                | TS <sub>HFOSC1</sub>                 | V <sub>DD</sub> = 3.0 V           | _    | TBD  |      | ppm/°C |  |  |  |
| Low Frequency Oscillator (80 kHz)      |                                      |                                   |      |      |      |        |  |  |  |
| Oscillator Frequency                   | f <sub>LFOSC</sub>                   | Full Temperature and Supply Range | 75   | 80   | 85   | kHz    |  |  |  |
| Power Supply Sensitivity               | PSS <sub>LFOSC</sub>                 | T <sub>A</sub> = 25 °C            | —    | 0.05 | _    | %/V    |  |  |  |
| Temperature Sensitivity                | TS <sub>LFOSC</sub>                  | V <sub>DD</sub> = 3.0 V           | —    | 65   | _    | ppm/°C |  |  |  |

#### Table 4.6. Internal Oscillators

## 4.1.7 External Clock Input

## Table 4.7. External Clock Input

| Parameter                             | Symbol             | Test Condition | Min | Тур | Мах | Unit |
|---------------------------------------|--------------------|----------------|-----|-----|-----|------|
| External Input CMOS Clock             | f <sub>CMOS</sub>  |                | 0   | —   | 50  | MHz  |
| Frequency (at EXTCLK pin)             |                    |                |     |     |     |      |
| External Input CMOS Clock High Time   | t <sub>СМОЅН</sub> |                | 9   | —   | —   | ns   |
| External Input CMOS Clock Low<br>Time | t <sub>CMOSL</sub> |                | 9   | _   | _   | ns   |

## 4.1.8 Crystal Oscillator

| Parameter             | Symbol                     | Test Condition | Min  | Тур | Max | Unit |
|-----------------------|----------------------------|----------------|------|-----|-----|------|
| Crystal Frequency     | f <sub>XTAL</sub>          |                | 0.02 | _   | 25  | MHz  |
| Crystal Drive Current | I <sub>XTAL</sub> XFCN = 0 |                | —    | 0.5 | _   | μA   |
|                       |                            | XFCN = 1       | _    | 1.5 | _   | μA   |
|                       |                            | XFCN = 2       | —    | 4.8 | _   | μA   |
|                       |                            | XFCN = 3       | —    | 14  | _   | μA   |
|                       |                            | XFCN = 4       | _    | 40  | _   | μA   |
|                       |                            | XFCN = 5       | —    | 120 | _   | μA   |
|                       |                            | XFCN = 6       | _    | 550 | _   | μA   |
|                       |                            | XFCN = 7       |      | 2.6 |     | mA   |

## Table 4.8. Crystal Oscillator

# 5. Typical Connection Diagrams

#### 5.1 Power

Figure 5.1 Power Connection Diagram on page 28 shows a typical connection diagram for the power pins of the device.



Figure 5.1. Power Connection Diagram

## 6. Pin Definitions

## 6.1 EFM8LB1x-QFN32 Pin Definitions



Figure 6.1. EFM8LB1x-QFN32 Pinout

| Pin    | Pin Name | Description         | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|--------|----------|---------------------|---------------------|---------------------------------|------------------|
| Number |          |                     |                     |                                 |                  |
| 6      | P3.7 /   | Multifunction I/O / |                     |                                 |                  |
|        | C2D      | C2 Debug Data       |                     |                                 |                  |
| 7      | P3.3     | Multifunction I/O   |                     |                                 | DAC3             |
| 8      | P3.2     | Multifunction I/O   |                     |                                 | DAC2             |
| 9      | P3.1     | Multifunction I/O   |                     |                                 | DAC1             |
| 10     | P3.0     | Multifunction I/O   |                     |                                 | DAC0             |
| 11     | P2.6     | Multifunction I/O   |                     |                                 | ADC0.19          |
|        |          |                     |                     |                                 | CMP1P.8          |
|        |          |                     |                     |                                 | CMP1N.8          |
| 12     | P2.5     | Multifunction I/O   |                     | CLU3OUT                         | ADC0.18          |
|        |          |                     |                     |                                 | CMP1P.7          |
|        |          |                     |                     |                                 | CMP1N.7          |
| 13     | P2.4     | Multifunction I/O   |                     |                                 | ADC0.17          |
|        |          |                     |                     |                                 | CMP1P.6          |
|        |          |                     |                     |                                 | CMP1N.6          |
| 14     | P2.3     | Multifunction I/O   | Yes                 | P2MAT.3                         | ADC0.16          |
|        |          |                     |                     | CLU1B.15                        | CMP1P.5          |
|        |          |                     |                     | CLU2B.15                        | CMP1N.5          |
|        |          |                     |                     | CLU3A.15                        |                  |
| 15     | P2.2     | Multifunction I/O   | Yes                 | P2MAT.2                         | ADC0.15          |
|        |          |                     |                     | CLU2OUT                         | CMP1P.4          |
|        |          |                     |                     | CLU1A.15                        | CMP1N.4          |
|        |          |                     |                     | CLU2B.14                        |                  |
|        |          |                     |                     | CLU3A.14                        |                  |
| 16     | P2.1     | Multifunction I/O   | Yes                 | P2MAT.1                         | ADC0.14          |
|        |          |                     |                     | I2C0_SCL                        | CMP1P.3          |
|        |          |                     |                     | CLU1B.14                        | CMP1N.3          |
|        |          |                     |                     | CLU2A.15                        |                  |
|        |          |                     |                     | CLU3B.15                        |                  |
| 17     | P2.0     | Multifunction I/O   | Yes                 | P2MAT.0                         | CMP1P.2          |
|        |          |                     |                     | I2C0_SDA                        | CMP1N.2          |
|        |          |                     |                     | CLU1A.14                        |                  |
|        |          |                     |                     | CLU2A.14                        |                  |
|        |          |                     |                     | CLU3B.14                        |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 25            | P1.0     | Multifunction I/O | Yes                 | P1MAT.0                         | ADC0.6           |
|               |          |                   |                     | CLU1OUT                         | CMP0P.6          |
|               |          |                   |                     | CLU0A.12                        | CMP0N.6          |
|               |          |                   |                     | CLU1A.10                        | CMP1P.1          |
|               |          |                   |                     | CLU2A.10                        | CMP1N.1          |
| 26            | P0.7     | Multifunction I/O | Yes                 | P0MAT.7                         | ADC0.5           |
|               |          |                   |                     | INT0.7                          | CMP0P.5          |
|               |          |                   |                     | INT1.7                          | CMP0N.5          |
|               |          |                   |                     | CLU0B.11                        | CMP1P.0          |
|               |          |                   |                     | CLU1B.9                         | CMP1N.0          |
|               |          |                   |                     | CLU3A.11                        |                  |
| 27            | P0.6     | Multifunction I/O | Yes                 | P0MAT.6                         | ADC0.4           |
|               |          |                   |                     | CNVSTR                          | CMP0P.4          |
|               |          |                   |                     | INT0.6                          | CMP0N.4          |
|               |          |                   |                     | INT1.6                          |                  |
|               |          |                   |                     | CLU0A.11                        |                  |
|               |          |                   |                     | CLU1B.8                         |                  |
|               |          |                   |                     | CLU3A.10                        |                  |
| 28            | P0.5     | Multifunction I/O | Yes                 | P0MAT.5                         | ADC0.3           |
|               |          |                   |                     | INT0.5                          | CMP0P.3          |
|               |          |                   |                     | INT1.5                          | CMP0N.3          |
|               |          |                   |                     | UART0_RX                        |                  |
|               |          |                   |                     | CLU0B.10                        |                  |
|               |          |                   |                     | CLU1A.9                         |                  |
| 29            | P0.4     | Multifunction I/O | Yes                 | P0MAT.4                         | ADC0.2           |
|               |          |                   |                     | INT0.4                          | CMP0P.2          |
|               |          |                   |                     | INT1.4                          | CMP0N.2          |
|               |          |                   |                     | UART0_TX                        |                  |
|               |          |                   |                     | CLU0A.10                        |                  |
|               |          |                   |                     | CLU1A.8                         |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 24            | P0.2     | Multifunction I/O | Yes                 | P0MAT.2                         | XTAL1            |
|               |          |                   |                     | INT0.2                          | ADC0.1           |
|               |          |                   |                     | INT1.2                          | CMP0P.1          |
|               |          |                   |                     | CLU0OUT                         | CMP0N.1          |
|               |          |                   |                     | CLU0A.9                         |                  |
|               |          |                   |                     | CLU2B.8                         |                  |
|               |          |                   |                     | CLU3A.8                         |                  |
| Center        | GND      | Ground            |                     |                                 |                  |

| Pin<br>Number | Pin Name  | Description         | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|-----------|---------------------|---------------------|---------------------------------|------------------|
| 2             | P0.2      | Multifunction I/O   | Yes                 | P0MAT.2                         | XTAL1            |
|               |           |                     |                     | INT0.2                          | ADC0.1           |
|               |           |                     |                     | INT1.2                          | CMP0P.1          |
|               |           |                     |                     | CLU0OUT                         | CMP0N.1          |
|               |           |                     |                     | CLU0A.9                         |                  |
|               |           |                     |                     | CLU2B.8                         |                  |
|               |           |                     |                     | CLU3A.8                         |                  |
| 3             | P0.1      | Multifunction I/O   | Yes                 | P0MAT.1                         | ADC0.0           |
|               |           |                     |                     | INT0.1                          | CMP0P.0          |
|               |           |                     |                     | INT1.1                          | CMP0N.0          |
|               |           |                     |                     | CLU0B.8                         | AGND             |
|               |           |                     |                     | CLU2A.9                         |                  |
|               |           |                     |                     | CLU3B.9                         |                  |
| 4             | P0.0      | Multifunction I/O   | Yes                 | P0MAT.0                         | VREF             |
|               |           |                     |                     | INT0.0                          |                  |
|               |           |                     |                     | INT1.0                          |                  |
|               |           |                     |                     | CLU0A.8                         |                  |
|               |           |                     |                     | CLU2A.8                         |                  |
|               |           |                     |                     | CLU3B.8                         |                  |
| 5             | GND       | Ground              |                     |                                 |                  |
| 6             | VDD / VIO | Supply Power Input  |                     |                                 |                  |
| 7             | RSTb /    | Active-low Reset /  |                     |                                 |                  |
|               | C2CK      | C2 Debug Clock      |                     |                                 |                  |
| 8             | P3.0 /    | Multifunction I/O / |                     |                                 |                  |
|               | C2D       | C2 Debug Data       |                     |                                 |                  |
| 9             | P2.3      | Multifunction I/O   | Yes                 | P2MAT.3                         | DAC3             |
|               |           |                     |                     | CLU1B.15                        |                  |
|               |           |                     |                     | CLU2B.15                        |                  |
|               |           |                     |                     | CLU3A.15                        |                  |
| 10            | P2.2      | Multifunction I/O   | Yes                 | P2MAT.2                         | DAC2             |
|               |           |                     |                     | CLU1A.15                        |                  |
|               |           |                     |                     | CLU2B.14                        |                  |
|               |           |                     |                     | CLU3A.14                        |                  |

#### 7.2 QFN32 PCB Land Pattern



Figure 7.2. QFN32 PCB Land Pattern Drawing

| Table 7.2. | QFN32 PCB L | and Pattern | Dimensions |
|------------|-------------|-------------|------------|
|------------|-------------|-------------|------------|

| Dimension | Min | Мах  |
|-----------|-----|------|
| C1        | _   | 4.00 |
| C2        | _   | 4.00 |
| X1        | _   | 0.2  |
| X2        | _   | 2.8  |
| Y1        | _   | 0.75 |
| Y2        | _   | 2.8  |
| e         |     | 0.4  |





The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

#### 9.2 QFN24 PCB Land Pattern



Figure 9.2. QFN24 PCB Land Pattern Drawing

## Table 9.2. QFN24 PCB Land Pattern Dimensions

| Dimension | Min      | Мах  |  |  |  |  |  |  |  |
|-----------|----------|------|--|--|--|--|--|--|--|
| C1        | 3.00     |      |  |  |  |  |  |  |  |
| C2        | 3.00     |      |  |  |  |  |  |  |  |
| e         | 0.4 REF  |      |  |  |  |  |  |  |  |
| X1        | 0.20     |      |  |  |  |  |  |  |  |
| X2        | 1.80     |      |  |  |  |  |  |  |  |
| Y1        | 0.80     |      |  |  |  |  |  |  |  |
| Y2        | 1.80     |      |  |  |  |  |  |  |  |
| Y3        | 0.4      |      |  |  |  |  |  |  |  |
| f         | 2.50 REF |      |  |  |  |  |  |  |  |
| с         | 0.25     | 0.35 |  |  |  |  |  |  |  |

| Dimension  | Min | Тур  | Мах |
|------------|-----|------|-----|
| ааа        |     | 0.20 |     |
| bbb        |     | 0.18 |     |
| ссс        |     | 0.10 |     |
| ddd        |     | 0.10 |     |
| ccc<br>ddd |     | 0.10 |     |

Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to JEDEC outline MO-137, variation AE.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

|    | 6.3 EFM8LB1x-QFN24 Pin Definitions    |  |   |   |  |   |  |  |  |   |  |  | .40 |
|----|---------------------------------------|--|---|---|--|---|--|--|--|---|--|--|-----|
|    | 6.4 EFM8LB1x-QSOP24 Pin Definitions . |  |   |   |  |   |  |  |  | • |  |  | .45 |
| 7. | QFN32 Package Specifications.         |  |   |   |  |   |  |  |  |   |  |  | 50  |
|    | 7.1 QFN32 Package Dimensions          |  |   |   |  |   |  |  |  |   |  |  | .50 |
|    | 7.2 QFN32 PCB Land Pattern            |  |   |   |  |   |  |  |  |   |  |  | .52 |
|    | 7.3 QFN32 Package Marking             |  |   |   |  |   |  |  |  | • |  |  | .53 |
| 8. | QFP32 Package Specifications.         |  |   |   |  |   |  |  |  |   |  |  | 54  |
|    | 8.1 QFP32 Package Dimensions          |  |   |   |  |   |  |  |  |   |  |  | .54 |
|    | 8.2 QFP32 PCB Land Pattern            |  |   |   |  |   |  |  |  | • |  |  | .56 |
|    | 8.3 QFP32 Package Marking             |  | • | • |  | • |  |  |  |   |  |  | .57 |
| 9. | QFN24 Package Specifications.         |  |   |   |  |   |  |  |  |   |  |  | 58  |
|    | 9.1 QFN24 Package Dimensions          |  |   |   |  |   |  |  |  |   |  |  | .58 |
|    | 9.2 QFN24 PCB Land Pattern            |  |   |   |  |   |  |  |  | • |  |  | .60 |
|    | 9.3 QFN24 Package Marking             |  |   |   |  |   |  |  |  |   |  |  | .61 |
| 10 | 0. QSOP24 Package Specifications      |  |   |   |  |   |  |  |  |   |  |  | 62  |
|    | 10.1 QSOP24 Package Dimensions        |  |   |   |  |   |  |  |  |   |  |  | .62 |
|    | 10.2 QSOP24 PCB Land Pattern          |  |   |   |  |   |  |  |  |   |  |  | .64 |
|    | 10.3 QSOP24 Package Marking           |  |   |   |  |   |  |  |  | • |  |  | .65 |
| 11 | 1. Revision History                   |  |   |   |  |   |  |  |  |   |  |  | 66  |
|    | 11.1 Revision 0.1                     |  |   |   |  |   |  |  |  |   |  |  | .66 |
|    | 11.2 Revision 0.2                     |  |   |   |  |   |  |  |  |   |  |  | .66 |
| Та | able of Contents                      |  |   |   |  |   |  |  |  |   |  |  | 67  |



#### Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific to result in significant personal injury or death. Silicon Laboratories products are generally not intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISOmodem ®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

# http://www.silabs.com