



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Discontinued at Digi-Key                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | CIP-51 8051                                                            |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 72MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, SMBus, SPI, UART/USART                               |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                  |
| Number of I/O              | 28                                                                     |
| Program Memory Size        | 32KB (32K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 2.25K x 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                            |
| Data Converters            | A/D 20x14b; D/A 2x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 32-TQFP                                                                |
| Supplier Device Package    | 32-QFP (7x7)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm8lb11f32e-a-qfp32 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1. Feature List

The EFM8LB1 device family are fully integrated, mixed-signal system-on-a-chip MCUs. Highlighted features are listed below.

- Core:
  - Pipelined CIP-51 Core
  - · Fully compatible with standard 8051 instruction set
  - 70% of instructions execute in 1-2 clock cycles
  - 72 MHz maximum operating frequency
- Memory:
  - Up to 64 kB flash memory (63 kB user-accessible), in-system re-programmable from firmware in 512-byte sectors
  - Up to 4352 bytes RAM (including 256 bytes standard 8051 RAM and 4096 bytes on-chip XRAM)
- · Power:
  - Internal LDO regulator for CPU core voltage
  - · Power-on reset circuit and brownout detectors
- I/O: Up to 29 total multifunction I/O pins:
  - Up to 25 pins 5 V tolerant under bias
  - Selectable state retention through reset events
  - · Flexible peripheral crossbar for peripheral routing
  - 5 mA source, 12.5 mA sink allows direct drive of LEDs
- · Clock Sources:
  - Internal 72 MHz oscillator with accuracy of ±2%
  - Internal 24.5 MHz oscillator with ±2% accuracy
  - · Internal 80 kHz low-frequency oscillator
  - External CMOS clock option
  - External crystal/RC/C Oscillator (up to 25 MHz)

- Analog:
  - 14/12/10-Bit Analog-to-Digital Converter (ADC)
  - Internal calibrated temperature sensor (±3 °C)
  - 4 x 12-Bit Digital-to-Analog Converters (DAC)
  - 2 x Low-current analog comparators with adjustable reference
- · Communications and Digital Peripherals:
  - 2 x UART, up to 3 Mbaud
  - SPI<sup>™</sup> Master / Slave, up to 12 Mbps
  - SMBus™/I2C™ Master / Slave, up to 400 kbps
  - I<sup>2</sup>C High-Speed Slave, up to 3.4 Mbps
  - 16-bit CRC unit, supporting automatic CRC of flash at 256byte boundaries
  - 4 Configurable Logic Units
- · Timers/Counters and PWM:
  - 6-channel Programmable Counter Array (PCA) supporting PWM, capture/compare, and frequency output modes
  - 6 x 16-bit general-purpose timers
  - Independent watchdog timer, clocked from the low frequency oscillator
- On-Chip, Non-Intrusive Debugging
  - · Full memory and register inspection
  - · Four hardware breakpoints, single-stepping

With on-chip power-on reset, voltage supply monitor, watchdog timer, and clock oscillator, the EFM8LB1 devices are truly standalone system-on-a-chip solutions. The flash memory is reprogrammable in-circuit, providing nonvolatile data storage and allowing field upgrades of the firmware. The on-chip debugging interface (C2) allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, and run and halt commands. All analog and digital peripherals are fully functional while debugging. Device operation is specified from 2.2 V up to a 3.6 V supply. Devices are AEC-Q100 qualified (pending) and available in 4x4 mm 32-pin QFN, 3x3 mm 24-pin QFN, 32-pin QFP, or 24-pin QSOP packages. All package options are lead-free and RoHS compliant.

EFM8LB1 Data Sheet Ordering Information

| Ordering Part Number  | Flash Memory (kB) | RAM (Bytes) | Digital Port I/Os (Total) | ADC0 Channels | Voltage DACs | Comparator 0 Inputs | Comparator 1 Inputs | Pb-free (RoHS Compliant) | Temperature Range | Package |
|-----------------------|-------------------|-------------|---------------------------|---------------|--------------|---------------------|---------------------|--------------------------|-------------------|---------|
| EFM8LB12F32E-A-QFN32  | 32                | 2304        | 29                        | 20            | 4            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB12F32E-A-QFP32  | 32                | 2304        | 28                        | 20            | 4            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFP32   |
| EFM8LB12F32E-A-QFN24  | 32                | 2304        | 20                        | 12            | 4            | 6                   | 6                   | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB12F32E-A-QSOP24 | 32                | 2304        | 21                        | 13            | 4            | 6                   | 7                   | Yes                      | -40 to +105 °C    | QSOP24  |
| EFM8LB11F32E-A-QFN32  | 32                | 2304        | 29                        | 20            | 2            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB11F32E-A-QFP32  | 32                | 2304        | 28                        | 20            | 2            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFP32   |
| EFM8LB11F32E-A-QFN24  | 32                | 2304        | 20                        | 12            | 2            | 6                   | 6                   | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB11F32E-A-QSOP24 | 32                | 2304        | 21                        | 13            | 2            | 6                   | 7                   | Yes                      | -40 to +105 °C    | QSOP24  |
| EFM8LB11F16E-A-QFN32  | 16                | 1280        | 29                        | 20            | 2            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB11F16E-A-QFP32  | 16                | 1280        | 28                        | 20            | 2            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFP32   |
| EFM8LB11F16E-A-QFN24  | 16                | 1280        | 20                        | 12            | 2            | 6                   | 6                   | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB11F16E-A-QSOP24 | 16                | 1280        | 21                        | 13            | 2            | 6                   | 7                   | Yes                      | -40 to +105 °C    | QSOP24  |
| EFM8LB10F16E-A-QFN32  | 16                | 1280        | 29                        | 20            | 0            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB10F16E-A-QFP32  | 16                | 1280        | 28                        | 20            | 0            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFP32   |
| EFM8LB10F16E-A-QFN24  | 16                | 1280        | 20                        | 12            | 0            | 6                   | 6                   | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB10F16E-A-QSOP24 | 16                | 1280        | 21                        | 13            | 0            | 6                   | 7                   | Yes                      | -40 to +105 °C    | QSOP24  |

#### I2C Slave (I2CSLAVE0)

The I2C Slave interface is a 2-wire, bidirectional serial bus that is compatible with the I2C Bus Specification 3.0. It is capable of transferring in high-speed mode (HS-mode) at speeds of up to 3.4 Mbps. Firmware can write to the I2C interface, and the I2C interface can autonomously control the serial transfer of data. The interface also supports clock stretching for cases where the core may be temporarily prohibited from transmitting a byte or processing a received byte during an I2C transaction. This module operates only as an I2C slave device.

The I2C module includes the following features:

- Standard (up to 100 kbps), Fast (400 kbps), Fast Plus (1 Mbps), and High-speed (3.4 Mbps) transfer speeds
- · Support for slave mode only
- · Clock low extending (clock stretching) to interface with faster masters
- · Hardware support for 7-bit slave address recognition
- · Hardware support for multiple slave addresses with the option to save the matching address in the receive FIFO

#### 16-bit CRC (CRC0)

The cyclic redundancy check (CRC) module performs a CRC using a 16-bit polynomial. CRC0 accepts a stream of 8-bit data and posts the 16-bit result to an internal register. In addition to using the CRC block for data manipulation, hardware can automatically CRC the flash contents of the device.

The CRC module is designed to provide hardware calculations for flash memory verification and communications protocols. The CRC module supports the standard CCITT-16 16-bit polynomial (0x1021), and includes the following features:

- Support for CCITT-16 polynomial
- · Byte-level bit reversal
- · Automatic CRC of flash contents on one or more 256-byte blocks
- · Initial seed selection of 0x0000 or 0xFFFF

#### Configurable Logic Units (CLU0, CLU1, CLU2, and CLU3)

The Configurable Logic block consists of multiple Configurable Logic Units (CLUs). CLUs are flexible logic functions which may be used for a variety of digital functions, such as replacing system glue logic, aiding in the generation of special waveforms, or synchronizing system event triggers.

- · Four configurable logic units (CLUs), with direct-pin and internal logic connections
- Each unit supports 256 different combinatorial logic functions (AND, OR, XOR, muxing, etc.) and includes a clocked flip-flop for synchronous operations
- · Units may be operated synchronously or asynchronously
- May be cascaded together to perform more complicated logic functions
- · Can operate in conjunction with serial peripherals such as UART and SPI or timing peripherals such as timers and PCA channels
- · Can be used to synchronize and trigger multiple on-chip resources (ADC, DAC, Timers, etc.)
- · Asynchronous output may be used to wake from low-power states

## 3.7 Analog

## 14/12/10-Bit Analog-to-Digital Converter (ADC0)

The ADC is a successive-approximation-register (SAR) ADC with 14-, 12-, and 10-bit modes, integrated track-and hold and a programmable window detector. The ADC is fully configurable under software control via several registers. The ADC may be configured to measure different signals using the analog multiplexer. The voltage reference for the ADC is selectable between internal and external reference sources.

- Up to 20 external inputs
- Single-ended 14-bit, 12-bit and 10-bit modes
- Supports an output update rate of up to 1 Msps in 12-bit mode
- · Channel sequencer logic with direct-to-XDATA output transfers
- Operation in a low power mode at lower conversion speeds
- Asynchronous hardware conversion trigger, selectable between software, external I/O and internal timer and configurable logic sources
- Output data window comparator allows automatic range checking
- Support for output data accumulation
- Conversion complete and window compare interrupts supported
- Flexible output data formatting
- Includes a fully-internal fast-settling 1.65 V reference and an on-chip precision 2.4 / 1.2 V reference, with support for using the supply as the reference, an external reference and signal ground
- Integrated factory-calibrated temperature sensor

## 12-Bit Digital-to-Analog Converters (DAC0, DAC1, DAC2, DAC3)

The DAC modules are 12-bit Digital-to-Analog Converters with the capability to synchronize multiple outputs together. The DACs are fully configurable under software control. The voltage reference for the DACs is selectable between internal and external reference sources.

- Voltage output with 12-bit performance
- · Hardware conversion trigger, selectable between software, external I/O and internal timer and configurable logic sources
- · Outputs may be configured to persist through reset and maintain output state to avoid system disruption
- Multiple DAC outputs can be synchronized together
- DAC pairs (DAC0 and 1 or DAC2 and 3) support complementary output waveform generation
- · Outputs may be switched between two levels according to state of configurable logic / PWM input trigger
- Flexible input data formatting
- · Supports references from internal supply, on-chip precision reference, or external VREF pin

## Low Current Comparators (CMP0, CMP1)

An analog comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. External input connections to device I/O pins and internal connections are available through separate multiplexers on the positive and negative inputs. Hysteresis, response time, and current consumption may be programmed to suit the specific needs of the application.

The comparator includes the following features:

- · Up to 10 (CMP0) or 9 (CMP1) external positive inputs
- · Up to 10 (CMP0) or 9 (CMP1) external negative inputs
- · Additional input options:
  - Internal connection to LDO output
  - Direct connection to GND
  - Direct connection to VDD
  - Dedicated 6-bit reference DAC
- Synchronous and asynchronous outputs can be routed to pins via crossbar
- Programmable hysteresis between 0 and ±20 mV
- Programmable response time
- Interrupts generated on rising, falling, or both edges
- PWM output kill feature

#### 3.10 Bootloader

All devices come pre-programmed with a UART0 bootloader. This bootloader resides in the code security page, which is the last page of code flash; it can be erased if it is not needed.

The byte before the Lock Byte is the Bootloader Signature Byte. Setting this byte to a value of 0xA5 indicates the presence of the bootloader in the system. Any other value in this location indicates that the bootloader is not present in flash.

When a bootloader is present, the device will jump to the bootloader vector after any reset, allowing the bootloader to run. The bootloader then determines if the device should stay in bootload mode or jump to the reset vector located at 0x0000. When the bootloader is not present, the device will jump to the reset vector of 0x0000 after any reset.



Figure 3.2. Flash Memory Map with Bootloader - 62.5 KB Devices

## 4.1.10 Voltage Reference

| Table 4.1 | 0. Volt | age Re | ference |
|-----------|---------|--------|---------|
|-----------|---------|--------|---------|

| Parameter                           | Symbol                    | Test Condition                                         | Min  | Тур  | Max  | Unit   |
|-------------------------------------|---------------------------|--------------------------------------------------------|------|------|------|--------|
| Internal Fast Settling Reference    |                           | 1                                                      |      |      | 1    |        |
| Output Voltage                      | V <sub>REFFS</sub>        |                                                        | 1.62 | 1.65 | 1.68 | V      |
| (Full Temperature and Supply Range) |                           |                                                        |      |      |      |        |
| Temperature Coefficient             | TC <sub>REFFS</sub>       |                                                        |      | 50   | _    | ppm/°C |
| Turn-on Time                        | t <sub>REFFS</sub>        |                                                        | _    | _    | 1.5  | μs     |
| Power Supply Rejection              | PSRR <sub>REF</sub><br>FS |                                                        |      | 400  |      | ppm/V  |
| On-chip Precision Reference         |                           |                                                        |      |      |      |        |
| Valid Supply Range                  | V <sub>DD</sub>           | 1.2 V Output                                           | 2.2  |      | 3.6  | V      |
|                                     |                           | 2.4 V Output                                           | 2.7  | _    | 3.6  | V      |
| Output Voltage                      | V <sub>REFP</sub>         | 1.2 V Output, T = 25 °C                                | TBD  | 1.2  | TBD  | V      |
|                                     |                           | 2.4 V Output, T = 25 °C                                | TBD  | 2.4  | TBD  | V      |
| Turn-on Time, settling to 0.5 LSB   | t <sub>VREFP</sub>        | 4.7 μF tantalum + 0.1 μF ceramic<br>bypass on VREF pin | _    | 3    | _    | ms     |
|                                     |                           | 0.1 µF ceramic bypass on VREF pin                      | _    | 100  | _    | μs     |
| Load Regulation                     | LR <sub>VREFP</sub>       | Load = 0 to 200 µA to GND                              | —    | TBD  | —    | μV/μΑ  |
| Load Capacitor                      | C <sub>VREFP</sub>        | Load = 0 to 200 µA to GND                              | 0.1  | _    | _    | μF     |
| Short-circuit current               | ISC <sub>VREFP</sub>      |                                                        | —    | _    | 8    | mA     |
| Power Supply Rejection              | PSRR <sub>VRE</sub><br>FP |                                                        | _    | TBD  | _    | ppm/V  |
| External Reference                  |                           |                                                        | 1    | 1    | 1    |        |
| Input Current                       | I <sub>EXTREF</sub>       | ADC Sample Rate = 1 Msps;<br>VREF = 3.0 V              | _    | 5    | _    | μA     |

### 4.1.13 Comparators

| Parameter                      | Symbol             | Test Condition       | Min | Тур  | Мах | Unit |
|--------------------------------|--------------------|----------------------|-----|------|-----|------|
| Response Time, CPMD = 00       | t <sub>RESP0</sub> | +100 mV Differential |     | 100  | _   | ns   |
| Highest Speed)                 |                    | -100 mV Differential | _   | 150  | _   | ns   |
| Response Time, CPMD = 11 (Low- | t <sub>RESP3</sub> | +100 mV Differential |     | 1.5  | _   | μs   |
| est Power)                     |                    | -100 mV Differential |     | 3.5  | _   | μs   |
| Positive Hysteresis            | HYS <sub>CP+</sub> | CPHYP = 00           |     | 0.4  | _   | mV   |
| Mode 0 (CPMD = 00)             |                    | CPHYP = 01           |     | 8    |     | mV   |
|                                |                    | CPHYP = 10           |     | 16   |     | mV   |
|                                |                    | CPHYP = 11           |     | 32   | _   | mV   |
| Negative Hysteresis            | HYS <sub>CP-</sub> | CPHYN = 00           |     | -0.4 |     | mV   |
| Mode 0 (CPMD = 00)             |                    | CPHYN = 01           |     | -8   | _   | mV   |
|                                |                    | CPHYN = 10           |     | -16  | _   | mV   |
|                                |                    | CPHYN = 11           |     | -32  | _   | mV   |
| Positive Hysteresis            | HYS <sub>CP+</sub> | CPHYP = 00           |     | 0.5  | _   | mV   |
| Mode 1 (CPMD = 01)             |                    | CPHYP = 01           |     | 6    | _   | mV   |
|                                |                    | CPHYP = 10           | _   | 12   | _   | mV   |
|                                |                    | CPHYP = 11           | _   | 24   | _   | mV   |
| Negative Hysteresis            | HYS <sub>CP-</sub> | CPHYN = 00           | _   | -0.5 | _   | mV   |
| Mode 1 (CPMD = 01)             |                    | CPHYN = 01           | _   | -6   | _   | mV   |
|                                |                    | CPHYN = 10           | _   | -12  | _   | mV   |
|                                |                    | CPHYN = 11           | _   | -24  | _   | mV   |
| Positive Hysteresis            | HYS <sub>CP+</sub> | CPHYP = 00           | _   | 0.7  | _   | mV   |
| Mode 2 (CPMD = 10)             |                    | CPHYP = 01           | _   | 4.5  | _   | mV   |
|                                |                    | CPHYP = 10           | _   | 9    | _   | mV   |
|                                |                    | CPHYP = 11           | _   | 18   | _   | mV   |
| Negative Hysteresis            | HYS <sub>CP-</sub> | CPHYN = 00           | _   | -0.6 | _   | mV   |
| Mode 2 (CPMD = 10)             |                    | CPHYN = 01           | _   | -4.5 | _   | mV   |
|                                |                    | CPHYN = 10           | _   | -9   | _   | mV   |
|                                |                    | CPHYN = 11           |     | -18  | _   | mV   |
| Positive Hysteresis            | HYS <sub>CP+</sub> | CPHYP = 00           | _   | 1.5  | _   | mV   |
| Mode 3 (CPMD = 11)             |                    | CPHYP = 01           | _   | 4    | _   | mV   |
|                                |                    | CPHYP = 10           | _   | 8    | _   | mV   |
|                                |                    | CPHYP = 11           |     | 16   | _   | mV   |

### Table 4.13. Comparators

### 4.2 Thermal Conditions

### Table 4.16. Thermal Conditions

| Parameter                                                                                            | Symbol          | Test Condition    | Min | Тур | Max | Unit |  |
|------------------------------------------------------------------------------------------------------|-----------------|-------------------|-----|-----|-----|------|--|
| Thermal Resistance                                                                                   | θ <sub>JA</sub> | QFN24 Packages    | —   | TBD | _   | °C/W |  |
|                                                                                                      |                 | QFN32 Packages    |     | TBD | _   | °C/W |  |
|                                                                                                      |                 | QFP32 Packages    | —   | 80  | _   | °C/W |  |
|                                                                                                      |                 | QSOP24 Packages — |     | 65  | —   | °C/W |  |
| Note:<br>1. Thermal resistance assumes a multi-layer PCB with any exposed pad soldered to a PCB pad. |                 |                   |     |     |     |      |  |

#### 4.3 Absolute Maximum Ratings

Stresses above those listed in Table 4.17 Absolute Maximum Ratings on page 27 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

| Table 4.17. | Absolute | Maximum | Ratings |
|-------------|----------|---------|---------|
|-------------|----------|---------|---------|

| Parameter                                                              | Symbol            | Test Condition          | Min     | Max                  | Unit |
|------------------------------------------------------------------------|-------------------|-------------------------|---------|----------------------|------|
| Ambient Temperature Under Bias                                         | T <sub>BIAS</sub> |                         | -55     | 125                  | °C   |
| Storage Temperature                                                    | T <sub>STG</sub>  |                         | -65     | 150                  | °C   |
| Voltage on VDD                                                         | V <sub>DD</sub>   |                         | GND-0.3 | 4.2                  | V    |
| Voltage on VIO <sup>2</sup>                                            | V <sub>IO</sub>   |                         | GND-0.3 | V <sub>DD</sub> +0.3 | V    |
| Voltage on I/O pins or RSTb, excluding                                 | V <sub>IN</sub>   | V <sub>IO</sub> > TBD V | GND-0.3 | TBD                  | V    |
| P3.0-P3.3 (QFN32 and QFP32)                                            |                   | V <sub>IO</sub> < TBD V | GND-0.3 | TBD                  | V    |
| Voltage on P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32) | V <sub>IN</sub>   |                         | GND-0.3 | V <sub>DD</sub> +0.3 | V    |
| Total Current Sunk into Supply Pin                                     | I <sub>VDD</sub>  |                         | —       | 400                  | mA   |
| Total Current Sourced out of Ground Pin                                | I <sub>GND</sub>  |                         | 400     | —                    | mA   |
| Current Sourced or Sunk by any I/O<br>Pin or RSTb                      | I <sub>IO</sub>   |                         | -100    | 100                  | mA   |

#### Note:

1. Exposure to maximum rating conditions for extended periods may affect device reliability.

2. In certain package configurations, the VIO and VDD supplies are bonded to the same pin.

#### 5.2 Debug

The diagram below shows a typical connection diagram for the debug connections pins. The pin sharing resistors are only required if the functionality on the C2D (a GPIO pin) and the C2CK (RSTb) is routed to external circuitry. For example, if the RSTb pin is connected to an external switch with debouncing filter or if the GPIO sharing with the C2D pin is connected to an external circuit, the pin sharing resistors and connections to the debug adapter must be placed on the hardware. Otherwise, these components and connections can be omitted.

For more information on debug connections, see the example schematics and information available in AN127: "Pin Sharing Techniques for the C2 Interface." Application notes can be found on the Silicon Labs website (http://www.silabs.com/8bit-appnotes) or in Simplicity Studio.



Figure 5.2. Debug Connection Diagram

#### 5.3 Other Connections

Other components or connections may be required to meet the system-level requirements. Application Note AN203: "8-bit MCU Printed Circuit Board Design Notes" contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (www.silabs.com/8bit-appnotes).

## 6. Pin Definitions

### 6.1 EFM8LB1x-QFN32 Pin Definitions



Figure 6.1. EFM8LB1x-QFN32 Pinout

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 18            | P1.7     | Multifunction I/O | Yes                 | P1MAT.7                         | ADC0.13          |
|               |          |                   |                     | CLU0B.15                        | CMP0P.9          |
|               |          |                   |                     | CLU1B.13                        | CMP0N.9          |
|               |          |                   |                     | CLU2A.13                        |                  |
| 19            | P1.6     | Multifunction I/O | Yes                 | P1MAT.6                         | ADC0.12          |
|               |          |                   |                     | CLU0A.15                        |                  |
|               |          |                   |                     | CLU1B.12                        |                  |
|               |          |                   |                     | CLU2A.12                        |                  |
| 20            | P1.5     | Multifunction I/O | Yes                 | P1MAT.5                         | ADC0.11          |
|               |          |                   |                     | CLU0B.14                        |                  |
|               |          |                   |                     | CLU1A.13                        |                  |
|               |          |                   |                     | CLU2B.13                        |                  |
|               |          |                   |                     | CLU3B.11                        |                  |
| 21            | P1.4     | Multifunction I/O | Yes                 | P1MAT.4                         | ADC0.10          |
|               |          |                   |                     | CLU0A.14                        |                  |
|               |          |                   |                     | CLU1A.12                        |                  |
|               |          |                   |                     | CLU2B.12                        |                  |
|               |          |                   |                     | CLU3B.10                        |                  |
| 22            | P1.3     | Multifunction I/O | Yes                 | P1MAT.3                         | ADC0.9           |
|               |          |                   |                     | CLU0B.13                        |                  |
|               |          |                   |                     | CLU1B.11                        |                  |
|               |          |                   |                     | CLU2B.11                        |                  |
|               |          |                   |                     | CLU3A.13                        |                  |
| 23            | P1.2     | Multifunction I/O | Yes                 | P1MAT.2                         | ADC0.8           |
|               |          |                   |                     | CLU0A.13                        | CMP0P.8          |
|               |          |                   |                     | CLU1A.11                        | CMP0N.8          |
|               |          |                   |                     | CLU2B.10                        |                  |
|               |          |                   |                     | CLU3A.12                        |                  |
|               |          |                   |                     | CLU3B.13                        |                  |
| 24            | P1.1     | Multifunction I/O | Yes                 | P1MAT.1                         | ADC0.7           |
|               |          |                   |                     | CLU0B.12                        | CMP0P.7          |
|               |          |                   |                     | CLU1B.10                        | CMP0N.7          |
|               |          |                   |                     | CLU2A.11                        |                  |
|               |          |                   |                     | CLU3B.12                        |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 30            | P0.3     | Multifunction I/O | Yes                 | P0MAT.3                         | XTAL2            |
|               |          |                   |                     | EXTCLK                          |                  |
|               |          |                   |                     | INT0.3                          |                  |
|               |          |                   |                     | INT1.3                          |                  |
|               |          |                   |                     | CLU0B.9                         |                  |
|               |          |                   |                     | CLU2B.10                        |                  |
|               |          |                   |                     | CLU3A.9                         |                  |
| 31            | P0.2     | Multifunction I/O | Yes                 | P0MAT.2                         | XTAL1            |
|               |          |                   |                     | INT0.2                          | ADC0.1           |
|               |          |                   |                     | INT1.2                          | CMP0P.1          |
|               |          |                   |                     | CLU0OUT                         | CMP0N.1          |
|               |          |                   |                     | CLU0A.9                         |                  |
|               |          |                   |                     | CLU2B.8                         |                  |
|               |          |                   |                     | CLU3A.8                         |                  |
| 32            | P0.1     | Multifunction I/O | Yes                 | P0MAT.1                         | ADC0.0           |
|               |          |                   |                     | INT0.1                          | CMP0P.0          |
|               |          |                   |                     | INT1.1                          | CMP0N.0          |
|               |          |                   |                     | CLU0B.8                         | AGND             |
|               |          |                   |                     | CLU2A.9                         |                  |
|               |          |                   |                     | CLU3B.9                         |                  |

| Pin | Pin Name | Description         | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|-----|----------|---------------------|---------------------|---------------------------------|------------------|
| 2   | P0.0     | Multifunction I/O   | Vos                 |                                 |                  |
| 2   | 1 0.0    |                     | 163                 |                                 |                  |
|     |          |                     |                     |                                 |                  |
|     |          |                     |                     |                                 |                  |
|     |          |                     |                     | CLUUA.8                         |                  |
|     |          |                     |                     | CLUZA.8                         |                  |
| -   |          | Oneveral            |                     | CLU3B.8                         |                  |
| 3   |          | Ground              |                     |                                 |                  |
| 4   |          | Supply Power Input  |                     |                                 |                  |
| 5   | RSID/    | Active-low Reset /  |                     |                                 |                  |
|     | C2CK     | C2 Debug Clock      |                     |                                 |                  |
| 6   | P3.0 /   | Multifunction I/O / |                     |                                 |                  |
|     | C2D      | C2 Debug Data       |                     |                                 |                  |
| 7   | P2.3     | Multifunction I/O   | Yes                 | P2MAT.3                         | DAC3             |
|     |          |                     |                     | CLU1B.15                        |                  |
|     |          |                     |                     | CLU2B.15                        |                  |
|     |          |                     |                     | CLU3A.15                        |                  |
| 8   | P2.2     | Multifunction I/O   | Yes                 | P2MAT.2                         | DAC2             |
|     |          |                     |                     | CLU1A.15                        |                  |
|     |          |                     |                     | CLU2B.14                        |                  |
|     |          |                     |                     | CLU3A.14                        |                  |
| 9   | P2.1     | Multifunction I/O   | Yes                 | P2MAT.1                         | DAC1             |
|     |          |                     |                     | CLU1B.14                        |                  |
|     |          |                     |                     | CLU2A.15                        |                  |
|     |          |                     |                     | CLU3B.15                        |                  |
| 10  | P2.0     | Multifunction I/O   | Yes                 | P2MAT.0                         | DAC0             |
|     |          |                     |                     | CLU1A.14                        |                  |
|     |          |                     |                     | CLU2A.14                        |                  |
|     |          |                     |                     | CLU3B.14                        |                  |
| 11  | P1.6     | Multifunction I/O   | Yes                 | P1MAT.6                         | ADC0.11          |
|     |          |                     |                     | CLU3OUT                         | CMP1P.5          |
|     |          |                     |                     | CLU0A.15                        | CMP1N.5          |
|     |          |                     |                     | CLU1B.12                        |                  |
|     |          |                     |                     | CLU2A.12                        |                  |

### 7.2 QFN32 PCB Land Pattern



Figure 7.2. QFN32 PCB Land Pattern Drawing

| Table 7.2. | QFN32 PCB L | and Pattern | Dimensions |
|------------|-------------|-------------|------------|
|------------|-------------|-------------|------------|

| Dimension | Min | Мах  |
|-----------|-----|------|
| C1        | _   | 4.00 |
| C2        | _   | 4.00 |
| X1        | _   | 0.2  |
| X2        | _   | 2.8  |
| Y1        | _   | 0.75 |
| Y2        | _   | 2.8  |
| e         |     | 0.4  |

# 8. QFP32 Package Specifications

### 8.1 QFP32 Package Dimensions



Figure 8.1. QFP32 Package Drawing

## Table 8.1. QFP32 Package Dimensions

| Dimension | Min      | Тур  | Мах  |  |  |  |  |  |  |
|-----------|----------|------|------|--|--|--|--|--|--|
| A         | —        | _    | 1.20 |  |  |  |  |  |  |
| A1        | 0.05     | _    | 0.15 |  |  |  |  |  |  |
| A2        | 0.95     | 1.00 | 1.05 |  |  |  |  |  |  |
| b         | 0.30     | 0.37 | 0.45 |  |  |  |  |  |  |
| С         | 0.09     | _    | 0.20 |  |  |  |  |  |  |
| D         | 9.00 BSC |      |      |  |  |  |  |  |  |
| D1        | 7.00 BSC |      |      |  |  |  |  |  |  |
| е         | 0.80 BSC |      |      |  |  |  |  |  |  |
| E         | 9.00 BSC |      |      |  |  |  |  |  |  |
| E1        | 7.00 BSC |      |      |  |  |  |  |  |  |
| L         | 0.50     | 0.60 | 0.70 |  |  |  |  |  |  |





The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

### 9.2 QFN24 PCB Land Pattern



Figure 9.2. QFN24 PCB Land Pattern Drawing

## Table 9.2. QFN24 PCB Land Pattern Dimensions

| Dimension | Min       | Мах |  |  |  |  |  |  |
|-----------|-----------|-----|--|--|--|--|--|--|
| C1        | 3.00      |     |  |  |  |  |  |  |
| C2        | 3.00      |     |  |  |  |  |  |  |
| e         | 0.4 REF   |     |  |  |  |  |  |  |
| X1        | 0.20      |     |  |  |  |  |  |  |
| X2        | 1.80      |     |  |  |  |  |  |  |
| Y1        | 0.80      |     |  |  |  |  |  |  |
| Y2        | 1.80      |     |  |  |  |  |  |  |
| Y3        | 0.4       |     |  |  |  |  |  |  |
| f         | 2.50 REF  |     |  |  |  |  |  |  |
| с         | 0.25 0.35 |     |  |  |  |  |  |  |

| Dimension  | Min | Тур  | Мах |
|------------|-----|------|-----|
| ааа        |     | 0.20 |     |
| bbb        |     | 0.18 |     |
| ссс        |     | 0.10 |     |
| ddd        |     | 0.10 |     |
| ccc<br>ddd |     | 0.10 |     |

Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to JEDEC outline MO-137, variation AE.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 11. Revision History

#### 11.1 Revision 0.1

Initial release.

#### 11.2 Revision 0.2

Added information on the bootloader to 3.10 Bootloader.

Updated some characterization TBD values.

|    | 6.3 EFM8LB1x-QFN24 Pin Definitions    |  |   |   |  |   |  |  |  |   |  |  | .40 |
|----|---------------------------------------|--|---|---|--|---|--|--|--|---|--|--|-----|
|    | 6.4 EFM8LB1x-QSOP24 Pin Definitions . |  |   |   |  |   |  |  |  | • |  |  | .45 |
| 7. | QFN32 Package Specifications.         |  |   |   |  |   |  |  |  |   |  |  | 50  |
|    | 7.1 QFN32 Package Dimensions          |  |   |   |  |   |  |  |  |   |  |  | .50 |
|    | 7.2 QFN32 PCB Land Pattern            |  |   |   |  |   |  |  |  |   |  |  | .52 |
|    | 7.3 QFN32 Package Marking             |  |   |   |  |   |  |  |  | • |  |  | .53 |
| 8. | QFP32 Package Specifications.         |  |   |   |  |   |  |  |  |   |  |  | 54  |
|    | 8.1 QFP32 Package Dimensions          |  |   |   |  |   |  |  |  |   |  |  | .54 |
|    | 8.2 QFP32 PCB Land Pattern            |  |   |   |  |   |  |  |  |   |  |  | .56 |
|    | 8.3 QFP32 Package Marking             |  | • | • |  | • |  |  |  |   |  |  | .57 |
| 9. | QFN24 Package Specifications.         |  |   |   |  |   |  |  |  |   |  |  | 58  |
|    | 9.1 QFN24 Package Dimensions          |  |   |   |  |   |  |  |  |   |  |  | .58 |
|    | 9.2 QFN24 PCB Land Pattern            |  |   |   |  |   |  |  |  | • |  |  | .60 |
|    | 9.3 QFN24 Package Marking             |  |   |   |  |   |  |  |  |   |  |  | .61 |
| 10 | 0. QSOP24 Package Specifications      |  |   |   |  |   |  |  |  |   |  |  | 62  |
|    | 10.1 QSOP24 Package Dimensions        |  |   |   |  |   |  |  |  |   |  |  | .62 |
|    | 10.2 QSOP24 PCB Land Pattern          |  |   |   |  |   |  |  |  |   |  |  | .64 |
|    | 10.3 QSOP24 Package Marking           |  |   |   |  |   |  |  |  | • |  |  | .65 |
| 11 | 1. Revision History                   |  |   |   |  |   |  |  |  |   |  |  | 66  |
|    | 11.1 Revision 0.1                     |  |   |   |  |   |  |  |  |   |  |  | .66 |
|    | 11.2 Revision 0.2                     |  |   |   |  |   |  |  |  |   |  |  | .66 |
| Та | able of Contents                      |  |   |   |  |   |  |  |  |   |  |  | 67  |