



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                        |
|----------------------------|------------------------------------------------------------------------|
| Product Status             | Discontinued at Digi-Key                                               |
| Core Processor             | CIP-51 8051                                                            |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 72MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, SMBus, SPI, UART/USART                               |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                  |
| Number of I/O              | 20                                                                     |
| Program Memory Size        | 32KB (32K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 2.25K x 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                            |
| Data Converters            | A/D 12x14b; D/A 4x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 24-VFQFN Exposed Pad                                                   |
| Supplier Device Package    | 24-QFN (3x3)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm8lb12f32e-a-qfn24 |
|                            |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1. Feature List

The EFM8LB1 device family are fully integrated, mixed-signal system-on-a-chip MCUs. Highlighted features are listed below.

- Core:
  - Pipelined CIP-51 Core
  - · Fully compatible with standard 8051 instruction set
  - 70% of instructions execute in 1-2 clock cycles
  - 72 MHz maximum operating frequency
- Memory:
  - Up to 64 kB flash memory (63 kB user-accessible), in-system re-programmable from firmware in 512-byte sectors
  - Up to 4352 bytes RAM (including 256 bytes standard 8051 RAM and 4096 bytes on-chip XRAM)
- · Power:
  - Internal LDO regulator for CPU core voltage
  - · Power-on reset circuit and brownout detectors
- I/O: Up to 29 total multifunction I/O pins:
  - Up to 25 pins 5 V tolerant under bias
  - Selectable state retention through reset events
  - · Flexible peripheral crossbar for peripheral routing
  - 5 mA source, 12.5 mA sink allows direct drive of LEDs
- · Clock Sources:
  - Internal 72 MHz oscillator with accuracy of ±2%
  - Internal 24.5 MHz oscillator with ±2% accuracy
  - · Internal 80 kHz low-frequency oscillator
  - External CMOS clock option
  - External crystal/RC/C Oscillator (up to 25 MHz)

- Analog:
  - 14/12/10-Bit Analog-to-Digital Converter (ADC)
  - Internal calibrated temperature sensor (±3 °C)
  - 4 x 12-Bit Digital-to-Analog Converters (DAC)
  - 2 x Low-current analog comparators with adjustable reference
- · Communications and Digital Peripherals:
  - 2 x UART, up to 3 Mbaud
  - SPI<sup>™</sup> Master / Slave, up to 12 Mbps
  - SMBus™/I2C™ Master / Slave, up to 400 kbps
  - I<sup>2</sup>C High-Speed Slave, up to 3.4 Mbps
  - 16-bit CRC unit, supporting automatic CRC of flash at 256byte boundaries
  - 4 Configurable Logic Units
- · Timers/Counters and PWM:
  - 6-channel Programmable Counter Array (PCA) supporting PWM, capture/compare, and frequency output modes
  - 6 x 16-bit general-purpose timers
  - Independent watchdog timer, clocked from the low frequency oscillator
- On-Chip, Non-Intrusive Debugging
  - · Full memory and register inspection
  - · Four hardware breakpoints, single-stepping

With on-chip power-on reset, voltage supply monitor, watchdog timer, and clock oscillator, the EFM8LB1 devices are truly standalone system-on-a-chip solutions. The flash memory is reprogrammable in-circuit, providing nonvolatile data storage and allowing field upgrades of the firmware. The on-chip debugging interface (C2) allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, and run and halt commands. All analog and digital peripherals are fully functional while debugging. Device operation is specified from 2.2 V up to a 3.6 V supply. Devices are AEC-Q100 qualified (pending) and available in 4x4 mm 32-pin QFN, 3x3 mm 24-pin QFN, 32-pin QFP, or 24-pin QSOP packages. All package options are lead-free and RoHS compliant.

EFM8LB1 Data Sheet Ordering Information

| Ordering Part Number  | Flash Memory (kB) | RAM (Bytes) | Digital Port I/Os (Total) | ADC0 Channels | Voltage DACs | Comparator 0 Inputs | Comparator 1 Inputs | Pb-free (RoHS Compliant) | Temperature Range | Package |
|-----------------------|-------------------|-------------|---------------------------|---------------|--------------|---------------------|---------------------|--------------------------|-------------------|---------|
| EFM8LB12F32E-A-QFN32  | 32                | 2304        | 29                        | 20            | 4            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB12F32E-A-QFP32  | 32                | 2304        | 28                        | 20            | 4            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFP32   |
| EFM8LB12F32E-A-QFN24  | 32                | 2304        | 20                        | 12            | 4            | 6                   | 6                   | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB12F32E-A-QSOP24 | 32                | 2304        | 21                        | 13            | 4            | 6                   | 7                   | Yes                      | -40 to +105 °C    | QSOP24  |
| EFM8LB11F32E-A-QFN32  | 32                | 2304        | 29                        | 20            | 2            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB11F32E-A-QFP32  | 32                | 2304        | 28                        | 20            | 2            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFP32   |
| EFM8LB11F32E-A-QFN24  | 32                | 2304        | 20                        | 12            | 2            | 6                   | 6                   | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB11F32E-A-QSOP24 | 32                | 2304        | 21                        | 13            | 2            | 6                   | 7                   | Yes                      | -40 to +105 °C    | QSOP24  |
| EFM8LB11F16E-A-QFN32  | 16                | 1280        | 29                        | 20            | 2            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB11F16E-A-QFP32  | 16                | 1280        | 28                        | 20            | 2            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFP32   |
| EFM8LB11F16E-A-QFN24  | 16                | 1280        | 20                        | 12            | 2            | 6                   | 6                   | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB11F16E-A-QSOP24 | 16                | 1280        | 21                        | 13            | 2            | 6                   | 7                   | Yes                      | -40 to +105 °C    | QSOP24  |
| EFM8LB10F16E-A-QFN32  | 16                | 1280        | 29                        | 20            | 0            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFN32   |
| EFM8LB10F16E-A-QFP32  | 16                | 1280        | 28                        | 20            | 0            | 10                  | 9                   | Yes                      | -40 to +105 °C    | QFP32   |
| EFM8LB10F16E-A-QFN24  | 16                | 1280        | 20                        | 12            | 0            | 6                   | 6                   | Yes                      | -40 to +105 °C    | QFN24   |
| EFM8LB10F16E-A-QSOP24 | 16                | 1280        | 21                        | 13            | 0            | 6                   | 7                   | Yes                      | -40 to +105 °C    | QSOP24  |

#### Universal Asynchronous Receiver/Transmitter (UART1)

UART1 is an asynchronous, full duplex serial port offering a variety of data formatting options. A dedicated baud rate generator with a 16-bit timer and selectable prescaler is included, which can generate a wide range of baud rates. A received data FIFO allows UART1 to receive multiple bytes before data is lost and an overflow occurs.

UART1 provides the following features:

- · Asynchronous transmissions and receptions
- Dedicated baud rate generator supports baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive)
- 5, 6, 7, 8, or 9 bit data
- Automatic start and stop generation
- Automatic parity generation and checking
- · Single-byte buffer on transmit and receive
- Auto-baud detection
- · LIN break and sync field detection
- CTS / RTS hardware flow control

#### Serial Peripheral Interface (SPI0)

The serial peripheral interface (SPI) module provides access to a flexible, full-duplex synchronous serial bus. The SPI can operate as a master or slave device in both 3-wire or 4-wire modes, and supports multiple masters and slaves on a single SPI bus. The slave-select (NSS) signal can be configured as an input to select the SPI in slave mode, or to disable master mode operation in a multi-master environment, avoiding contention on the SPI bus when more than one master attempts simultaneous data transfers. NSS can also be configured as a firmware-controlled chip-select output in master mode, or disable to reduce the number of pins required. Additional general purpose port I/O pins can be used to select multiple slave devices in master mode.

- Supports 3- or 4-wire master or slave modes
- · Supports external clock frequencies up to 12 Mbps in master or slave mode
- · Support for all clock phase and polarity modes
- 8-bit programmable clock rate (master)
- Programmable receive timeout (slave)
- · Two byte FIFO on transmit and receive
- · Can operate in suspend or snooze modes and wake the CPU on reception of a byte
- · Support for multiple masters on the same data lines

#### System Management Bus / I2C (SMB0)

The SMBus I/O interface is a two-wire, bi-directional serial bus. The SMBus is compliant with the System Management Bus Specification, version 1.1, and compatible with the I<sup>2</sup>C serial bus.

The SMBus module includes the following features:

- · Standard (up to 100 kbps) and Fast (400 kbps) transfer speeds
- · Support for master, slave, and multi-master modes
- Hardware synchronization and arbitration for multi-master mode
- · Clock low extending (clock stretching) to interface with faster masters
- · Hardware support for 7-bit slave and general call address recognition
- Firmware support for 10-bit slave address decoding
- · Ability to inhibit all slave states
- Programmable data setup/hold times
- Transmit and receive buffers to help increase throughput in faster applications

# 4.1.2 Power Consumption

| Parameter                                                                                    | Symbol              | Test Condition                                       | Min | Тур | Max | Unit |
|----------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------|-----|-----|-----|------|
| Digital Core Supply Current                                                                  |                     |                                                      |     |     |     |      |
| Normal Mode-Full speed with code                                                             | I <sub>DD</sub>     | F <sub>SYSCLK</sub> = 72 MHz <sup>2</sup>            | _   | TBD | TBD | mA   |
| executing from flash                                                                         |                     | F <sub>SYSCLK</sub> = 24.5 MHz <sup>2</sup>          |     | 4.5 | TBD | mA   |
|                                                                                              |                     | F <sub>SYSCLK</sub> = 1.53 MHz <sup>2</sup>          |     | 615 | TBD | μA   |
|                                                                                              |                     | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup>            |     | 155 | TBD | μA   |
| dle Mode-Core halted with periph-                                                            | I <sub>DD</sub>     | F <sub>SYSCLK</sub> = 72 MHz <sup>2</sup>            |     | TBD | TBD | mA   |
| erals running                                                                                |                     | F <sub>SYSCLK</sub> = 24.5 MHz <sup>2</sup>          |     | 2.8 | TBD | mA   |
|                                                                                              |                     | F <sub>SYSCLK</sub> = 1.53 MHz <sup>2</sup>          |     | 455 | TBD | μA   |
|                                                                                              |                     | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup>            |     | 145 | TBD | μA   |
| Suspend Mode-Core halted and                                                                 | I <sub>DD</sub>     | LFO Running                                          |     | 125 | TBD | μA   |
| high frequency clocks stopped,<br>Supply monitor off.                                        |                     | LFO Stopped                                          |     | 120 | TBD | μA   |
| Snooze Mode-Core halted and                                                                  | I <sub>DD</sub>     | LFO Running                                          |     | 26  | TBD | μA   |
| high frequency clocks stopped.<br>Regulator in low-power state, Sup-<br>ply monitor off.     |                     | LFO Stopped                                          | _   | 21  | TBD | μΑ   |
| Stop Mode—Core halted and all<br>clocks stopped,Internal LDO On,<br>Supply monitor off.      | I <sub>DD</sub>     |                                                      | _   | 120 | TBD | μA   |
| Shutdown Mode—Core halted and<br>all clocks stopped,Internal LDO<br>Off, Supply monitor off. | IDD                 |                                                      | _   | 0.2 | _   | μA   |
| Analog Peripheral Supply Currents                                                            |                     |                                                      |     |     |     |      |
| High-Frequency Oscillator 0                                                                  | I <sub>HFOSC0</sub> | Operating at 24.5 MHz,<br>$T_A = 25 \ ^{\circ}C$     | _   | 55  | _   | μA   |
| High-Frequency Oscillator 1                                                                  | I <sub>HFOSC1</sub> | Operating at 72 MHz,<br>$T_A = 25 \ ^{\circ}C$       | _   | TBD |     | μA   |
| ow-Frequency Oscillator                                                                      | ILFOSC              | Operating at 80 kHz,                                 |     | 5   |     | μA   |
| ADC0 High Speed Mode <sup>4</sup>                                                            | I <sub>ADC</sub>    | T <sub>A</sub> = 25 °C<br>1 Msps, 12-bit conversions |     | TBD | TBD | μA   |
|                                                                                              |                     | Normal bias settings                                 |     |     |     |      |
|                                                                                              |                     | V <sub>DD</sub> = 3.0 V                              |     |     |     |      |
| ADC0 Low Power Mode <sup>4</sup>                                                             | I <sub>ADC</sub>    | TBD                                                  | —   | TBD | TBD | μA   |
| nternal ADC0 Reference <sup>5</sup>                                                          | I <sub>VREFFS</sub> | Normal Power Mode                                    | -   | 680 | 790 | μA   |
|                                                                                              |                     | Low Power Mode                                       |     | 160 | 210 | μA   |
| On-chip Precision Reference                                                                  | I <sub>VREFP</sub>  |                                                      | _   | 75  | _   | μA   |

## Table 4.2. Power Consumption

| Parameter                                                          | Symbol              | Test Condition | Min | Тур | Max | Unit |
|--------------------------------------------------------------------|---------------------|----------------|-----|-----|-----|------|
| Temperature Sensor                                                 | I <sub>TSENSE</sub> |                | _   | 75  | 120 | μA   |
| Digital-to-Analog Converters (DAC0, DAC1, DAC2, DAC3) <sup>6</sup> | I <sub>DAC</sub>    |                | _   | 125 | —   | μA   |
| Comparators (CMP0, CMP1)                                           | I <sub>CMP</sub>    | CPMD = 11      | _   | 0.5 | _   | μA   |
|                                                                    |                     | CPMD = 10      | _   | 3   | —   | μA   |
|                                                                    |                     | CPMD = 01      | _   | 10  | _   | μA   |
|                                                                    |                     | CPMD = 00      | _   | 25  | _   | μA   |
| Comparator Reference                                               | I <sub>CPREF</sub>  |                | —   | TBD | —   | μA   |
| Voltage Supply Monitor (VMON0)                                     | I <sub>VMON</sub>   |                | -   | 15  | 20  | μA   |

Note:

1. Currents are additive. For example, where I<sub>DD</sub> is specified and the mode is not mutually exclusive, enabling the functions increases supply current by the specified amount.

2. Includes supply current from internal LDO regulator, supply monitor, and High Frequency Oscillator.

3. Includes supply current from internal LDO regulator, supply monitor, and Low Frequency Oscillator.

- 4. ADC0 power excludes internal reference supply current.
- 5. The internal reference is enabled as-needed when operating the ADC in low power mode. Total ADC + Reference current will depend on sampling rate.

6. DAC supply current for each enabled DA and not including external load on pin.

### 4.1.3 Reset and Supply Monitor

| Parameter                                                            | Symbol            | Test Condition                                          | Min  | Тур   | Max  | Unit |
|----------------------------------------------------------------------|-------------------|---------------------------------------------------------|------|-------|------|------|
| VDD Supply Monitor Threshold                                         | V <sub>VDDM</sub> |                                                         | 1.85 | 1.95  | 2.1  | V    |
| Power-On Reset (POR) Threshold                                       | V <sub>POR</sub>  | Rising Voltage on VDD                                   | _    | 1.4   | _    | V    |
|                                                                      |                   | Falling Voltage on VDD                                  | 0.75 | _     | 1.36 | V    |
| VDD Ramp Time                                                        | t <sub>RMP</sub>  | Time to V <sub>DD</sub> > 2.2 V                         | 10   | —     | —    | μs   |
| Reset Delay from POR                                                 | t <sub>POR</sub>  | Relative to V <sub>DD</sub> > V <sub>POR</sub>          | 3    | 10    | 31   | ms   |
| Reset Delay from non-POR source                                      | t <sub>RST</sub>  | Time between release of reset source and code execution | -    | 50    | _    | μs   |
| RST Low Time to Generate Reset                                       | t <sub>RSTL</sub> |                                                         | 15   | _     | _    | μs   |
| Missing Clock Detector Response<br>Time (final rising edge to reset) | t <sub>MCD</sub>  | F <sub>SYSCLK</sub> >1 MHz                              | -    | 0.625 | 1.2  | ms   |
| Missing Clock Detector Trigger<br>Frequency                          | F <sub>MCD</sub>  |                                                         | -    | 7.5   | 13.5 | kHz  |
| VDD Supply Monitor Turn-On Time                                      | t <sub>MON</sub>  |                                                         | _    | 2     | —    | μs   |

#### Table 4.3. Reset and Supply Monitor

# 4.1.8 Crystal Oscillator

| Parameter             | Symbol            | Test Condition | Min  | Тур | Max | Unit |
|-----------------------|-------------------|----------------|------|-----|-----|------|
| Crystal Frequency     | f <sub>XTAL</sub> |                | 0.02 | _   | 25  | MHz  |
| Crystal Drive Current | I <sub>XTAL</sub> | XFCN = 0       | _    | 0.5 | —   | μA   |
|                       |                   | XFCN = 1       | _    | 1.5 | _   | μA   |
|                       |                   | XFCN = 2       | _    | 4.8 | _   | μA   |
|                       |                   | XFCN = 3       | _    | 14  | _   | μA   |
|                       |                   | XFCN = 4       | _    | 40  | _   | μA   |
|                       |                   | XFCN = 5       | _    | 120 | _   | μA   |
|                       |                   | XFCN = 6       | _    | 550 | _   | μA   |
|                       |                   | XFCN = 7       | _    | 2.6 | -   | mA   |

## Table 4.8. Crystal Oscillator

| Parameter                          | Symbol              | Test Condition                       | Min          | Тур   | Мах  | Unit   |
|------------------------------------|---------------------|--------------------------------------|--------------|-------|------|--------|
| Power Supply Rejection Ratio       | PSRR <sub>ADC</sub> |                                      | _            | TBD   | _    | dB     |
| DC Performance                     |                     |                                      |              |       |      |        |
| Integral Nonlinearity              | INL                 | 14 Bit Mode                          | _            | TBD   | _    | LSB    |
|                                    |                     | 12 Bit Mode                          | -1.4         | TBD   | +1.4 | LSB    |
|                                    |                     | 10 Bit Mode                          |              | TBD   | _    | LSB    |
| Differential Nonlinearity (Guaran- | DNL                 | 14 Bit Mode                          | _            | TBD   |      | LSB    |
| teed Monotonic)                    |                     | 12 Bit Mode                          |              | TBD   | 0.9  | LSB    |
|                                    |                     | 10 Bit Mode                          |              | TBD   |      | LSB    |
| Offset Error                       | E <sub>OFF</sub>    | 14 Bit Mode                          | _            | TBD   | _    | LSB    |
|                                    |                     | 12 Bit Mode                          | -2           | TBD   | 2    | LSB    |
|                                    |                     | 10 Bit Mode                          | _            | TBD   |      | LSB    |
| Offset Temperature Coefficient     | TC <sub>OFF</sub>   |                                      | _            | TBD   | _    | LSB/°C |
| Slope Error                        | E <sub>M</sub>      | 14 Bit Mode                          | _            | TBD   |      | %      |
|                                    |                     | 12 Bit Mode                          | _            | TBD   | TBD  | %      |
|                                    |                     | 10 Bit Mode                          | _            | TBD   | _    | %      |
| Dynamic Performance 10 kHz Sine    | Wave Input          | 1 dB below full scale, Max throughpu | t, using AGN | D pin |      |        |
| Signal-to-Noise                    | SNR                 | 14 Bit Mode                          | _            | TBD   | _    | dB     |
|                                    |                     | 12 Bit Mode                          | TBD          | TBD   | _    | dB     |
|                                    |                     | 10 Bit Mode                          | _            | TBD   | _    | dB     |
| Signal-to-Noise Plus Distortion    | SNDR                | 14 Bit Mode                          | _            | TBD   | _    | dB     |
|                                    |                     | 12 Bit Mode                          | TBD          | TBD   | _    | dB     |
|                                    |                     | 10 Bit Mode                          | _            | TBD   | _    | dB     |
| Total Harmonic Distortion (Up to   | THD                 | 14 Bit Mode                          | _            | TBD   | _    | dB     |
| 5th Harmonic)                      |                     | 12 Bit Mode                          | _            | TBD   | _    | dB     |
|                                    |                     | 10 Bit Mode                          | _            | TBD   | _    | dB     |
| Spurious-Free Dynamic Range        | SFDR                | 14 Bit Mode                          | _            | TBD   |      | dB     |
|                                    |                     | 12 Bit Mode                          | _            | TBD   | _    | dB     |
|                                    |                     | 10 Bit Mode                          | _            | TBD   | _    | dB     |

## Note:

1. This time is equivalent to four periods of a clock running at 18 MHz + 2%.

2. Conversion Time does not include Tracking Time. Total Conversion Time is:

Total Conversion Time = [RPT × (ADTK + NUMBITS + 1) × T(SARCLK)] + (T(ADCCLK) × 4)

where RPT is the number of conversions represented by the ADRPT field and ADCCLK is the clock selected for the ADC. 3. Absolute input pin voltage is limited by the  $V_{IO}$  supply.

## 4.1.12 DACs

| Table 4.12. | DACs |
|-------------|------|
|-------------|------|

| Parameter                      | Symbol                                                   | Test Condition                                         | Min  | Тур  | Мах             | Unit              |
|--------------------------------|----------------------------------------------------------|--------------------------------------------------------|------|------|-----------------|-------------------|
| Resolution                     | N <sub>bits</sub>                                        |                                                        |      | 12   |                 | Bits              |
| Throughput Rate                | f <sub>S</sub>                                           |                                                        | —    |      | 200             | ksps              |
| Integral Nonlinearity          | INL                                                      |                                                        | TBD  | ±0.5 | TBD             | LSB               |
| Differential Nonlinearity      | DNL                                                      |                                                        | TBD  | ±5   | TBD             | LSB               |
| Output Noise                   | VREF = 2.4 V<br>f <sub>S</sub> = 0.1<br>Hz to 300<br>kHz |                                                        |      | 110  |                 | μV <sub>RMS</sub> |
| Slew Rate                      | SLEW                                                     |                                                        | _    | ±1   | _               | V/µs              |
| Output Settling Time to 1 LSB  | <b>t</b> SETTLE                                          | V <sub>OUT</sub> change between 25% and 75% Full Scale | —    | 2.6  | 5               | μs                |
| Power-on Time                  | t <sub>PWR</sub>                                         |                                                        | _    |      | 10              | μs                |
| Voltage Reference Range        | V <sub>REF</sub>                                         |                                                        | 1.15 | _    | V <sub>DD</sub> | V                 |
| Power Supply Rejection Ratio   | PSRR                                                     | DC, V <sub>OUT</sub> = 50% Full Scale                  | —    | 110  | _               | dB                |
|                                |                                                          | 1 kHz, V <sub>OUT</sub> = 50% Full Scale               | _    | 60   | _               | dB                |
| Total Harmonic Distortion      | THD                                                      | V <sub>OUT</sub> = 10 kHz sine wave, 10% to 90%        | 60   |      |                 | dB                |
| Offset Error                   | E <sub>OFF</sub>                                         | VREF = 2.4 V                                           | TBD  | ±0.5 | TBD             | LSB               |
| Offset Temperature Coefficient | TC <sub>OFF</sub>                                        |                                                        | _    | TBD  | _               | ppm/°C            |
| Full-Scale Error               | E <sub>FS</sub>                                          | VREF = 2.4 V                                           | TBD  | ±5   | TBD             | LSB               |
| Full-Scale Error Tempco        | TC <sub>FS</sub>                                         |                                                        | _    | TBD  | _               | ppm/°C            |
| External Load Impedance        | R <sub>LOAD</sub>                                        |                                                        | 2    |      | _               | kΩ                |
| External Load Capacitance      | C <sub>LOAD</sub>                                        |                                                        | TBD  | _    | 100             | pF                |
| Load Regulation                |                                                          | V <sub>OUT</sub> = 50% Full Scale                      | -    | 100  | TBD             | μV/mA             |
|                                |                                                          | I <sub>OUT</sub> = -2 to 2 mA                          |      |      |                 |                   |

## 4.1.13 Comparators

| Parameter                      | Symbol             | Test Condition       | Min | Тур  | Max | Unit |
|--------------------------------|--------------------|----------------------|-----|------|-----|------|
| Response Time, CPMD = 00       | t <sub>RESP0</sub> | +100 mV Differential | _   | 100  | _   | ns   |
| (Highest Speed)                |                    | -100 mV Differential | _   | 150  | _   | ns   |
| Response Time, CPMD = 11 (Low- | t <sub>RESP3</sub> | +100 mV Differential | _   | 1.5  | _   | μs   |
| est Power)                     |                    | -100 mV Differential | _   | 3.5  | _   | μs   |
| Positive Hysteresis            | HYS <sub>CP+</sub> | CPHYP = 00           | _   | 0.4  | _   | mV   |
| Mode 0 (CPMD = 00)             |                    | CPHYP = 01           | _   | 8    | _   | mV   |
|                                |                    | CPHYP = 10           | _   | 16   | _   | mV   |
|                                |                    | CPHYP = 11           | _   | 32   | _   | mV   |
| Negative Hysteresis            | HYS <sub>CP-</sub> | CPHYN = 00           | _   | -0.4 | _   | mV   |
| Mode 0 (CPMD = 00)             |                    | CPHYN = 01           | _   | -8   | _   | mV   |
|                                |                    | CPHYN = 10           | _   | -16  | _   | mV   |
|                                |                    | CPHYN = 11           | _   | -32  | _   | mV   |
| Positive Hysteresis            | HYS <sub>CP+</sub> | CPHYP = 00           | _   | 0.5  | _   | mV   |
| Mode 1 (CPMD = 01)             |                    | CPHYP = 01           | _   | 6    | _   | mV   |
|                                |                    | CPHYP = 10           | _   | 12   | _   | mV   |
|                                |                    | CPHYP = 11           | _   | 24   | _   | mV   |
| Negative Hysteresis            | HYS <sub>CP-</sub> | CPHYN = 00           | _   | -0.5 | _   | mV   |
| Mode 1 (CPMD = 01)             |                    | CPHYN = 01           | _   | -6   | _   | mV   |
|                                |                    | CPHYN = 10           | _   | -12  | _   | mV   |
|                                |                    | CPHYN = 11           | _   | -24  | _   | mV   |
| Positive Hysteresis            | HYS <sub>CP+</sub> | CPHYP = 00           | _   | 0.7  | _   | mV   |
| Mode 2 (CPMD = 10)             |                    | CPHYP = 01           | _   | 4.5  | _   | mV   |
|                                |                    | CPHYP = 10           | _   | 9    | _   | mV   |
|                                |                    | CPHYP = 11           | _   | 18   | _   | mV   |
| Negative Hysteresis            | HYS <sub>CP-</sub> | CPHYN = 00           | _   | -0.6 | _   | mV   |
| Mode 2 (CPMD = 10)             |                    | CPHYN = 01           | _   | -4.5 | _   | mV   |
|                                |                    | CPHYN = 10           | _   | -9   | _   | mV   |
|                                |                    | CPHYN = 11           |     | -18  | _   | mV   |
| Positive Hysteresis            | HYS <sub>CP+</sub> | CPHYP = 00           | _   | 1.5  | _   | mV   |
| Mode 3 (CPMD = 11)             |                    | CPHYP = 01           | _   | 4    | _   | mV   |
|                                |                    | CPHYP = 10           | _   | 8    | _   | mV   |
|                                |                    | CPHYP = 11           | _   | 16   |     | mV   |

### Table 4.13. Comparators

# 5. Typical Connection Diagrams

### 5.1 Power

Figure 5.1 Power Connection Diagram on page 28 shows a typical connection diagram for the power pins of the device.



Figure 5.1. Power Connection Diagram

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 25            | P1.0     | Multifunction I/O | Yes                 | P1MAT.0                         | ADC0.6           |
|               |          |                   |                     | CLU1OUT                         | CMP0P.6          |
|               |          |                   |                     | CLU0A.12                        | CMP0N.6          |
|               |          |                   |                     | CLU1A.10                        | CMP1P.1          |
|               |          |                   |                     | CLU2A.10                        | CMP1N.1          |
| 26            | P0.7     | Multifunction I/O | Yes                 | P0MAT.7                         | ADC0.5           |
|               |          |                   |                     | INT0.7                          | CMP0P.5          |
|               |          |                   |                     | INT1.7                          | CMP0N.5          |
|               |          |                   |                     | CLU0B.11                        | CMP1P.0          |
|               |          |                   |                     | CLU1B.9                         | CMP1N.0          |
|               |          |                   |                     | CLU3A.11                        |                  |
| 27            | P0.6     | Multifunction I/O | Yes                 | P0MAT.6                         | ADC0.4           |
|               |          |                   |                     | CNVSTR                          | CMP0P.4          |
|               |          |                   |                     | INT0.6                          | CMP0N.4          |
|               |          |                   |                     | INT1.6                          |                  |
|               |          |                   |                     | CLU0A.11                        |                  |
|               |          |                   |                     | CLU1B.8                         |                  |
|               |          |                   |                     | CLU3A.10                        |                  |
| 28            | P0.5     | Multifunction I/O | Yes                 | P0MAT.5                         | ADC0.3           |
|               |          |                   |                     | INT0.5                          | CMP0P.3          |
|               |          |                   |                     | INT1.5                          | CMP0N.3          |
|               |          |                   |                     | UART0_RX                        |                  |
|               |          |                   |                     | CLU0B.10                        |                  |
|               |          |                   |                     | CLU1A.9                         |                  |
| 29            | P0.4     | Multifunction I/O | Yes                 | P0MAT.4                         | ADC0.2           |
|               |          |                   |                     | INT0.4                          | CMP0P.2          |
|               |          |                   |                     | INT1.4                          | CMP0N.2          |
|               |          |                   |                     | UART0_TX                        |                  |
|               |          |                   |                     | CLU0A.10                        |                  |
|               |          |                   |                     | CLU1A.8                         |                  |

| Pin<br>Number | Pin Name  | Description         | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|-----------|---------------------|---------------------|---------------------------------|------------------|
| 2             | P0.0      | Multifunction I/O   | Yes                 | P0MAT.0                         | VREF             |
|               |           |                     |                     | INT0.0                          |                  |
|               |           |                     |                     | INT1.0                          |                  |
|               |           |                     |                     | CLU0A.8                         |                  |
|               |           |                     |                     | CLU2A.8                         |                  |
|               |           |                     |                     | CLU3B.8                         |                  |
| 3             | GND       | Ground              |                     |                                 |                  |
| 4             | VDD / VIO | Supply Power Input  |                     |                                 |                  |
| 5             | RSTb /    | Active-low Reset /  |                     |                                 |                  |
|               | C2CK      | C2 Debug Clock      |                     |                                 |                  |
| 6             | P3.0 /    | Multifunction I/O / |                     |                                 |                  |
|               | C2D       | C2 Debug Data       |                     |                                 |                  |
| 7             | P2.3      | Multifunction I/O   | Yes                 | P2MAT.3                         | DAC3             |
|               |           |                     |                     | CLU1B.15                        |                  |
|               |           |                     |                     | CLU2B.15                        |                  |
|               |           |                     |                     | CLU3A.15                        |                  |
| 8             | P2.2      | Multifunction I/O   | Yes                 | P2MAT.2                         | DAC2             |
|               |           |                     |                     | CLU1A.15                        |                  |
|               |           |                     |                     | CLU2B.14                        |                  |
|               |           |                     |                     | CLU3A.14                        |                  |
| 9             | P2.1      | Multifunction I/O   | Yes                 | P2MAT.1                         | DAC1             |
|               |           |                     |                     | CLU1B.14                        |                  |
|               |           |                     |                     | CLU2A.15                        |                  |
|               |           |                     |                     | CLU3B.15                        |                  |
| 10            | P2.0      | Multifunction I/O   | Yes                 | P2MAT.0                         | DAC0             |
|               |           |                     |                     | CLU1A.14                        |                  |
|               |           |                     |                     | CLU2A.14                        |                  |
|               |           |                     |                     | CLU3B.14                        |                  |
| 11            | P1.6      | Multifunction I/O   | Yes                 | P1MAT.6                         | ADC0.11          |
|               |           |                     |                     | CLU3OUT                         | CMP1P.5          |
|               |           |                     |                     | CLU0A.15                        | CMP1N.5          |
|               |           |                     |                     | CLU1B.12                        |                  |
|               |           |                     |                     | CLU2A.12                        |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 12            | P1.5     | Multifunction I/O | Yes                 | P1MAT.5                         | ADC0.10          |
|               |          |                   |                     | CLU2OUT                         | CMP1P.4          |
|               |          |                   |                     | CLU0B.14                        | CMP1N.4          |
|               |          |                   |                     | CLU1A.13                        |                  |
|               |          |                   |                     | CLU2B.13                        |                  |
|               |          |                   |                     | CLU3B.11                        |                  |
| 13            | P1.4     | Multifunction I/O | Yes                 | P1MAT.4                         | ADC0.9           |
|               |          |                   |                     | I2C0_SCL                        | CMP1P.3          |
|               |          |                   |                     | CLU0A.14                        | CMP1N.3          |
|               |          |                   |                     | CLU1A.12                        |                  |
|               |          |                   |                     | CLU2B.12                        |                  |
|               |          |                   |                     | CLU3B.10                        |                  |
| 14            | P1.3     | Multifunction I/O | Yes                 | P1MAT.3                         | CMP1P.2          |
|               |          |                   |                     | I2C0_SDA                        | CMP1N.2          |
|               |          |                   |                     | CLU0B.13                        |                  |
|               |          |                   |                     | CLU1B.11                        |                  |
|               |          |                   |                     | CLU2B.11                        |                  |
|               |          |                   |                     | CLU3A.13                        |                  |
| 15            | GND      | Ground            |                     |                                 |                  |
| 16            | P1.2     | Multifunction I/O | Yes                 | P1MAT.2                         | ADC0.8           |
|               |          |                   |                     | CLU0A.13                        |                  |
|               |          |                   |                     | CLU1A.11                        |                  |
|               |          |                   |                     | CLU2B.10                        |                  |
|               |          |                   |                     | CLU3A.12                        |                  |
|               |          |                   |                     | CLU3B.13                        |                  |
| 17            | P1.1     | Multifunction I/O | Yes                 | P1MAT.1                         | ADC0.7           |
|               |          |                   |                     | CLU0B.12                        |                  |
|               |          |                   |                     | CLU1B.10                        |                  |
|               |          |                   |                     | CLU2A.11                        |                  |
|               |          |                   |                     | CLU3B.12                        |                  |
| 18            | P1.0     | Multifunction I/O | Yes                 | P1MAT.0                         | ADC0.6           |
|               |          |                   |                     | CLU0A.12                        |                  |
|               |          |                   |                     | CLU1A.10                        |                  |
|               |          |                   |                     | CLU2A.10                        |                  |





| Table 6.4. | Pin Definitions | for EFM8LB1x-QSOP24 |
|------------|-----------------|---------------------|
|------------|-----------------|---------------------|

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 1             | P0.3     | Multifunction I/O | Yes                 | P0MAT.3                         | XTAL2            |
|               |          |                   |                     | EXTCLK                          |                  |
|               |          |                   |                     | INT0.3                          |                  |
|               |          |                   |                     | INT1.3                          |                  |
|               |          |                   |                     | CLU0B.9                         |                  |
|               |          |                   |                     | CLU2B.10                        |                  |
|               |          |                   |                     | CLU3A.9                         |                  |

# 7. QFN32 Package Specifications

### 7.1 QFN32 Package Dimensions



Figure 7.1. QFN32 Package Drawing

| Dimension | Min       | Тур       | Мах  |
|-----------|-----------|-----------|------|
| A         | 0.45      | 0.50      | 0.55 |
| A1        | 0.00      | 0.035     | 0.05 |
| b         | 0.15      | 0.20      | 0.25 |
| D         |           | 4.00 BSC. |      |
| D2        | 2.80      | 2.90      | 3.00 |
| е         | 0.40 BSC. |           |      |
| E         | 4.00 BSC. |           |      |
| E2        | 2.80      | 2.90      | 3.00 |
| L         | 0.20      | 0.30      | 0.40 |
| ааа       | —         | _         | 0.10 |
| bbb       | —         | _         | 0.10 |
| ссс       | —         | —         | 0.08 |
| ddd       | —         | —         | 0.10 |
| eee       | —         | —         | 0.10 |
| 999       | _         | _         | 0.05 |

### Table 7.1. QFN32 Package Dimensions

| Dimension                                                                                                   | Min | Тур | Мах |  |  |
|-------------------------------------------------------------------------------------------------------------|-----|-----|-----|--|--|
| Note:                                                                                                       |     |     |     |  |  |
| 1. All dimensions shown are in millimeters (mm) unless otherwise noted.                                     |     |     |     |  |  |
| 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.                                                       |     |     |     |  |  |
| 3. This drawing conforms to JEDEC Solid State Outline MO-220.                                               |     |     |     |  |  |
| 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. |     |     |     |  |  |

#### 8.2 QFP32 PCB Land Pattern



Figure 8.2. QFP32 PCB Land Pattern Drawing

| Table 8.2. | QFP32 PCB La | and Pattern | Dimensions |
|------------|--------------|-------------|------------|
|------------|--------------|-------------|------------|

| Dimension | Min      | Мах  |
|-----------|----------|------|
| C1        | 8.40     | 8.50 |
| C2        | 8.40     | 8.50 |
| E         | 0.80 BSC |      |
| X1        | 0.55     |      |
| Y1        | 1.5      |      |

#### Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. This Land Pattern Design is based on the IPC-7351 guidelines.

3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

5. The stencil thickness should be 0.125 mm (5 mils).

6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

7. A No-Clean, Type-3 solder paste is recommended.

8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

| Dimension | Min  | Тур      | Мах  |
|-----------|------|----------|------|
| е         |      | 0.40 BSC |      |
| e1        |      | 0.45 BSC |      |
| J         | 1.60 | 1.70     | 1.80 |
| К         | 1.60 | 1.70     | 1.80 |
| L         | 0.35 | 0.40     | 0.45 |
| L1        | 0.25 | 0.30     | 0.35 |
| ааа       | _    | 0.10     | —    |
| bbb       | _    | 0.10     | _    |
| ссс       | _    | 0.08     | _    |
| ddd       | _    | 0.1      | _    |
| eee       | _    | 0.1      | _    |

## Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.

3. This drawing conforms to JEDEC Solid State Outline MO-248 but includes custom features which are toleranced per supplier designation.

4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 10. QSOP24 Package Specifications

## 10.1 QSOP24 Package Dimensions



Figure 10.1. QSOP24 Package Drawing

### Table 10.1. QSOP24 Package Dimensions

| Dimension | Min       | Тур | Мах  |
|-----------|-----------|-----|------|
| A         | —         | —   | 1.75 |
| A1        | 0.10      | —   | 0.25 |
| b         | 0.20      | _   | 0.30 |
| С         | 0.10      | _   | 0.25 |
| D         | 8.65 BSC  |     |      |
| E         | 6.00 BSC  |     |      |
| E1        | 3.90 BSC  |     |      |
| е         | 0.635 BSC |     |      |
| L         | 0.40      | _   | 1.27 |
| theta     | 0°        | —   | 8°   |

#### 10.2 QSOP24 PCB Land Pattern



Figure 10.2. QSOP24 PCB Land Pattern Drawing

| Table 10.2. | <b>QSOP24 PCB Land Pattern Dimensions</b> |
|-------------|-------------------------------------------|
|-------------|-------------------------------------------|

| Dimension | Min       | Мах  |
|-----------|-----------|------|
| С         | 5.20      | 5.30 |
| E         | 0.635 BSC |      |
| X         | 0.30      | 0.40 |
| Y         | 1.50      | 1.60 |

#### Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. This land pattern design is based on the IPC-7351 guidelines.

3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

5. The stencil thickness should be 0.125 mm (5 mils).

6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

7. A No-Clean, Type-3 solder paste is recommended.

8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.