



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Discontinued at Digi-Key                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | CIP-51 8051                                                            |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 72MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, SMBus, SPI, UART/USART                               |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                  |
| Number of I/O              | 28                                                                     |
| Program Memory Size        | 32KB (32K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | - ·                                                                    |
| RAM Size                   | 2.25K x 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                            |
| Data Converters            | A/D 20x14b; D/A 4x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 32-TQFP                                                                |
| Supplier Device Package    | 32-QFP (7x7)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm8lb12f32e-a-qfp32 |
|                            |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1. Feature List

The EFM8LB1 device family are fully integrated, mixed-signal system-on-a-chip MCUs. Highlighted features are listed below.

- Core:
  - Pipelined CIP-51 Core
  - · Fully compatible with standard 8051 instruction set
  - 70% of instructions execute in 1-2 clock cycles
  - 72 MHz maximum operating frequency
- Memory:
  - Up to 64 kB flash memory (63 kB user-accessible), in-system re-programmable from firmware in 512-byte sectors
  - Up to 4352 bytes RAM (including 256 bytes standard 8051 RAM and 4096 bytes on-chip XRAM)
- · Power:
  - Internal LDO regulator for CPU core voltage
  - · Power-on reset circuit and brownout detectors
- I/O: Up to 29 total multifunction I/O pins:
  - Up to 25 pins 5 V tolerant under bias
  - Selectable state retention through reset events
  - · Flexible peripheral crossbar for peripheral routing
  - 5 mA source, 12.5 mA sink allows direct drive of LEDs
- · Clock Sources:
  - Internal 72 MHz oscillator with accuracy of ±2%
  - Internal 24.5 MHz oscillator with ±2% accuracy
  - · Internal 80 kHz low-frequency oscillator
  - External CMOS clock option
  - External crystal/RC/C Oscillator (up to 25 MHz)

- Analog:
  - 14/12/10-Bit Analog-to-Digital Converter (ADC)
  - Internal calibrated temperature sensor (±3 °C)
  - 4 x 12-Bit Digital-to-Analog Converters (DAC)
  - 2 x Low-current analog comparators with adjustable reference
- · Communications and Digital Peripherals:
  - 2 x UART, up to 3 Mbaud
  - SPI<sup>™</sup> Master / Slave, up to 12 Mbps
  - SMBus™/I2C™ Master / Slave, up to 400 kbps
  - I<sup>2</sup>C High-Speed Slave, up to 3.4 Mbps
  - 16-bit CRC unit, supporting automatic CRC of flash at 256byte boundaries
  - 4 Configurable Logic Units
- · Timers/Counters and PWM:
  - 6-channel Programmable Counter Array (PCA) supporting PWM, capture/compare, and frequency output modes
  - 6 x 16-bit general-purpose timers
  - Independent watchdog timer, clocked from the low frequency oscillator
- On-Chip, Non-Intrusive Debugging
  - · Full memory and register inspection
  - · Four hardware breakpoints, single-stepping

With on-chip power-on reset, voltage supply monitor, watchdog timer, and clock oscillator, the EFM8LB1 devices are truly standalone system-on-a-chip solutions. The flash memory is reprogrammable in-circuit, providing nonvolatile data storage and allowing field upgrades of the firmware. The on-chip debugging interface (C2) allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, and run and halt commands. All analog and digital peripherals are fully functional while debugging. Device operation is specified from 2.2 V up to a 3.6 V supply. Devices are AEC-Q100 qualified (pending) and available in 4x4 mm 32-pin QFN, 3x3 mm 24-pin QFN, 32-pin QFP, or 24-pin QSOP packages. All package options are lead-free and RoHS compliant.

### 3.8 Reset Sources

Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur:

- The core halts program execution.
- · Module registers are initialized to their defined reset values unless the bits reset only with a power-on reset.
- · External port pins are forced to a known state.
- · Interrupts and timers are disabled.

All registers are reset to the predefined values noted in the register descriptions unless the bits only reset with a power-on reset. The contents of RAM are unaffected during a reset; any previously stored data is preserved as long as power is not lost. By default, the Port I/O latches are reset to 1 in open-drain mode, with weak pullups enabled during and after the reset. Optionally, firmware may configure the port I/O, DAC outputs, and precision reference to maintain state through system resets other than power-on resets. For Supply Monitor and power-on resets, the RSTb pin is driven low until the device exits the reset state. On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to an internal oscillator. The Watchdog Timer is enabled, and program execution begins at location 0x0000.

Reset sources on the device include the following:

- Power-on reset
- External reset pin
- Comparator reset
- · Software-triggered reset
- Supply monitor reset (monitors VDD supply)
- · Watchdog timer reset
- · Missing clock detector reset
- · Flash error reset

### 3.9 Debugging

The EFM8LB1 devices include an on-chip Silicon Labs 2-Wire (C2) debug interface to allow flash programming and in-system debugging with the production part installed in the end application. The C2 interface uses a clock signal (C2CK) and a bi-directional C2 data signal (C2D) to transfer information between the device and a host system. See the C2 Interface Specification for details on the C2 protocol.

## 4.1.8 Crystal Oscillator

| Parameter             | Symbol            | Test Condition | Min  | Тур | Max | Unit |
|-----------------------|-------------------|----------------|------|-----|-----|------|
| Crystal Frequency     | f <sub>XTAL</sub> |                | 0.02 | _   | 25  | MHz  |
| Crystal Drive Current | I <sub>XTAL</sub> | XFCN = 0       | _    | 0.5 | —   | μA   |
|                       |                   | XFCN = 1       | _    | 1.5 | _   | μA   |
|                       |                   | XFCN = 2       | _    | 4.8 | _   | μA   |
|                       |                   | XFCN = 3       | _    | 14  | _   | μA   |
|                       |                   | XFCN = 4       | _    | 40  | _   | μA   |
|                       |                   | XFCN = 5       | _    | 120 | _   | μA   |
|                       |                   | XFCN = 6       | _    | 550 | _   | μA   |
|                       |                   | XFCN = 7       | _    | 2.6 | -   | mA   |

### Table 4.8. Crystal Oscillator

### 4.1.15 Port I/O

### Table 4.15. Port I/O

| Parameter                                  | Symbol          | Test Condition                                            | Min                   | Тур | Мах                   | Unit |
|--------------------------------------------|-----------------|-----------------------------------------------------------|-----------------------|-----|-----------------------|------|
| Output High Voltage (High Drive)           | V <sub>OH</sub> | I <sub>OH</sub> = -7 mA, V <sub>IO</sub> ≥ 3.0 V          | V <sub>IO</sub> - 0.7 | _   | —                     | V    |
|                                            |                 | $I_{OH}$ = -3.3 mA, 2.2 V ≤ V <sub>IO</sub> < 3.0 V       | V <sub>IO</sub> x 0.8 | _   | _                     | V    |
|                                            |                 | $I_{OH}$ = -1.8 mA, 1.71 V $\leq$ V <sub>IO</sub> < 2.2 V |                       |     |                       |      |
| Output Low Voltage (High Drive)            | V <sub>OL</sub> | I <sub>OL</sub> = 13.5 mA, V <sub>IO</sub> ≥ 3.0 V        | _                     | _   | 0.6                   | V    |
|                                            |                 | $I_{OL}$ = 7 mA, 2.2 V $\leq$ V <sub>IO</sub> < 3.0 V     | _                     | _   | V <sub>IO</sub> x 0.2 | V    |
|                                            |                 | $I_{OL}$ = 3.6 mA, 1.71 V $\leq$ V <sub>IO</sub> < 2.2 V  |                       |     |                       |      |
| Output High Voltage (Low Drive)            | V <sub>OH</sub> | I <sub>OH</sub> = -4.75 mA, V <sub>IO</sub> ≥ 3.0 V       | V <sub>IO</sub> - 0.7 | _   | _                     | V    |
|                                            |                 | $I_{OH}$ = -2.25 mA, 2.2 V ≤ V <sub>IO</sub> < 3.0 V      | V <sub>IO</sub> x 0.8 | —   | —                     | V    |
|                                            |                 | $I_{OH}$ = -1.2 mA, 1.71 V $\leq$ V <sub>IO</sub> < 2.2 V |                       |     |                       |      |
| Output Low Voltage (Low Drive)             | V <sub>OL</sub> | I <sub>OL</sub> = 6.5 mA, V <sub>IO</sub> ≥ 3.0 V         | —                     | _   | 0.6                   | V    |
|                                            |                 | $I_{OL}$ = 3.5 mA, 2.2 V ≤ V <sub>IO</sub> < 3.0 V        | _                     | —   | V <sub>IO</sub> x 0.2 | V    |
|                                            |                 | $I_{OL}$ = 1.8 mA, 1.71 V $\leq$ V <sub>IO</sub> < 2.2 V  |                       |     |                       |      |
| Input High Voltage                         | V <sub>IH</sub> |                                                           | 0.7 x                 | _   | —                     | V    |
|                                            |                 |                                                           | V <sub>IO</sub>       |     |                       |      |
| Input Low Voltage                          | V <sub>IL</sub> |                                                           | —                     | _   | 0.3 x                 | V    |
|                                            |                 |                                                           |                       |     | V <sub>IO</sub>       |      |
| Pin Capacitance                            | C <sub>IO</sub> |                                                           | —                     | 7   | —                     | pF   |
| Weak Pull-Up Current                       | I <sub>PU</sub> | V <sub>DD</sub> = 3.6                                     | -30                   | -20 | -10                   | μA   |
| (V <sub>IN</sub> = 0 V)                    |                 |                                                           |                       |     |                       |      |
| Input Leakage (Pullups off or Ana-<br>log) | I <sub>LK</sub> | GND < V <sub>IN</sub> < V <sub>IO</sub>                   | TBD                   | _   | TBD                   | μA   |
| Input Leakage Current with VIN             | I <sub>LK</sub> | $V_{IO} < V_{IN} < V_{IO} + 2.5 V$                        | 0                     | 5   | 150                   | μA   |
| above V <sub>IO</sub>                      |                 | Any pin except P3.0, P3.1, P3.2, or P3.3                  |                       |     |                       |      |

### 4.2 Thermal Conditions

### Table 4.16. Thermal Conditions

| Parameter                                                                                            | Symbol          | Test Condition  | Min | Тур | Max | Unit |  |
|------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----|-----|-----|------|--|
| Thermal Resistance                                                                                   | θ <sub>JA</sub> | QFN24 Packages  | _   | TBD | _   | °C/W |  |
|                                                                                                      |                 | QFN32 Packages  | _   | TBD | _   | °C/W |  |
|                                                                                                      |                 | QFP32 Packages  | _   | 80  | _   | °C/W |  |
|                                                                                                      |                 | QSOP24 Packages | _   | 65  |     | °C/W |  |
| Note:<br>1. Thermal resistance assumes a multi-layer PCB with any exposed pad soldered to a PCB pad. |                 |                 |     |     |     |      |  |

### 4.3 Absolute Maximum Ratings

Stresses above those listed in Table 4.17 Absolute Maximum Ratings on page 27 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

| Table 4.17. | Absolute | Maximum | Ratings |
|-------------|----------|---------|---------|
|-------------|----------|---------|---------|

| Parameter                                                              | Symbol            | Test Condition          | Min     | Max                  | Unit |
|------------------------------------------------------------------------|-------------------|-------------------------|---------|----------------------|------|
| Ambient Temperature Under Bias                                         | T <sub>BIAS</sub> |                         | -55     | 125                  | °C   |
| Storage Temperature                                                    | T <sub>STG</sub>  |                         | -65     | 150                  | °C   |
| Voltage on VDD                                                         | V <sub>DD</sub>   |                         | GND-0.3 | 4.2                  | V    |
| Voltage on VIO <sup>2</sup>                                            | V <sub>IO</sub>   |                         | GND-0.3 | V <sub>DD</sub> +0.3 | V    |
| Voltage on I/O pins or RSTb, excluding                                 | V <sub>IN</sub>   | V <sub>IO</sub> > TBD V | GND-0.3 | TBD                  | V    |
| P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32)            |                   | V <sub>IO</sub> < TBD V | GND-0.3 | TBD                  | V    |
| Voltage on P2.0-P2.3 (QFN24 and QSOP24) or P3.0-P3.3 (QFN32 and QFP32) | V <sub>IN</sub>   |                         | GND-0.3 | V <sub>DD</sub> +0.3 | V    |
| Total Current Sunk into Supply Pin                                     | I <sub>VDD</sub>  |                         | _       | 400                  | mA   |
| Total Current Sourced out of Ground Pin                                | I <sub>GND</sub>  |                         | 400     | _                    | mA   |
| Current Sourced or Sunk by any I/O<br>Pin or RSTb                      | I <sub>IO</sub>   |                         | -100    | 100                  | mA   |
|                                                                        |                   | 1                       | I       | 1                    |      |

### Note:

1. Exposure to maximum rating conditions for extended periods may affect device reliability.

2. In certain package configurations, the VIO and VDD supplies are bonded to the same pin.

## 5. Typical Connection Diagrams

### 5.1 Power

Figure 5.1 Power Connection Diagram on page 28 shows a typical connection diagram for the power pins of the device.



Figure 5.1. Power Connection Diagram

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 15            | P2.2     | Multifunction I/O | Yes                 | P2MAT.2                         | ADC0.15          |
|               |          |                   |                     | CLU2OUT                         | CMP1P.4          |
|               |          |                   |                     | CLU1A.15                        | CMP1N.4          |
|               |          |                   |                     | CLU2B.14                        |                  |
|               |          |                   |                     | CLU3A.14                        |                  |
| 16            | P2.1     | Multifunction I/O | Yes                 | P2MAT.1                         | ADC0.14          |
|               |          |                   |                     | I2C0_SCL                        | CMP1P.3          |
|               |          |                   |                     | CLU1B.14                        | CMP1N.3          |
|               |          |                   |                     | CLU2A.15                        |                  |
|               |          |                   |                     | CLU3B.15                        |                  |
| 17            | P2.0     | Multifunction I/O | Yes                 | P2MAT.0                         | CMP1P.2          |
|               |          |                   |                     | I2C0_SDA                        | CMP1N.2          |
|               |          |                   |                     | CLU1A.14                        |                  |
|               |          |                   |                     | CLU2A.14                        |                  |
|               |          |                   |                     | CLU3B.14                        |                  |
| 18            | P1.7     | Multifunction I/O | Yes                 | P1MAT.7                         | ADC0.13          |
|               |          |                   |                     | CLU0B.15                        | CMP0P.9          |
|               |          |                   |                     | CLU1B.13                        | CMP0N.9          |
|               |          |                   |                     | CLU2A.13                        |                  |
| 19            | P1.6     | Multifunction I/O | Yes                 | P1MAT.6                         | ADC0.12          |
|               |          |                   |                     | CLU0A.15                        |                  |
|               |          |                   |                     | CLU1B.12                        |                  |
|               |          |                   |                     | CLU2A.12                        |                  |
| 20            | P1.5     | Multifunction I/O | Yes                 | P1MAT.5                         | ADC0.11          |
|               |          |                   |                     | CLU0B.14                        |                  |
|               |          |                   |                     | CLU1A.13                        |                  |
|               |          |                   |                     | CLU2B.13                        |                  |
|               |          |                   |                     | CLU3B.11                        |                  |
| 21            | P1.4     | Multifunction I/O | Yes                 | P1MAT.4                         | ADC0.10          |
|               |          |                   |                     | CLU0A.14                        |                  |
|               |          |                   |                     | CLU1A.12                        |                  |
|               |          |                   |                     | CLU2B.12                        |                  |
|               |          |                   |                     | CLU3B.10                        |                  |



Figure 6.2. EFM8LB1x-QFP32 Pinout

| Table 6.2. | Pin Definitions | for EFM8LB1x-QFP32 |
|------------|-----------------|--------------------|
|------------|-----------------|--------------------|

| Pin<br>Number | Pin Name | Description            | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|------------------------|---------------------|---------------------------------|------------------|
| 1             | P0.0     | Multifunction I/O      | Yes                 | P0MAT.0                         | VREF             |
|               |          |                        |                     | INT0.0                          |                  |
|               |          |                        |                     | INT1.0                          |                  |
|               |          |                        |                     | CLU0A.8                         |                  |
|               |          |                        |                     | CLU2A.8                         |                  |
|               |          |                        |                     | CLU3B.8                         |                  |
| 2             | GND      | Ground                 |                     |                                 |                  |
| 3             | VIO      | I/O Supply Power Input |                     |                                 |                  |
| 4             | VDD      | Supply Power Input     |                     |                                 |                  |
| 5             | RSTb /   | Active-low Reset /     |                     |                                 |                  |
|               | C2CK     | C2 Debug Clock         |                     |                                 |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 18            | P1.7     | Multifunction I/O | Yes                 | P1MAT.7                         | ADC0.13          |
|               |          |                   |                     | CLU0B.15                        | CMP0P.9          |
|               |          |                   |                     | CLU1B.13                        | CMP0N.9          |
|               |          |                   |                     | CLU2A.13                        |                  |
| 19            | P1.6     | Multifunction I/O | Yes                 | P1MAT.6                         | ADC0.12          |
|               |          |                   |                     | CLU0A.15                        |                  |
|               |          |                   |                     | CLU1B.12                        |                  |
|               |          |                   |                     | CLU2A.12                        |                  |
| 20            | P1.5     | Multifunction I/O | Yes                 | P1MAT.5                         | ADC0.11          |
|               |          |                   |                     | CLU0B.14                        |                  |
|               |          |                   |                     | CLU1A.13                        |                  |
|               |          |                   |                     | CLU2B.13                        |                  |
|               |          |                   |                     | CLU3B.11                        |                  |
| 21            | P1.4     | Multifunction I/O | Yes                 | P1MAT.4                         | ADC0.10          |
|               |          |                   |                     | CLU0A.14                        |                  |
|               |          |                   |                     | CLU1A.12                        |                  |
|               |          |                   |                     | CLU2B.12                        |                  |
|               |          |                   |                     | CLU3B.10                        |                  |
| 22            | P1.3     | Multifunction I/O | Yes                 | P1MAT.3                         | ADC0.9           |
|               |          |                   |                     | CLU0B.13                        |                  |
|               |          |                   |                     | CLU1B.11                        |                  |
|               |          |                   |                     | CLU2B.11                        |                  |
|               |          |                   |                     | CLU3A.13                        |                  |
| 23            | P1.2     | Multifunction I/O | Yes                 | P1MAT.2                         | ADC0.8           |
|               |          |                   |                     | CLU0A.13                        | CMP0P.8          |
|               |          |                   |                     | CLU1A.11                        | CMP0N.8          |
|               |          |                   |                     | CLU2B.10                        |                  |
|               |          |                   |                     | CLU3A.12                        |                  |
|               |          |                   |                     | CLU3B.13                        |                  |
| 24            | P1.1     | Multifunction I/O | Yes                 | P1MAT.1                         | ADC0.7           |
|               |          |                   |                     | CLU0B.12                        | CMP0P.7          |
|               |          |                   |                     | CLU1B.10                        | CMP0N.7          |
|               |          |                   |                     | CLU2A.11                        |                  |
|               |          |                   |                     | CLU3B.12                        |                  |





| Table 6.4. | Pin Definitions | for EFM8LB1x-QSOP24 |
|------------|-----------------|---------------------|
|------------|-----------------|---------------------|

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 1             | P0.3     | Multifunction I/O | Yes                 | P0MAT.3                         | XTAL2            |
|               |          |                   |                     | EXTCLK                          |                  |
|               |          |                   |                     | INT0.3                          |                  |
|               |          |                   |                     | INT1.3                          |                  |
|               |          |                   |                     | CLU0B.9                         |                  |
|               |          |                   |                     | CLU2B.10                        |                  |
|               |          |                   |                     | CLU3A.9                         |                  |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 24            | P0.4     | Multifunction I/O | Yes                 | P0MAT.4                         | ADC0.2           |
|               |          |                   |                     | INT0.4                          | CMP0P.2          |
|               |          |                   |                     | INT1.4                          | CMP0N.2          |
|               |          |                   |                     | UART0_TX                        |                  |
|               |          |                   |                     | CLU0A.10                        |                  |
|               |          |                   |                     | CLU1A.8                         |                  |

| Dimension                                                                                          | Min                                             | Max                                              |
|----------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------|
| Note:                                                                                              |                                                 |                                                  |
| 1. All dimensions shown are in millimeters                                                         | (mm) unless otherwise noted.                    |                                                  |
| 2. Dimensioning and Tolerancing is per the                                                         | ANSI Y14.5M-1994 specification.                 |                                                  |
| 3. This Land Pattern Design is based on th                                                         | e IPC-7351 guidelines.                          |                                                  |
| <ol> <li>All dimensions shown are at Maximum I<br/>cation Allowance of 0.05mm.</li> </ol>          | Naterial Condition (MMC). Least Material Con    | dition (LMC) is calculated based on a Fabri      |
| <ol><li>All metal pads are to be non-solder mas<br/>minimum, all the way around the pad.</li></ol> | k defined (NSMD). Clearance between the so      | older mask and the metal pad is to be 60 $\mu$ m |
| 6. A stainless steel, laser-cut and electro-p                                                      | olished stencil with trapezoidal walls should b | be used to assure good solder paste release      |
| 7. The stencil thickness should be 0.125 m                                                         | m (5 mils).                                     |                                                  |
| 8. The ratio of stencil aperture to land pad                                                       | size should be 1:1 for all perimeter pads.      |                                                  |
| 9. A 2 x 2 array of 1.10 mm square openin                                                          | gs on a 1.30 mm pitch should be used for the    | center pad.                                      |
| 10 A No Clean Turne 2 colder neets is read                                                         | mmondod                                         |                                                  |

- 10. A No-Clean, Type-3 solder paste is recommended.
- 11. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

### 7.3 QFN32 Package Marking



Figure 7.3. QFN32 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

# 8. QFP32 Package Specifications

### 8.1 QFP32 Package Dimensions



Figure 8.1. QFP32 Package Drawing

### Table 8.1. QFP32 Package Dimensions

| Dimension | Min      | Тур  | Мах  |
|-----------|----------|------|------|
| A         | _        | —    | 1.20 |
| A1        | 0.05     | —    | 0.15 |
| A2        | 0.95     | 1.00 | 1.05 |
| b         | 0.30     | 0.37 | 0.45 |
| С         | 0.09     | —    | 0.20 |
| D         | 9.00 BSC |      |      |
| D1        | 7.00 BSC |      |      |
| е         | 0.80 BSC |      |      |
| E         | 9.00 BSC |      |      |
| E1        | 7.00 BSC |      |      |
| L         | 0.50     | 0.60 | 0.70 |





The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

# 9. QFN24 Package Specifications

### 9.1 QFN24 Package Dimensions



Figure 9.1. QFN24 Package Drawing

| Table 9.1. | QFN24 Package Dimensions |
|------------|--------------------------|
|------------|--------------------------|

| Dimension | Min       | Тур  | Мах  |
|-----------|-----------|------|------|
| A         | 0.8       | 0.85 | 0.9  |
| A1        | 0.00      | _    | 0.05 |
| A2        | —         | 0.65 | —    |
| A3        | 0.203 REF |      |      |
| b         | 0.15      | 0.2  | 0.25 |
| b1        | 0.25      | 0.3  | 0.35 |
| D         | 3.00 BSC  |      |      |
| E         | 3.00 BSC  |      |      |

## 10. QSOP24 Package Specifications

### 10.1 QSOP24 Package Dimensions



Figure 10.1. QSOP24 Package Drawing

### Table 10.1. QSOP24 Package Dimensions

| Dimension | Min       | Тур | Мах  |
|-----------|-----------|-----|------|
| A         | —         | —   | 1.75 |
| A1        | 0.10      | —   | 0.25 |
| b         | 0.20      | _   | 0.30 |
| С         | 0.10      | _   | 0.25 |
| D         | 8.65 BSC  |     |      |
| E         | 6.00 BSC  |     |      |
| E1        | 3.90 BSC  |     |      |
| e         | 0.635 BSC |     |      |
| L         | 0.40      | _   | 1.27 |
| theta     | 0°        | —   | 8°   |

#### 10.2 QSOP24 PCB Land Pattern



Figure 10.2. QSOP24 PCB Land Pattern Drawing

| Table 10.2. | <b>QSOP24 PCB Land Pattern Dimensions</b> |
|-------------|-------------------------------------------|
|-------------|-------------------------------------------|

| Dimension | Min       | Мах  |  |
|-----------|-----------|------|--|
| С         | 5.20      | 5.30 |  |
| E         | 0.635 BSC |      |  |
| X         | 0.30      | 0.40 |  |
| Y         | 1.50      | 1.60 |  |

### Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. This land pattern design is based on the IPC-7351 guidelines.

3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

5. The stencil thickness should be 0.125 mm (5 mils).

6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

7. A No-Clean, Type-3 solder paste is recommended.

8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



Figure 10.3. QSOP24 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

# 11. Revision History

### 11.1 Revision 0.1

Initial release.

### 11.2 Revision 0.2

Added information on the bootloader to 3.10 Bootloader.

Updated some characterization TBD values.



#### Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific to result in significant personal injury or death. Silicon Laboratories products are generally not intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISOmodem ®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

# http://www.silabs.com