

#### Welcome to <u>E-XFL.COM</u>

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                     |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 40MHz                                                                     |
| Connectivity               | UART/USART                                                                |
| Peripherals                | POR, PWM, WDT                                                             |
| Number of I/O              | 20                                                                        |
| Program Memory Size        | 16KB (16K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 2K x 8                                                                    |
| RAM Size                   | 512 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                 |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 32-LQFP                                                                   |
| Supplier Device Package    | 32-VQFP (7x7)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89c5115-ratum |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Table 4. Timers SFRs (Continued)

| Mnemonic | Add | Name                                           | 7   | 6    | 5    | 4    | 3     | 2   | 1     | 0       |
|----------|-----|------------------------------------------------|-----|------|------|------|-------|-----|-------|---------|
| T2CON    | C8h | Timer/Counter 2 control                        | TF2 | EXF2 | RCLK | TCLK | EXEN2 | TR2 | C/T2# | CP/RL2# |
| T2MOD    | C9h | Timer/Counter 2<br>Mode                        |     |      |      |      |       |     | T2OE  | DCEN    |
| RCAP2H   | CBh | Timer/Counter 2<br>Reload/Capture High<br>byte |     |      |      |      |       |     |       |         |
| RCAP2L   | CAh | Timer/Counter 2<br>Reload/Capture Low<br>byte  |     |      |      |      |       |     |       |         |
| WDTRST   | A6h | WatchDog Timer<br>Reset                        |     |      |      |      |       |     |       |         |
| WDTPRG   | A7h | WatchDog Timer<br>Program                      |     |      |      |      |       | S2  | S1    | S0      |

### Table 5. Serial I/O Port SFRs

| Mnemonic | Add | Name               | 7      | 6   | 5   | 4   | 3   | 2   | 1  | 0  |
|----------|-----|--------------------|--------|-----|-----|-----|-----|-----|----|----|
| SCON     | 98h | Serial Control     | FE/SM0 | SM1 | SM2 | REN | TB8 | RB8 | TI | RI |
| SBUF     | 99h | Serial Data Buffer |        |     |     |     |     |     |    |    |
| SADEN    | B9h | Slave Address Mask |        |     |     |     |     |     |    |    |
| SADDR    | A9h | Slave Address      |        |     |     |     |     |     |    |    |

#### Table 6. PCA SFRs

| Mnemonic         | Add        | Name                                                                   | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|------------------|------------|------------------------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| CCON             | D8h        | PCA Timer/Counter<br>Control                                           | CF                 | CR                 |                    | CCF4               | CCF3               | CCF2               | CCF1               | CCF0               |
| CMOD             | D9h        | PCA Timer/Counter<br>Mode                                              | CIDL               |                    |                    |                    |                    | CPS1               | CPS0               | ECF                |
| CL               | E9h        | PCA Timer/Counter<br>Low byte                                          |                    |                    |                    |                    |                    |                    |                    |                    |
| сн               | F9h        | PCA Timer/Counter<br>High byte                                         |                    |                    |                    |                    |                    |                    |                    |                    |
| CCAPM0<br>CCAPM1 | DAh<br>DBh | PCA Timer/Counter<br>Mode 0<br>PCA Timer/Counter<br>Mode 1             |                    | ECOM0<br>ECOM1     | CAPP0<br>CAPP1     | CAPN0<br>CAPN1     | MAT0<br>MAT1       | TOG0<br>TOG1       | PWM0<br>PWM1       | ECCF0<br>ECCF1     |
| CCAP0H<br>CCAP1H | FAh<br>FBh | PCA Compare<br>Capture Module 0 H<br>PCA Compare<br>Capture Module 1 H | CCAP0H7<br>CCAP1H7 | CCAP0H6<br>CCAP1H6 | CCAP0H5<br>CCAP1H5 | CCAP0H4<br>CCAP1H4 | CCAP0H3<br>CCAP1H3 | CCAP0H2<br>CCAP1H2 | CCAP0H1<br>CCAP1H1 | CCAP0H0<br>CCAP1H0 |







| R |
|---|

| Reset Recommendation<br>to Prevent Flash<br>Corruption | When a Flash program memory is embedded on-chip, it is strongly recommended to<br>use an external reset chip (brown out device) to apply a reset (Figure 7). It prevents sys-<br>tem malfunction during periods of insufficient power-supply voltage (power-supply<br>failure, power supply switched off, etc.).                                                                                                                                                                                                                                                                          |  |  |  |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Idle Mode                                              | Idle mode is a power reduction mode that reduces the power consumption. In this mode, program execution halts. Idle mode freezes the clock to the CPU at known states while the peripherals continue to be clocked. The CPU status before entering Idle mode is preserved, i.e., the program counter and program status word register retain their data for the duration of Idle mode. The contents of the SFRs and RAM are also retained. The status of the Port pins during Idle mode is detailed in Table 12.                                                                          |  |  |  |
| Entering Idle Mode                                     | <ul> <li>To enter Idle mode, set the IDL bit in PCON register (See Table 15). The T89C5115 enters Idle mode upon execution of the instruction that sets IDL bit. The instruction that sets IDL bit is the last instruction executed.</li> <li>Note: If IDL bit and PD bit are set simultaneously, the T89C5115 enters Power-down mode. Then it does not go in Idle mode when exiting Power-down mode.</li> </ul>                                                                                                                                                                          |  |  |  |
| Exiting Idle Mode                                      | There are two ways to exit Idle mode:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|                                                        | 1. Generate an enabled interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|                                                        | Hardware clears IDL bit in PCON register which restores the clock to the CPU. Exe-<br>cution resumes with the interrupt service routine. Upon completion of the interrupt<br>service routine, program execution resumes with the instruction immediately follow-<br>ing the instruction that activated Idle mode. The general purpose flags (GF1 and<br>GF0 in PCON register) may be used to indicate whether an interrupt occurred dur-<br>ing normal operation or during Idle mode. When Idle mode is exited by an interrupt,<br>the interrupt service routine may examine GF1 and GF0. |  |  |  |
|                                                        | 2. Generate a reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|                                                        | A logic high on the RST pin clears IDL bit in PCON register directly and asynchro-<br>nously. This restores the clock to the CPU. Program execution momentarily<br>resumes with the instruction immediately following the instruction that activated the<br>Idle mode and may continue for a number of clock cycles before the internal reset<br>algorithm takes control. Reset initializes the T89C5115 and vectors the CPU to<br>address C:0000h.                                                                                                                                       |  |  |  |
|                                                        | <ol> <li>Notes: 1. During the time that execution resumes, the internal RAM cannot be accessed; however, it is possible for the Port pins to be accessed. To avoid unexpected outputs at the Port pins, the instruction immediately following the instruction that activated Idle mode should not write to a Port pin or to the external RAM.</li> <li>If Idle mode is invoked by ADC Idle, the ADC conversion completion will exit Idle.</li> </ol>                                                                                                                                      |  |  |  |
| Power-down Mode                                        | The Power-down mode places the T89C5115 in a very low power state. Power-down mode stops the oscillator, freezes all clock at known states. The CPU status prior to entering Power-down mode is preserved, i.e., the program counter, program status word register retain their data for the duration of Power-down mode. In addition, the SFRs and RAM contents are preserved. The status of the Port pins during Power-down mode is detailed in Table 14.                                                                                                                               |  |  |  |
| Entering Power-down Mode                               | To enter Power-down mode, set PD bit in PCON register. The T89C5115 enters the Power-down mode upon execution of the instruction that sets PD bit. The instruction that sets PD bit is the last instruction executed.                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |

## Registers

Table 15.PCON RegisterPCON (S:87h)Power Control Register

| 7             | 6               | 5                                                                                              | 4                                                                                                                                                                      | 3                              | 2                                                                                             | 1  | 0   |  |  |
|---------------|-----------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------|----|-----|--|--|
| SMOD1         | SMOD0           | -                                                                                              | POF                                                                                                                                                                    | GF1                            | GF0                                                                                           | PD | IDL |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                    |                                                                                                                                                                        |                                |                                                                                               |    |     |  |  |
| 7             | SMOD1           | Serial port N<br>Set to select                                                                 | <b>lode bit 1</b><br>double baud                                                                                                                                       | rate in mode 1                 | , 2 or 3.                                                                                     |    |     |  |  |
| 6             | SMOD0           | Serial port M<br>Clear to sele<br>Set to select                                                | Serial port Mode bit 0<br>Clear to select SM0 bit in SCON register.<br>Set to select FE bit in SCON register.                                                          |                                |                                                                                               |    |     |  |  |
| 5             | -               | <b>Reserved</b><br>The value re                                                                | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                        |                                |                                                                                               |    |     |  |  |
| 4             | POF             | Power-off F<br>Clear to reco<br>Set by hardw<br>software.                                      | <b>Power-off Flag</b><br>Clear to recognize next reset type.<br>Set by hardware when V <sub>CC</sub> rises from 0 to its nominal voltage. Can also be set by software. |                                |                                                                                               |    |     |  |  |
| 3             | GF1             | General pur<br>Cleared by u<br>Set by user f                                                   | <b>pose Flag</b><br>ser for genera<br>or general pu                                                                                                                    | al purpose usa<br>rpose usage. | ge.                                                                                           |    |     |  |  |
| 2             | GF0             | General pur<br>Cleared by u<br>Set by user f                                                   | General purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.                                                           |                                |                                                                                               |    |     |  |  |
| 1             | PD              | Power-down Mode bit<br>Cleared by hardware when reset occurs.<br>Set to enter power-down mode. |                                                                                                                                                                        |                                |                                                                                               |    |     |  |  |
| 0             | IDL             | Idle Mode b<br>Clear by hard<br>Set to enter i                                                 | i <b>t</b><br>dware when ir<br>dle mode.                                                                                                                               | nterrupt or res                | Idle Mode bit<br>Clear by hardware when interrupt or reset occurs.<br>Set to enter idle mode. |    |     |  |  |

Reset Value = 00X1 0000b Not bit addressable





## **Dual Data Pointer**

#### Description

The T89C5115 implements a second data pointer for speeding up code execution and reducing code size in case of intensive usage of external memory accesses. DPTR0 and DPTR1 are Seen by the CPU as DPTR and are accessed using the SFR addresses 83h and 84h that are the DPH and DPL addresses. The DPS bit in AUXR1 register (See Figure 18) is used to select whether DPTR is the data pointer 0 or the data pointer 1 (See Figure 11).

Figure 11. Dual Data Pointer Implementation



#### Application

Software can take advantage of the additional data pointers to both increase speed and reduce code size, for example, block operations (copy, compare...) are well served by using one data pointer as a "source" pointer and the other one as a "destination" pointer. Hereafter is an example of block move implementation using the two pointers and coded in assembler. The latest C compiler takes also advantage of this feature by providing enhanced algorithm libraries.

The INC instruction is a short (2 Bytes) and fast (6 machine cycle) way to manipulate the DPS bit in the AUXR1 register. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is 0 or 1 on entry.

```
; ASCII block move using dual data pointers
; Modifies DPTR0, DPTR1, A and PSW
; Ends when encountering NULL character
; Note: DPS exits opposite to the entry state unless an extra INC AUXR1 is
added
AUXR1EQU0A2h
move:movDPTR, #SOURCE ; address of SOURCE
 incAUXR1 ; switch data pointers
 movDPTR, #DEST ; address of DEST
mv_loop:incAUXR1; switch data pointers
 movxA,@DPTR; get a byte from SOURCE
 incDPTR; increment SOURCE address
 incAUXR1; switch data pointers
 movx@DPTR,A; write the byte to DEST
 incDPTR; increment DEST address
 jnzmv_loop; check for NULL terminator
```

```
end_move:
```

| EEPROM Data<br>Memory               | The 2K bytes on-chip EEPROM memory block is located at addresses 0000h to 07FFh of the XRAM/XRAM memory space and is selected by setting control bits in the EECON register. A read in the EEPROM memory is done with a MOVX instruction.                                                                                                                                                                                                                                                       |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                     | A physical write in the EEPROM memory is done in two steps: write data in the column latches and transfer of all data latches into an EEPROM memory row (programming).                                                                                                                                                                                                                                                                                                                          |
|                                     | The number of data written on the page may vary from 1 up to 128 Bytes (the page size). When programming, only the data written in the column latch is programmed and a ninth bit is used to obtain this feature. This provides the capability to program the whole memory by Bytes, by page or by a number of Bytes in a page. Indeed, each ninth bit is set when the writing the corresponding byte in a row and all these ninth bits are reset after the writing of the complete EEPROM row. |
| Write Data in the Column<br>Latches | Data is written by byte to the column latches as for an external RAM memory. Out of the 11 address bits of the data pointer, the 4 MSBs are used for page selection (row) and 7 are used for byte selection. Between two EEPROM programming sessions, all the addresses in the column latches must stay on the same page, meaning that the 4 MSB must no be changed.                                                                                                                            |
|                                     | The following procedure is used to write to the column latches:                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                     | Save and disable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                     | Set bit EEE of EECON register                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                     | Load DPTR with the address to write                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                     | Store A register with the data to be written                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                     | Execute a MOVX @DPTR, A                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                     | If needed loop the three last instructions until the end of a 128 Bytes page                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                     | Restore interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                     | Note: The last page address used when loading the column latch is the one used to select the page programming address.                                                                                                                                                                                                                                                                                                                                                                          |
| Programming                         | The EEPROM programming consists of the following actions:                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                     | • Write one or more Bytes of one page in the column latches. Normally, all Bytes must belong to the same page; if not, the last page address will be latched and the others discarded.                                                                                                                                                                                                                                                                                                          |
|                                     | <ul> <li>Launch programming by writing the control sequence (50h followed by A0h) to the<br/>EECON register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                         |
|                                     | • EEBUSY flag in EECON is then set by hardware to indicate that programming is in progress and that the EEPROM segment is not available for reading.                                                                                                                                                                                                                                                                                                                                            |
|                                     | • The end of programming is indicated by a hardware clear of the EEBUSY flag.                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                     | Note: The sequence 5xh and Axh must be executed without instructions between then other-<br>wise the programming is aborted.                                                                                                                                                                                                                                                                                                                                                                    |
| Read Data                           | The following procedure is used to read the data stored in the EEPROM memory:                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                     | Save and disable interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                     | Set bit EEE of EECON register                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                     | Load DPTR with the address to read                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                     | Execute a MOVX A, @DPTR                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                     | Restore interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



Figure 17. Reading Procedure



Note: aa = 10 for the Hardware Security Byte.

#### Flash Protection from Parallel Programming

The three lock bits in Hardware Security Byte (See 'In-System Programming' section) are programmed according to Table 23 provide different level of protection for the onchip code and data located in FM0 and FM1.

The only way to write this bits are the parallel mode. They are set by default to level 3.

|                   | - 3               |     |       |                                                                                                                    |
|-------------------|-------------------|-----|-------|--------------------------------------------------------------------------------------------------------------------|
| Pro               | Program Lock bits |     |       |                                                                                                                    |
| Security<br>Level | LB0               | LB1 | LB2   | Protection Description                                                                                             |
| 1                 | U                 | U   | U     | No program lock features enabled.                                                                                  |
| 2                 | Р                 | U   | U     | Parallel programming of the Flash is disabled.                                                                     |
| 3                 | U                 | Р   | U     | Same as 2, also verify through parallel programming interface is disabled. This is the factory defaul programming. |
| 4                 | U                 | U   | Р     | Same as 3                                                                                                          |
|                   | -                 |     | 1 1 1 |                                                                                                                    |

Table 23. Program Lock bit

Note: 1. Program Lock bits U: unprogrammed

P: programmed

WARNING: Security level 2, 3 and 4 should only be programmed after Flash and Core verification.

Preventing Flash Corruption See Section "Power Management".





## Registers

Table 24.FCON RegisterFCON Register FCON (S:D1h)Flash Control Register

| 7             | 6               | 5                                                           | 4                                                                                                                                                                             | 3   | 2     | 1     | 0     |  |
|---------------|-----------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-------|-------|--|
| FPL3          | FPL2            | FPL1                                                        | FPL0                                                                                                                                                                          | FPS | FMOD1 | FMOD0 | FBUSY |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                 |                                                                                                                                                                               |     |       |       |       |  |
| 7 - 4         | FPL3:0          | <b>Programmin</b><br>Write 5Xh fol<br>(See Table 2          | rogramming Launch Command bits<br>Vrite 5Xh followed by AXh to launch the programming according to FMOD1:0.<br>See Table 22.)                                                 |     |       |       |       |  |
| 3             | FPS             | Flash Map P<br>Set to map th<br>Clear to re-m               | Flash Map Program Space<br>Set to map the column latch space in the data memory space.<br>Clear to re-map the data memory space.                                              |     |       |       |       |  |
| 2 - 1         | FMOD1:0         | Flash Mode<br>See Table 21                                  | Flash Mode<br>See Table 21 or Table 22.                                                                                                                                       |     |       |       |       |  |
| 0             | FBUSY           | Flash Busy<br>Set by hardw<br>Clear by hard<br>Can not be c | See Table 21 of Table 22.<br>Flash Busy<br>Set by hardware when programming is in progress.<br>Clear by hardware when programming is done.<br>Can not be changed by software. |     |       |       |       |  |

Reset Value = 0000 0000b



# Serial I/O Port

The T89C5115 I/O serial port is compatible with the I/O serial port in the 80C52. It provides both synchronous and asynchronous communication modes. It operates as a Universal Asynchronous Receiver and Transmitter (UART) in three full-duplex modes (Modes 1, 2 and 3). Asynchronous transmission and reception can occur simultaneously and at different baud rates

Serial I/O port includes the following enhancements:

- Framing error detection
- Automatic address recognition

#### Figure 20. Serial I/O Port Block Diagram



# **Framing Error Detection** Framing bit error detection is provided for the three asynchronous modes. To enable the framing bit error detection feature, set SMOD0 bit in PCON register.

Figure 21. Framing Error Block Diagram



When this feature is enabled, the receiver checks each incoming data frame for a valid stop bit. An invalid stop bit may result from noise on the serial lines or from simultaneous transmission by two CPUs. If a valid stop bit is not found, the Framing Error bit (FE) in SCON register bit is set.

The software may examine the FE bit after each reception to check for data errors. Once set, only software or a reset clears the FE bit. Subsequently received frames with valid stop bits cannot clear the FE bit. When the FE feature is enabled, RI rises on the stop bit instead of the last data bit (See Figure 22 and Figure 23).



Figure 26. Timer/Counter x (x= 0 or 1) in Mode 2



Mode 3 (Two 8-bit Timers) Mode 3 configures Timer 0 such that registers TL0 and TH0 operate as separate 8-bit Timers (See Figure 27). This mode is provided for applications requiring an additional 8-bit Timer or Counter. TL0 uses the Timer 0 control bits C/T0# and GATE0 in TMOD register, and TR0 and TF0 in TCON register in the normal manner. TH0 is locked into a Timer function (counting  $F_{PER}$  /6) and takes over use of the Timer 1 interrupt (TF1) and run control (TR1) bits. Thus, operation of Timer 1 is restricted when Timer 0 is in mode 3.

Figure 27. Timer/Counter 0 in Mode 3: Two 8-bit Counters



## Timer 1

Timer 1 is identical to Timer 0 excepted for Mode 3 which is a hold-count mode. Following comments help to understand the differences:

- Timer 1 functions as either a Timer or event Counter in three modes of operation. Figure 24 to Figure 26 show the logical configuration for modes 0, 1, and 2. Timer 1's mode 3 is a hold-count mode.
- Timer 1 is controlled by the four high-order bits of TMOD register (See Figure 38) and bits 2, 3, 6 and 7 of TCON register (See Figure 37). TMOD register selects the method of Timer gating (GATE1), Timer or Counter operation (C/T1#) and mode of operation (M11 and M01). TCON register provides Timer 1 control functions: overflow flag (TF1), run control bit (TR1), interrupt flag (IE1) and interrupt type control bit (IT1).
- Timer 1 can serve as the Baud Rate Generator for the Serial Port. Mode 2 is best suited for this purpose.



## Watchdog Timer

T89C5115 contains a powerful programmable hardware Watchdog Timer (WDT) that automatically resets the chip if it software fails to reset the WDT before the selected time interval has elapsed. It permits large Timeout ranging from 16ms to 2s  $@f_{OSC} = 12$  MHz in X1 mode.

This WDT consists of a 14-bit counter plus a 7-bit programmable counter, a Watchdog Timer reset register (WDTRST) and a Watchdog Timer programming (WDTPRG) register. When exiting reset, the WDT is -by default- disable.

To enable the WDT, the user has to write the sequence 1EH and E1H into WDTRST register with no instruction between the two writes. When the Watchdog Timer is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will generate an output RESET pulse at the RST pin. The RESET pulse duration is  $96xT_{OSC}$ , where  $T_{OSC}=1/f_{OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset

Note: When the watchdog is enable it is impossible to change its period.

#### Figure 31. Watchdog Timer





## 16-bit Software Timer Mode

The PCA modules can be used as software timers by setting both the ECOM and MAT bits in the modules CCAPMn register. The PCA timer will be compared to the module's capture registers and when a match occurs an interrupt will occur if the CCFn (CCON SFR) and the ECCFn (CCAPMn SFR) bits for the module are both set.







### Table 54. CCON Register

CCON (S:D8h) PCA Counter Control Register

| 7                                                                                                                                       | 6                                                                                                                                                          | i                                                                                                                                                                                                            | 5        | 4                                                                                                                      | 3                                                                                                                                                                                                         | 2                              | 1              | 0             |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------|---------------|--|--|--|--|
| CF                                                                                                                                      | C                                                                                                                                                          | R                                                                                                                                                                                                            | -        | -                                                                                                                      | -                                                                                                                                                                                                         | -                              | CCF1           | CCF0          |  |  |  |  |
| Bit Numb                                                                                                                                | ber                                                                                                                                                        | Bit                                                                                                                                                                                                          | Mnemonic | Description                                                                                                            | Description                                                                                                                                                                                               |                                |                |               |  |  |  |  |
| 7                                                                                                                                       | 7CFPCA Timer/Counter Overflow flag<br>Set by hardware when the PCA Time<br>generates a PCA interrupt request if<br>is set.<br>Must be cleared by software. |                                                                                                                                                                                                              |          |                                                                                                                        | PCA Timer/Counter Overflow flag<br>Set by hardware when the PCA Timer/Counter rolls over. This<br>generates a PCA interrupt request if the ECF bit in CMOD req<br>is set.<br>Must be cleared by software. |                                |                |               |  |  |  |  |
| 6                                                                                                                                       |                                                                                                                                                            |                                                                                                                                                                                                              | CR       | PCA Timer/Counter Run Control bit<br>Clear to turn the PCA Timer/Counter off.<br>Set to turn the PCA Timer/Counter on. |                                                                                                                                                                                                           |                                |                |               |  |  |  |  |
| 5-2                                                                                                                                     |                                                                                                                                                            |                                                                                                                                                                                                              | -        | Reserved<br>The value readities.                                                                                       | ad from these                                                                                                                                                                                             | bist are indet                 | erminate. Do r | not set these |  |  |  |  |
| 1 CCF1 PCA Module 1 Compare/Captu<br>Set by hardware when a match o<br>PCA interrupt request if the ECC<br>Must be cleared by software. |                                                                                                                                                            |                                                                                                                                                                                                              |          | <b>Capture Flag</b><br>atch or captur<br>e ECCF 1 bit i<br>re.                                                         | e occurs. This<br>n CCAPM 1 re                                                                                                                                                                            | generates a<br>egister is set. |                |               |  |  |  |  |
| 0 CCF0                                                                                                                                  |                                                                                                                                                            | PCA Module 0 Compare/Capture Flag<br>Set by hardware when a match or capture occurs. This generates a<br>PCA interrupt request if the ECCF 0 bit in CCAPM 0 register is set.<br>Must be cleared by software. |          |                                                                                                                        |                                                                                                                                                                                                           |                                |                |               |  |  |  |  |

Reset Value = 00xx xx00b





Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register. This register also contains a global disable bit which must be cleared to disable all the interrupts at the same time.

Each interrupt source can also be individually programmed to one of four priority levels by setting or clearing a bit in the Interrupt Priority registers. The Table below shows the bit values and priority levels associated with each combination.

| IPH.x | IPL.x | Interrupt Level Priority |
|-------|-------|--------------------------|
| 0     | 0     | 0 (Lowest)               |
| 0     | 1     | 1                        |
| 1     | 0     | 2                        |
| 1     | 1     | 3 (Highest)              |

Table 66. Priority Level bit Values

A low-priority interrupt can be interrupted by a high priority interrupt but not by another low-priority interrupt. A high-priority interrupt cannot be interrupted by any other interrupt source.

If two interrupt requests of different priority levels are received simultaneously, the request of the higher priority level is serviced. If interrupt requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence, See Table 67.

| Table 67. | Interrupt | Priority | / Within | Level |
|-----------|-----------|----------|----------|-------|
|-----------|-----------|----------|----------|-------|

| Interrupt Name            | Interrupt Address Vector | Priority Number |
|---------------------------|--------------------------|-----------------|
| External interrupt (INT0) | 0003h                    | 1               |
| Timer0 (TF0)              | 000Bh                    | 2               |
| External interrupt (INT1) | 0013h                    | 3               |
| Timer 1 (TF1)             | 001Bh                    | 4               |
| PCA (CF or CCFn)          | 0033h                    | 5               |
| UART (RI or TI)           | 0023h                    | 6               |
| Timer 2 (TF2)             | 002Bh                    | 7               |
| ADC (ADCI)                | 0043h                    | 9               |

AT89C5115

**Table 70.** IPH0 RegisterIPH0 (B7h)Interrupt High Priority Register

| 7             | 6               | 5                                                                                                                               | 4                                                                   | 3                         | 2              | 1            | 0    |
|---------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------|----------------|--------------|------|
| -             | РРСН            | PT2H                                                                                                                            | PSH                                                                 | PT1H                      | PX1H           | РТОН         | PX0H |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                     |                                                                     |                           |                |              |      |
| 7             | -               | <b>Reserved</b><br>The value re                                                                                                 | ad from this bi                                                     | it is indetermi           | nate. Do not s | et this bit. |      |
| 6             | РРСН            | PCA Interru           PPCH         PPC           0         0           1         0           1         1                        | pt Priority Le<br><u>Priority level</u><br>Lowest<br>Highest priori | <b>vel Most Sig</b>       | nificant bit   |              |      |
| 5             | PT2H            | Timer         2 Ove           PT2H         PT2           0         0           1         0           1         1                | erflow Interrup<br>Priority Leve<br>Lowest<br>Highest               | pt High Prior<br>1        | ity bit        |              |      |
| 4             | PSH             | Serial Port I           PSH         PS           0         0           0         1           1         0           1         1  | High Priority I<br><u>Priority Leve</u><br>Lowest<br>Highest        | bit<br><u>I</u>           |                |              |      |
| 3             | PT1H            | Timer         1 Ove           PT1H         PT1           0         0           1         0           1         1                | erflow Interruj<br><u>Priority Leve</u><br>Lowest<br>Highest        | ot High Prior<br><u>I</u> | ity bit        |              |      |
| 2             | PX1H            | External Int           PX1H         PX1           0         0           0         1           1         0           1         1 | <b>errupt 1 High</b><br><b>Priority Leve</b><br>Lowest<br>Highest   | Priority bit<br><u>I</u>  |                |              |      |
| 1             | РТОН            | Timer         0         Ove           PT0H         PT0           0         0           1         0           1         1        | erflow Interrup<br><u>Priority Leve</u><br>Lowest<br>Highest        | pt High Prior<br><u>I</u> | ity bit        |              |      |
| 0             | РХОН            | External Int           PX0H         PX0           0         0           0         1           1         0           1         1 | <b>errupt 0 High</b><br><u>Priority Leve</u><br>Lowest<br>Highest   | Priority bit<br><u>I</u>  |                |              |      |

Reset Value = X000 0000b







All other pins are disconnected.





### DC Parameters for A/D Converter

#### Table 73. DC Parameters for AD Converter in Precision Conversion

| Symbol              | Parameter                       | Min      | Typ <sup>(1)</sup> | Max               | Unit | Test Conditions |
|---------------------|---------------------------------|----------|--------------------|-------------------|------|-----------------|
| AVin                | Analog input voltage            | Vss- 0.2 |                    | Max Vref<br>+ 0.6 | V    |                 |
| VaVcc               | Analog supply voltage           | Vref     | Vcc                | Vcc +<br>10%      | V    |                 |
| Rref <sup>(2)</sup> | Resistance between Vref and Vss | 12       | 16                 | 24                | KΩ   |                 |
| Vref                | Reference voltage               | 2.40     |                    | 3.00              | ۷    |                 |
| Rai                 | Analog input Resistor           |          |                    | 400               | Ω    | During sampling |
| Cai                 | Analog input Capacitance        |          | 60                 |                   | pF   | During sampling |
| INL                 | Integral non linearity          |          | 1                  | 2                 | lsb  |                 |
| DNL                 | Differential non linearity      |          | 0.5                | 1                 | lsb  |                 |
| OE                  | Offset error                    | -2       |                    | 2                 | lsb  |                 |

Notes: 1. Typicals are based on a limited number of samples and are not guaranteed.

2. With ADC enabled.





# Package Drawings

## VQFP32





|    | ММ       |      | ĬN        | СН    |
|----|----------|------|-----------|-------|
|    | Min      | Max  | Min       | Max   |
| А  | -        | 1.60 | -         | . 063 |
| A1 | 0.05     | 0.15 | . 002     | . 006 |
| A2 | 1.35     | 1.45 | . 053     | . 057 |
| С  | 0.09     | 0.20 | . 004     | . 008 |
| D  | 9.00 BSC |      | .354 BSC  |       |
| D1 | 7.00 BSC |      | .276 BSC  |       |
| E  | 9.00 BSC |      | .354 BSC  |       |
| E1 | 7.00 BSC |      | . 276 BSC |       |
| L  | 0.45     | 0.75 | . 018     | . 030 |
| e  | 0.80 BSC |      | .0315 BSC |       |
| b  | 0.30     | 0.45 | . 012     | . 018 |



| Program/Code Memory                            | 32   |
|------------------------------------------------|------|
| Flash Memory Architecture                      | 32   |
| Overview of FM0 Operations                     | 34   |
| Registers                                      | 40   |
| Operation Cross Memory Access                  | 42   |
| Sharing Instructions                           | 43   |
| In-System Programming (ISP)                    | 45   |
| Flash Programming and Erasure                  | 45   |
| Boot Process                                   | 46   |
| Application-Programming-Interface              | 46   |
| XROW Bytes                                     | 47   |
| Hardware Conditions                            | 47   |
| Hardware Security Byte                         | 48   |
| Serial I/O Port                                | 49   |
| Framing Error Detection                        | 49   |
| Automatic Address Recognition                  | 50   |
| Given Address                                  | 50   |
| Broadcast Address                              | 51   |
| Registers                                      | . 52 |
| Timers/Counters                                | 55   |
| Timer/Counter Operations                       | 55   |
| Timer 0                                        | 55   |
| Timer 1                                        | 57   |
| Interrupt                                      | 58   |
| Registers                                      | 59   |
| Timer 2                                        | 62   |
| Auto-Reload Mode                               | 62   |
| Programmable Clock-Output                      | 63   |
| Registers                                      | 64   |
| Watchdog Timer                                 | 67   |
| Watchdog Programming                           | . 68 |
| Watchdog Timer During Power-down Mode and Idle | 69   |
| Register                                       | 69   |
| Programmable Counter Arrest (PCA)              | 74   |
| Programmable Counter Array (PCA)               | 71   |

# Table of Contents

| PCA Timer                               | 71       |
|-----------------------------------------|----------|
| PCA Modules                             | 73       |
| PCA Interrupt                           | 74       |
| PCA Capture Mode                        | 74       |
| 16-bit Software Timer Mode              | 75       |
| High Speed Output Mode                  | 76       |
| Pulse Width Modulator Mode              | 76       |
| PCA Registers                           | 78       |
| Analog-to-Digital Converter (ADC)       | 83       |
| Features                                | 83       |
| ADC Port1 I/O Functions                 | 83       |
| VAREF                                   | 83       |
| ADC Converter Operation                 | 84       |
| Voltage Conversion                      | 85       |
| Clock Selection                         | 85       |
| ADC Standby Mode                        | 85       |
| IT ADC management                       | 85       |
| Routine Examples                        | 86       |
| Registers                               | 87       |
| Interrunt System                        | 89       |
| Introduction                            | 00<br>89 |
| Begisters                               | 05<br>Q1 |
|                                         |          |
| Electrical Characteristics              | 97       |
| DC Parameters for Standard Voltage      | 97       |
| Absolute Maximum Batings*               | 97       |
| DC Parameters for A/D Converter         | 99       |
| AC Parameters                           | 100      |
| Oudevin a lafe wastien                  | 100      |
| Ordering information                    | 103      |
| Package Drawings                        | 104      |
| VQFP32                                  | 104      |
| PLCC28                                  | 105      |
| SOIC24                                  | 106      |
| SOIC28                                  | 107      |
| Datasheet Revision History for T89C5115 | 108      |
| Changes from 4128A-01/03 to 4128B-06/03 | 108      |
| Changes from 4128B-06/03 to 4128C-12/03 | 108      |
|                                         | 100      |

