## Intel - 5CEBA4F23C8N Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                         |
|--------------------------------|---------------------------------------------------------|
| Product Status                 | Active                                                  |
| Number of LABs/CLBs            | 18480                                                   |
| Number of Logic Elements/Cells | 49000                                                   |
| Total RAM Bits                 | 3464192                                                 |
| Number of I/O                  | 224                                                     |
| Number of Gates                | -                                                       |
| Voltage - Supply               | 1.07V ~ 1.13V                                           |
| Mounting Type                  | Surface Mount                                           |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                         |
| Package / Case                 | 484-BGA                                                 |
| Supplier Device Package        | 484-FBGA (23x23)                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5ceba4f23c8n |
|                                |                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Cyclone V Device Overview                               | 3 |
|---------------------------------------------------------|---|
| Key Advantages of Cyclone V Devices                     | 3 |
| Summary of Cyclone V Features                           | 4 |
| Cyclone V Device Variants and Packages                  | 5 |
| Cyclone V E                                             | 5 |
| Cyclone V GX                                            | 7 |
| Cyclone V GT                                            | Э |
| Cyclone V SE12                                          | 2 |
| Cyclone V SX14                                          | 4 |
| Cyclone V ST1                                           | 5 |
| I/O Vertical Migration for Cyclone V Devices18          | 3 |
| Adaptive Logic Module                                   | 3 |
| Variable-Precision DSP Block19                          | Э |
| Embedded Memory Blocks2                                 | 1 |
| Types of Embedded Memory2                               | 1 |
| Embedded Memory Capacity in Cyclone V Devices           | 1 |
| Embedded Memory Configurations22                        | 2 |
| Clock Networks and PLL Clock Sources22                  | 2 |
| FPGA General Purpose I/O2                               | 3 |
| PCIe Gen1 and Gen2 Hard IP 24                           | 4 |
| External Memory Interface 24                            | 4 |
| Hard and Soft Memory Controllers24                      | 4 |
| External Memory Performance2                            | 5 |
| HPS External Memory Performance2                        | 5 |
| Low-Power Serial Transceivers2                          | 5 |
| Transceiver Channels2                                   | 5 |
| PMA Features                                            | 5 |
| PCS Features22                                          | 7 |
| SoC with HPS28                                          | 3 |
| HPS Features28                                          | 3 |
| FPGA Configuration and Processor Booting                | ) |
| Hardware and Software Development                       | 1 |
| Dynamic and Partial Reconfiguration                     | 1 |
| Dynamic Reconfiguration3                                | 1 |
| Partial Reconfiguration                                 | 1 |
| Enhanced Configuration and Configuration via Protocol   | 2 |
| Power Management                                        | 3 |
| Document Revision History for Cyclone V Device Overview | 3 |



## **Summary of Cyclone V Features**

## Table 2. Summary of Features for Cyclone V Devices

| Feature                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Description                                                                                                                                                                                                                                                                                                                                                             |  |  |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Technology                                        | <ul> <li>TSMC's 28-nm low-p</li> <li>1.1 V core voltage</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>TSMC's 28-nm low-power (28LP) process technology</li> <li>1.1 V core voltage</li> </ul>                                                                                                                                                                                                                                                                        |  |  |
| Packaging                                         | <ul> <li>Wirebond low-haloge</li> <li>Multiple device densi<br/>different device dens</li> <li>RoHS-compliant and</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <ul> <li>Wirebond low-halogen packages</li> <li>Multiple device densities with compatible package footprints for seamless migration between different device densities</li> <li>RoHS-compliant and leaded<sup>(1)</sup>options</li> </ul>                                                                                                                               |  |  |
| High-performance<br>FPGA fabric                   | Enhanced 8-input ALM v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | vith four registers                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Internal memory<br>blocks                         | <ul> <li>M10K—10-kilobits (K</li> <li>Memory logic array to of the ALMs as MLAB</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <ul> <li>M10K—10-kilobits (Kb) memory blocks with soft error correction code (ECC)</li> <li>Memory logic array block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% of the ALMs as MLAB memory</li> </ul>                                                                                                                                                |  |  |
| Embedded Hard IP<br>blocks                        | Variable-precision DSP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <ul> <li>Variable-precision DSP</li> <li>Native support for up to three signal processing precision levels<br/>(three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same<br/>variable-precision DSP block</li> <li>64-bit accumulator and cascade</li> <li>Embedded internal coefficient memory</li> <li>Preadder/subtractor for improved efficiency</li> </ul> |  |  |
|                                                   | Memory controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support                                                                                                                                                                                                                                                                                                                   |  |  |
|                                                   | Embedded transceiver<br>I/OPCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with<br>multifunction support, endpoint, and root port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Clock networks                                    | <ul> <li>Up to 550 MHz global clock network</li> <li>Global, quadrant, and peripheral clock networks</li> <li>Clock networks that are not used can be powered down to reduce dynamic power</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Phase-locked loops<br>(PLLs)                      | <ul> <li>Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)</li> <li>Integer mode and fractional mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| FPGA General-purpose<br>I/Os (GPIOs)              | <ul> <li>875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter</li> <li>400 MHz/800 Mbps external memory interface</li> <li>On-chip termination (OCT)</li> <li>3.3 V support with up to 16 mA drive strength</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Low-power high-speed<br>serial interface          | <ul> <li>614 Mbps to 6.144 Gbps integrated transceiver speed</li> <li>Transmit pre-emphasis and receiver equalization</li> <li>Dynamic partial reconfiguration of individual channels</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| HPS<br>(Cyclone V SE, SX,<br>and ST devices only) | <ul> <li>Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing</li> <li>Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), 1<sup>2</sup>C interface, and up to 85 HPS GPIO interfaces</li> <li>System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers</li> <li>On-chip RAM and boot ROM</li> </ul> |                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | continued                                                                                                                                                                                                                                                                                                                                                               |  |  |

<sup>&</sup>lt;sup>(1)</sup> Contact Intel for availability.



## **Available Options**

#### Figure 2. Sample Ordering Code and Available Options for Cyclone V GX Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



## **Maximum Resources**

### Table 6. Maximum Resource Counts for Cyclone V GX Devices

| Reso                | ource        | Member Code |        |         |         |         |
|---------------------|--------------|-------------|--------|---------|---------|---------|
|                     |              | C3          | C4     | C5      | C7      | С9      |
| Logic Elements      | (LE) (K)     | 36          | 50     | 77      | 150     | 301     |
| ALM                 |              | 13,460      | 18,860 | 29,080  | 56,480  | 113,560 |
| Register            |              | 53,840      | 75,440 | 116,320 | 225,920 | 454,240 |
| Memory (Kb)         | M10K         | 1,350       | 2,500  | 4,460   | 6,860   | 12,200  |
|                     | MLAB         | 182         | 424    | 424     | 836     | 1,717   |
| Variable-precisio   | on DSP Block | 57          | 70     | 150     | 156     | 342     |
| 18 x 18 Multiplie   | er           | 114         | 140    | 300     | 312     | 684     |
| PLL                 |              | 4           | 6      | 6       | 7       | 8       |
| 3 Gbps Transcei     | ver          | 3           | 6      | 6       | 9       | 12      |
| GPIO <sup>(4)</sup> |              | 208         | 336    | 336     | 480     | 560     |
|                     | continued    |             |        |         |         |         |

<sup>&</sup>lt;sup>(4)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus<sup>®</sup> Prime software, the number of user I/Os includes transceiver I/Os.



## **Available Options**

### Figure 3. Sample Ordering Code and Available Options for Cyclone V GT Devices



#### **Maximum Resources**

#### Table 8. Maximum Resource Counts for Cyclone V GT Devices

| Resource                |             |         | Member Code |           |  |  |  |
|-------------------------|-------------|---------|-------------|-----------|--|--|--|
|                         |             | D5      | D7          | D9        |  |  |  |
| Logic Elements (LE) (K) |             | 77      | 150         | 301       |  |  |  |
| ALM                     |             | 29,080  | 56,480      | 113,560   |  |  |  |
| Register                |             | 116,320 | 225,920     | 454,240   |  |  |  |
| Memory (Kb)             | M10K        | 4,460   | 6,860       | 12,200    |  |  |  |
|                         | MLAB        | 424     | 836         | 1,717     |  |  |  |
| Variable-precision DS   | SP Block    | 150     | 156         | 342       |  |  |  |
| 18 x 18 Multiplier      |             | 300     | 312         | 684       |  |  |  |
| PLL                     |             | 6       | 7           | 8         |  |  |  |
| 6 Gbps Transceiver      |             | 6       | 9           | 12        |  |  |  |
| GPIO <sup>(5)</sup>     |             | 336     | 480         | 560       |  |  |  |
| LVDS                    | Transmitter | 84      | 120         | 140       |  |  |  |
|                         |             | •       | ·           | continued |  |  |  |

<sup>&</sup>lt;sup>(5)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.



## **Maximum Resources**

#### Table 10. Maximum Resource Counts for Cyclone V SE Devices

| Res                          | source           | Member Code              |                          |                      |                      |  |
|------------------------------|------------------|--------------------------|--------------------------|----------------------|----------------------|--|
|                              |                  | A2                       | A4                       | A5                   | A6                   |  |
| Logic Elements (LE) (K)      |                  | 25                       | 40                       | 85                   | 110                  |  |
| ALM                          |                  | 9,430                    | 15,880                   | 32,070               | 41,910               |  |
| Register                     |                  | 37,736                   | 60,376                   | 128,300              | 166,036              |  |
| Memory (Kb)                  | M10K             | 1,400                    | 2,700                    | 3,970                | 5,570                |  |
|                              | MLAB             | 138                      | 231                      | 480                  | 621                  |  |
| Variable-precision DSP Block |                  | 36                       | 84                       | 87                   | 112                  |  |
| 18 x 18 Multiplier           |                  | 72                       | 168                      | 174                  | 224                  |  |
| FPGA PLL                     |                  | 5                        | 5                        | 6                    | 6                    |  |
| HPS PLL                      |                  | 3                        | 3                        | 3                    | 3                    |  |
| FPGA GPIO                    |                  | 145                      | 145                      | 288                  | 288                  |  |
| HPS I/O                      |                  | 181                      | 181                      | 181                  | 181                  |  |
| LVDS                         | Transmitter      | 32                       | 32                       | 72                   | 72                   |  |
| Receiver                     |                  | 37                       | 37                       | 72                   | 72                   |  |
| FPGA Hard Memory Controller  |                  | 1                        | 1                        | 1                    | 1                    |  |
| HPS Hard Memory Controller   |                  | 1                        | 1                        | 1                    | 1                    |  |
| Arm Cortex-A9 N              | 1PCore Processor | Single- or dual-<br>core | Single- or dual-<br>core | Single- or dual-core | Single- or dual-core |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

## **Package Plan**

#### Table 11.Package Plan for Cyclone V SE Devices

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Member Code | U484<br>(19 mm) |         | U672<br>(23 mm) |         | F896<br>(31 mm) |         |
|-------------|-----------------|---------|-----------------|---------|-----------------|---------|
|             | FPGA GPIO       | HPS I/O | FPGA GPIO       | HPS I/O | FPGA GPIO       | HPS I/O |
| A2          | 66              | 151     | 145             | 181     | —               | —       |
| A4          | 66              | 151     | 145             | 181     | -               | -       |
| A5          | 66              | 151     | 145             | 181     | 288             | 181     |
| A6          | 66              | 151     | 145             | 181     | 288             | 181     |





## **Cyclone V SX**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V SX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.

## **Available Options**

#### Figure 5. Sample Ordering Code and Available Options for Cyclone V SX Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Cyclone V SE and SX low-power devices (L power option) offer 30% static power reduction for devices with 25K LE and 40K LE, and 20% static power reduction for devices with 85K LE and 110K LE.



#### **Maximum Resources**

#### Table 12. Maximum Resource Counts for Cyclone V SX Devices

| Resource Member Code |           |        |        |         |           |
|----------------------|-----------|--------|--------|---------|-----------|
|                      |           | C2     | C4     | C5      | C6        |
| Logic Elements (LE   | ) (К)     | 25     | 40     | 85      | 110       |
| ALM                  |           | 9,430  | 15,880 | 32,070  | 41,910    |
| Register             |           | 37,736 | 60,376 | 128,300 | 166,036   |
| Memory (Kb)          | M10K      | 1,400  | 2,700  | 3,970   | 5,570     |
|                      | MLAB      | 138    | 231    | 480     | 621       |
| Variable-precision   | DSP Block | 36     | 84     | 87      | 112       |
| 18 x 18 Multiplier   |           | 72     | 168    | 174     | 224       |
| FPGA PLL             |           | 5      | 5      | 6       | 6         |
|                      |           | •      | •      |         | continued |

|                             | Resource           | Member Code |           |           |           |  |  |
|-----------------------------|--------------------|-------------|-----------|-----------|-----------|--|--|
|                             |                    | C2          | C4        | C5        | C6        |  |  |
| HPS PLL                     |                    | 3           | 3         | 3         | 3         |  |  |
| 3 Gbps Transc               | eiver              | 6           | 6         | 9         | 9         |  |  |
| FPGA GPIO <sup>(8)</sup>    |                    | 145         | 145       | 288       | 288       |  |  |
| HPS I/O                     |                    | <b></b> 181 | 181       | 181       | 181       |  |  |
| LVDS                        | Transmitter        | 32          | 32        | 72        | 72        |  |  |
|                             | Receiver           | 37          | 37        | 72        | 72        |  |  |
| PCIe Hard IP                | Block              | 2           | 2         | 2 (9)     | 2 (9)     |  |  |
| FPGA Hard Memory Controller |                    | 1           | 1         | 1         | 1         |  |  |
| HPS Hard Memory Controller  |                    | 1           | 1         | 1         | 1         |  |  |
| Arm Cortex-A                | 9 MPCore Processor | Dual-core   | Dual-core | Dual-core | Dual-core |  |  |

#### **Related Information**

Product Selector Guide Provides the latest information about Intel products.

### **Available Options**

#### Figure 6. Sample Ordering Code and Available Options for Cyclone V ST Devices



## **Maximum Resources**

#### Table 14. Maximum Resource Counts for Cyclone V ST Devices

| Resource                     |             | Membe   | r Code    |
|------------------------------|-------------|---------|-----------|
|                              |             | D5      | D6        |
| Logic Elements (LE) (K)      |             | 85      | 110       |
| ALM                          |             | 32,070  | 41,910    |
| Register                     |             | 128,300 | 166,036   |
| Memory (Kb)                  | M10K        | 3,970   | 5,570     |
|                              | MLAB        | 480     | 621       |
| Variable-precision DSP Block |             | 87      | 112       |
| 18 x 18 Multiplier           |             | 174     | 224       |
| FPGA PLL                     |             | 6       | 6         |
| HPS PLL                      |             | 3       | 3         |
| 6.144 Gbps Transceiver       |             | 9       | 9         |
| FPGA GPIO <sup>(10)</sup>    |             | 288     | 288       |
| HPS I/O                      |             | 181     | 181       |
| LVDS                         | Transmitter | 72      | 72        |
|                              |             |         | continued |

| Variant      | Member<br>Code | Variable-<br>precision | Indepen<br>Multi    | dent Input and<br>plications Ope | 18 x 18<br>Multiplier | 18 x 18<br>Multiplier |                                |
|--------------|----------------|------------------------|---------------------|----------------------------------|-----------------------|-----------------------|--------------------------------|
|              |                | DSP Block              | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier            | 27 x 27<br>Multiplier | Adder Mode            | Summed<br>with 36 bit<br>Input |
|              | C6             | 112                    | 336                 | 224                              | 112                   | 112                   | 112                            |
| Cyclone V ST | D5             | 87                     | 261                 | 174                              | 87                    | 87                    | 87                             |
|              | D6             | 112                    | 336                 | 224                              | 112                   | 112                   | 112                            |



## **Power Management**

Leveraging the FPGA architectural features, process technology advancements, and transceivers that are designed for power efficiency, the Cyclone V devices consume less power than previous generation Cyclone FPGAs:

- Total device core power consumption—less by up to 40%.
- Transceiver channel power consumption—less by up to 50%.

Additionally, Cyclone V devices contain several hard IP blocks that reduce logic resources and deliver substantial power savings of up to 25% less power than equivalent soft implementations.

# **Document Revision History for Cyclone V Device Overview**

| Document<br>Version | Changes                                                                                                                                                                                           |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2018.05.07          | <ul> <li>Added the low power option ("L" suffix) for Cyclone V SE and Cyclone V SX devices in the Sample<br/>Ordering Code and Available Options diagrams.</li> <li>Rebranded as Intel</li> </ul> |
|                     |                                                                                                                                                                                                   |

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2017 | 2017.12.18 | Updated ALM resources for Cyclone V E, Cyclone V SE, Cyclone V SX, and Cyclone V ST devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| June 2016     | 2016.06.10 | Updated Cyclone V GT speed grade to $-7$ in Sample Ordering Code and Available Options for Cyclone V GT Devices diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| December 2015 | 2015.12.21 | <ul> <li>Added descriptions to package plan tables for Cyclone V GT and ST devices.</li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| June 2015     | 2015.06.12 | <ul> <li>Replaced a note to partial reconfiguration feature. Note: The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Altera sales representatives.</li> <li>Updated logic elements (LE) (K) for the following devices: <ul> <li>Cyclone V E A7: Updated from 149.5 to 150</li> <li>Cyclone V GX C3: Updated from 149.5 to 36</li> <li>Cyclone V GX C7: Updated from 149.7 to 150</li> <li>Cyclone V GT D7: Updated from 149.5 to 150</li> </ul> </li> <li>Updated MLAB (Kb) in Maximum Resource Counts for Cyclone V GX Devices table as follows: <ul> <li>Cyclone V GX C3: Updated from 291 to 182</li> <li>Cyclone V GX C4: Updated from 678 to 424</li> <li>Cyclone V GX C7: Updated from 1,338 to 836</li> <li>Cyclone V GX C9: Updated from 1,717</li> </ul> </li> </ul> |
|               | 1          | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



#### Figure 10. Device Chip Overview for Cyclone V GX and GT Devices

The figure shows a Cyclone V FPGA with transceivers. Different Cyclone V devices may have a different floorplans than the one shown here.



## **PMA Features**

To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip—ensuring optimal signal integrity. For the transceivers, you can use the channel PLL of an unused receiver PMA as an additional transmit PLL.

#### Table 22. PMA Features of the Transceivers in Cyclone V Devices

| Features                                        | Capability                                                                                                                        |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Backplane support                               | Driving capability up to 6.144 Gbps                                                                                               |
| PLL-based clock recovery                        | Superior jitter tolerance                                                                                                         |
| Programmable deserialization and word alignment | Flexible deserialization width and configurable word alignment pattern                                                            |
| Equalization and pre-emphasis                   | <ul> <li>Up to 14.37 dB of pre-emphasis and up to 4.7 dB of equalization</li> <li>No decision feedback equalizer (DFE)</li> </ul> |
| Ring oscillator transmit PLLs                   | 614 Mbps to 6.144 Gbps                                                                                                            |
| Input reference clock range                     | 20 MHz to 400 MHz                                                                                                                 |
| Transceiver dynamic reconfiguration             | Allows the reconfiguration of a single channel without affecting the operation of other channels                                  |