Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 18480 | | Number of Logic Elements/Cells | 49000 | | Total RAM Bits | 3464192 | | Number of I/O | 224 | | Number of Gates | - | | Voltage - Supply | 1.07V ~ 1.13V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 484-BGA | | Supplier Device Package | 484-FBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5cefa4f23c6n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Summary of Cyclone V Features** Table 2. **Summary of Features for Cyclone V Devices** | Feature | | Description | | | |---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Technology | <ul><li>TSMC's 28-nm low-p</li><li>1.1 V core voltage</li></ul> | ower (28LP) process technology | | | | Packaging | Wirebond low-haloge Multiple device densi<br>different device dens RoHS-compliant and | ities with compatible package footprints for seamless migration between sities | | | | High-performance<br>FPGA fabric | Enhanced 8-input ALM v | vith four registers | | | | Internal memory<br>blocks | , | (b) memory blocks with soft error correction code (ECC) block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% memory | | | | Embedded Hard IP<br>blocks | Variable-precision DSP | <ul> <li>Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block</li> <li>64-bit accumulator and cascade</li> <li>Embedded internal coefficient memory</li> <li>Preadder/subtractor for improved efficiency</li> </ul> | | | | | Memory controller | DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support | | | | | Embedded transceiver I/O | PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port | | | | Clock networks | , , , | ll clock network<br>d peripheral clock networks<br>are not used can be powered down to reduce dynamic power | | | | Phase-locked loops<br>(PLLs) | Precision clock synth Integer mode and fra | esis, clock delay compensation, and zero delay buffering (ZDB) actional mode | | | | FPGA General-purpose<br>I/Os (GPIOs) | 400 MHz/800 Mbps 6 On-chip termination | cond (Mbps) LVDS receiver and 840 Mbps LVDS transmitter external memory interface (OCT) p to 16 mA drive strength | | | | Low-power high-speed serial interface | Transmit pre-emphase | Sbps integrated transceiver speed sis and receiver equalization infiguration of individual channels | | | | HPS<br>(Cyclone V SE, SX,<br>and ST devices only) | <ul> <li>Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing</li> <li>Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I<sup>2</sup>C interface, and up to 85 HPS GPIO interfaces</li> <li>System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers</li> </ul> | | | | | | On-chip RAM and bo | | | | | | | continued | | | <sup>(1)</sup> Contact Intel for availability. ### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. # **Package Plan** **Table 5.** Package Plan for Cyclone V E Devices | Member<br>Code | M383<br>(13 mm) | M484<br>(15 mm) | U324<br>(15 mm) | F256<br>(17 mm) | U484<br>(19 mm) | F484<br>(23 mm) | F672<br>(27 mm) | F896<br>(31 mm) | |----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | | GPIO | A2 | 223 | _ | 176 | 128 | 224 | 224 | _ | _ | | A4 | 223 | _ | 176 | 128 | 224 | 224 | _ | _ | | A5 | 175 | _ | _ | _ | 224 | 240 | _ | _ | | A7 | _ | 240 | _ | _ | 240 | 240 | 336 | 480 | | A9 | _ | _ | _ | _ | 240 | 224 | 336 | 480 | # **Cyclone V GX** This section provides the available options, maximum resource counts, and package plan for the Cyclone V GX devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*. # **Related Information** **Product Selector Guide** Provides the latest information about Intel products. # **Available Options** ### Figure 2. Sample Ordering Code and Available Options for Cyclone V GX Devices The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. # **Maximum Resources** **Table 6.** Maximum Resource Counts for Cyclone V GX Devices | Resource | | | Member Code | | | | | | | |---------------------|-------------|--------|-------------|---------|---------|-----------|--|--|--| | | | С3 | C4 | C5 | C7 | С9 | | | | | Logic Elements ( | (LE) (K) | 36 | 50 | 77 | 150 | 301 | | | | | ALM | | 13,460 | 18,860 | 29,080 | 56,480 | 113,560 | | | | | Register | | 53,840 | 75,440 | 116,320 | 225,920 | 454,240 | | | | | Memory (Kb) | M10K | 1,350 | 2,500 | 4,460 | 6,860 | 12,200 | | | | | | MLAB | 182 | 424 | 424 | 836 | 1,717 | | | | | Variable-precision | n DSP Block | 57 | 70 | 150 | 156 | 342 | | | | | 18 x 18 Multiplie | er | 114 | 140 | 300 | 312 | 684 | | | | | PLL | | 4 | 6 | 6 | 7 | 8 | | | | | 3 Gbps Transceiver | | 3 | 6 | 6 | 9 | 12 | | | | | GPIO <sup>(4)</sup> | | 208 | 336 | 336 | 480 | 560 | | | | | | | • | ' | | ' | continued | | | | <sup>(4)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus® Prime software, the number of user I/Os includes transceiver I/Os. ### CV-51001 | 2018.05.07 | Resource | | Member Code | | | | | | | |------------------------|-------------|-------------|----|-----------|-----|-----------|--|--| | | | С3 | C4 | <b>C5</b> | С7 | <b>C9</b> | | | | LVDS | Transmitter | 52 | 84 | 84 | 120 | 140 | | | | | Receiver | 52 | 84 | 84 | 120 | 140 | | | | PCIe Hard IP Block | | 1 | 2 | 2 | 2 | 2 | | | | Hard Memory Controller | | 1 | 2 | 2 | 2 | 2 | | | ### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. # **Package Plan** **Table 7.** Package Plan for Cyclone V GX Devices | Member<br>Code | M3<br>(11) | | M3<br>(13 i | | M4<br>(15 i | | U3<br>(15 i | | U4<br>(19 i | | |----------------|------------|------|-------------|------|-------------|------|-------------|------|-------------|------| | | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | | C3 | _ | _ | _ | _ | _ | _ | 144 | 3 | 208 | 3 | | C4 | 129 | 4 | 175 | 6 | _ | _ | _ | _ | 224 | 6 | | C5 | 129 | 4 | 175 | 6 | _ | _ | _ | _ | 224 | 6 | | C7 | _ | _ | _ | _ | 240 | 3 | _ | _ | 240 | 6 | | С9 | _ | _ | _ | _ | _ | _ | _ | _ | 240 | 5 | | Member<br>Code | F4<br>(23 i | | F672<br>(27 mm) | | F896<br>(31 mm) | | F1152<br>(35 mm) | | |----------------|-------------|------|-----------------|------|-----------------|------|------------------|------| | | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | | С3 | 208 | 3 | _ | _ | _ | _ | _ | _ | | C4 | 240 | 6 | 336 | 6 | _ | _ | _ | _ | | C5 | 240 | 6 | 336 | 6 | _ | _ | _ | _ | | C7 | 240 | 6 | 336 | 9 | 480 | 9 | _ | _ | | С9 | 224 | 6 | 336 | 9 | 480 | 12 | 560 | 12 | # **Cyclone V GT** This section provides the available options, maximum resource counts, and package plan for the Cyclone V GT devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*. ### **Related Information** Product Selector Guide Provides the latest information about Intel products. # **Available Options** Figure 3. Sample Ordering Code and Available Options for Cyclone V GT Devices ### **Maximum Resources** **Table 8.** Maximum Resource Counts for Cyclone V GT Devices | Resource | | | <b>Member Code</b> | | |-----------------------|---------|---------|--------------------|-----------| | | | D5 | D7 | D9 | | Logic Elements (LE) ( | K) | 77 | 150 | 301 | | ALM | | 29,080 | 56,480 | 113,560 | | Register | | 116,320 | 225,920 | 454,240 | | Memory (Kb) | M10K | 4,460 | 6,860 | 12,200 | | | MLAB | 424 | 836 | 1,717 | | Variable-precision DS | P Block | 150 | 156 | 342 | | 18 x 18 Multiplier | | 300 | 312 | 684 | | PLL | | 6 | 7 | 8 | | 6 Gbps Transceiver | | 6 | 9 | 12 | | GPIO <sup>(5)</sup> | | 336 | 480 | 560 | | LVDS Transmitter | | 84 | 120 | 140 | | | , | • | | continued | <sup>(5)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. | Resource | | Member Code | | | | | | |----------------------------|-----------------------------|-------------|-----------|------------------|-----------|--|--| | | | C2 | C4 | C5 | C6 | | | | HPS PLL | | 3 | 3 | 3 | 3 | | | | 3 Gbps Transceive | r | 6 | 6 | 9 | 9 | | | | FPGA GPIO (8) | | 145 | 145 | 288 | 288 | | | | HPS I/O | HPS I/O | | 181 | 181 | 181 | | | | LVDS | Transmitter | 32 | 32 | 72 | 72 | | | | | Receiver | 37 | 37 | 72 | 72 | | | | PCIe Hard IP Block | < | 2 | 2 | 2 <sup>(9)</sup> | 2 (9) | | | | FPGA Hard Memor | FPGA Hard Memory Controller | | 1 | 1 | 1 | | | | HPS Hard Memory Controller | | 1 | 1 | 1 | 1 | | | | Arm Cortex-A9 MF | Core Processor | Dual-core | Dual-core | Dual-core | Dual-core | | | ### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. # **Package Plan** **Table 13.** Package Plan for Cyclone V SX Devices The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os. | Member Code | U672<br>(23 mm) | | | F896<br>(31 mm) | | | |-------------|-----------------|---------|------|-----------------|---------|------| | | FPGA GPIO | HPS I/O | XCVR | FPGA GPIO | HPS I/O | XCVR | | C2 | 145 | 181 | 6 | _ | _ | _ | | C4 | 145 | 181 | 6 | _ | _ | _ | | C5 | 145 | 181 | 6 | 288 | 181 | 9 | | C6 | 145 | 181 | 6 | 288 | 181 | 9 | # **Cyclone V ST** This section provides the available options, maximum resource counts, and package plan for the Cyclone V ST devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*. <sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(9) 1</sup> PCIe Hard IP Block in U672 package. #### **Related Information** #### **Product Selector Guide** Provides the latest information about Intel products. # **Available Options** Figure 6. Sample Ordering Code and Available Options for Cyclone V ST Devices ## **Maximum Resources** **Table 14.** Maximum Resource Counts for Cyclone V ST Devices | Reso | ource | Membe | r Code | |------------------------------|-------|---------|-----------| | | | D5 | D6 | | Logic Elements (LE) (K) | | 85 | 110 | | ALM | | 32,070 | 41,910 | | Register | | 128,300 | 166,036 | | Memory (Kb) | M10K | 3,970 | 5,570 | | | MLAB | 480 | 621 | | Variable-precision DSP Block | | 87 | 112 | | 18 x 18 Multiplier | | 174 | 224 | | FPGA PLL | | 6 | 6 | | HPS PLL | | 3 | 3 | | 6.144 Gbps Transceiver | | 9 | 9 | | FPGA GPIO <sup>(10)</sup> | | 288 | 288 | | HPS I/O | | 181 | 181 | | LVDS Transmitter | | 72 | 72 | | | | | continued | <sup>(10)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. #### CV-51001 | 2018.05.07 | Reso | urce | Member Code | | | |-----------------------------|----------|-------------|-----------|--| | | | D5 | D6 | | | | Receiver | | 72 | | | PCIe Hard IP Block | | 2 | 2 | | | FPGA Hard Memory Controller | | 1 | 1 | | | HPS Hard Memory Controller | | 1 | 1 | | | Arm Cortex-A9 MPCore Proces | sor | Dual-core | Dual-core | | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ## **Package Plan** # Table 15. Package Plan for Cyclone V ST Devices - The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os. - Transceiver counts shown are for transceiver ≤5 Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone V Device Handbook Volume 2: Transceivers. | Member Code | F896<br>(31 mm) | | | | | |-------------|-----------------|---------|--------|--|--| | | FPGA GPIO | HPS I/O | XCVR | | | | D5 | 288 | 181 | 9 (11) | | | | D6 | 288 | 181 | 9 (11) | | | ### **Related Information** 6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers Provides more information about 6 Gbps transceiver channel count. <sup>(11)</sup> If you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to seven full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels. # I/O Vertical Migration for Cyclone V Devices ## Figure 7. Vertical Migration Capability Across Cyclone V Device Packages and Densities The arrows indicate the vertical migration paths. The devices included in each vertical migration path are shaded. You can also migrate your design across device densities in the same package option if the devices have the same dedicated pins, configuration pins, and power pins. You can achieve the vertical migration shaded in red if you use only up to 175 GPIOs for the M383 package, and 138 GPIOs for the U672 package. These migration paths are not shown in the Intel Quartus Prime software Pin Migration View. Note: To verify the pin migration compatibility, use the Pin Migration View window in the Intel Quartus Prime software Pin Planner. # **Adaptive Logic Module** Cyclone V devices use a 28 nm ALM as the basic building block of the logic fabric. The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations. Table 16. Variable-Precision DSP Block Configurations for Cyclone V Devices | Usage Example | Multiplier Size (Bit) | DSP Block Resource | |---------------------------------------------------------|-----------------------------|--------------------| | Low precision fixed point for video applications | Three 9 x 9 | 1 | | Medium precision fixed point in FIR filters | Two 18 x 18 | 1 | | FIR filters and general DSP usage | Two 18 x 18 with accumulate | 1 | | High precision fixed- or floating-point implementations | One 27 x 27 with accumulate | 1 | You can configure each DSP block during compilation as independent three 9 $\times$ 9, two 18 $\times$ 18, or one 27 $\times$ 27 multipliers. With a dedicated 64 bit cascade bus, you can cascade multiple variable-precision DSP blocks to implement even higher precision DSP functions efficiently. **Table 17.** Number of Multipliers in Cyclone V Devices The table lists the variable-precision DSP resources by bit precision for each Cyclone V device. | Variant | Member<br>Code | Variable-<br>precision<br>DSP Block | | Independent Input and Output<br>Multiplications Operator | | | 18 x 18<br>Multiplier<br>Adder | |--------------|----------------|-------------------------------------|---------------------|----------------------------------------------------------|-----------------------|------------|--------------------------------| | | | | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier | 27 x 27<br>Multiplier | Adder Mode | Summed<br>with 36 bit<br>Input | | Cyclone V E | A2 | 25 | 75 | 50 | 25 | 25 | 25 | | | A4 | 66 | 198 | 132 | 66 | 66 | 66 | | | A5 | 150 | 450 | 300 | 150 | 150 | 150 | | | A7 | 156 | 468 | 312 | 156 | 156 | 156 | | | A9 | 342 | 1,026 | 684 | 342 | 342 | 342 | | Cyclone V | C3 | 57 | 171 | 114 | 57 | 57 | 57 | | GX | C4 | 70 | 210 | 140 | 70 | 70 | 70 | | | C5 | 150 | 450 | 300 | 150 | 150 | 150 | | | C7 | 156 | 468 | 312 | 156 | 156 | 156 | | | C9 | 342 | 1,026 | 684 | 342 | 342 | 342 | | Cyclone V GT | D5 | 150 | 450 | 300 | 150 | 150 | 150 | | | D7 | 156 | 468 | 312 | 156 | 156 | 156 | | | D9 | 342 | 1,026 | 684 | 342 | 342 | 342 | | Cyclone V SE | A2 | 36 | 108 | 72 | 36 | 36 | 36 | | | A4 | 84 | 252 | 168 | 84 | 84 | 84 | | | A5 | 87 | 261 | 174 | 87 | 87 | 87 | | | A6 | 112 | 336 | 224 | 112 | 112 | 112 | | Cyclone V SX | C2 | 36 | 108 | 72 | 36 | 36 | 36 | | | C4 | 84 | 252 | 168 | 84 | 84 | 84 | | | C5 | 87 | 261 | 174 | 87 | 87 | 87 | | | | | | | | | continued | | Variant | Member<br>Code | Variable-<br>precision<br>DSP Block | | dent Input and plications Ope | 18 x 18<br>Multiplier | 18 x 18<br>Multiplier<br>Adder | | |--------------|----------------|-------------------------------------|---------------------|-------------------------------|-----------------------|--------------------------------|--------------------------------| | | | DSP Block | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier | 27 x 27<br>Multiplier | Adder Mode | Summed<br>with 36 bit<br>Input | | | C6 | 112 | 336 | 224 | 112 | 112 | 112 | | Cyclone V ST | D5 | 87 | 261 | 174 | 87 | 87 | 87 | | | D6 | 112 | 336 | 224 | 112 | 112 | 112 | # **Embedded Memory Blocks** The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements. # **Types of Embedded Memory** The Cyclone V devices contain two types of memory blocks: - 10 Kb M10K blocks—blocks of dedicated memory resources. The M10K blocks are ideal for larger memory arrays while still providing a large number of independent ports. - 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Cyclone V devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB. # **Embedded Memory Capacity in Cyclone V Devices** Table 18. Embedded Memory Capacity and Distribution in Cyclone V Devices | | Member | M1 | ОК | ML | Total RAM Bit | | |--------------|--------|-------|--------------|-------|---------------|-----------| | Variant | Code | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb) | | Cyclone V E | A2 | 176 | 1,760 | 314 | 196 | 1,956 | | | A4 | 308 | 3,080 | 485 | 303 | 3,383 | | | A5 | 446 | 4,460 | 679 | 424 | 4,884 | | | A7 | 686 | 6,860 | 1338 | 836 | 7,696 | | | A9 | 1,220 | 12,200 | 2748 | 1,717 | 13,917 | | Cyclone V GX | C3 | 135 | 1,350 | 291 | 182 | 1,532 | | | C4 | 250 | 2,500 | 678 | 424 | 2,924 | | | C5 | 446 | 4,460 | 678 | 424 | 4,884 | | | C7 | 686 | 6,860 | 1338 | 836 | 7,696 | | | C9 | 1,220 | 12,200 | 2748 | 1,717 | 13,917 | | | | | | | | continued | # **External Memory Performance** # Table 20. External Memory Interface Performance in Cyclone V Devices The maximum and minimum operating frequencies depend on the memory interface standards and the supported delay-locked loop (DLL) frequency listed in the device datasheet. | Interface | Voltage | Maximum Fre | Minimum Frequency | | | |--------------|---------|-----------------|-------------------|-------|--| | | (V) | Hard Controller | Soft Controller | (MHz) | | | DDR3 SDRAM | 1.5 | 400 | 303 | 303 | | | | 1.35 | 400 | 303 | 303 | | | DDR2 SDRAM | 1.8 | 400 | 300 | 167 | | | LPDDR2 SDRAM | 1.2 | 333 | 300 | 167 | | #### **Related Information** #### External Memory Interface Spec Estimator For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool. # **HPS External Memory Performance** ### **Table 21. HPS External Memory Interface Performance** The hard processor system (HPS) is available in Cyclone V SoC devices only. | Interface | Voltage (V) | HPS Hard Controller (MHz) | |--------------|-------------|---------------------------| | DDR3 SDRAM | 1.5 | 400 | | | 1.35 | 400 | | DDR2 SDRAM | 1.8 | 400 | | LPDDR2 SDRAM | 1.2 | 333 | #### **Related Information** # External Memory Interface Spec Estimator For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool. ## **Low-Power Serial Transceivers** Cyclone V devices deliver the industry's lowest power 6.144 Gbps transceivers at an estimated 88 mW maximum power consumption per channel. Cyclone V transceivers are designed to be compliant with a wide range of protocols and data rates. ## **Transceiver Channels** The transceivers are positioned on the left outer edge of the device. The transceiver channels consist of the physical medium attachment (PMA), physical coding sublayer (PCS), and clock networks. Figure 10. Device Chip Overview for Cyclone V GX and GT Devices The figure shows a Cyclone V FPGA with transceivers. Different Cyclone V devices may have a different floorplans than the one shown here. ## **PMA Features** To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip—ensuring optimal signal integrity. For the transceivers, you can use the channel PLL of an unused receiver PMA as an additional transmit PLL. Table 22. PMA Features of the Transceivers in Cyclone V Devices | Features | Capability | |-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | Backplane support | Driving capability up to 6.144 Gbps | | PLL-based clock recovery | Superior jitter tolerance | | Programmable deserialization and word alignment | Flexible deserialization width and configurable word alignment pattern | | Equalization and pre-emphasis | <ul> <li>Up to 14.37 dB of pre-emphasis and up to 4.7 dB of equalization</li> <li>No decision feedback equalizer (DFE)</li> </ul> | | Ring oscillator transmit PLLs | 614 Mbps to 6.144 Gbps | | Input reference clock range | 20 MHz to 400 MHz | | Transceiver dynamic reconfiguration | Allows the reconfiguration of a single channel without affecting the operation of other channels | ### **PCS Features** The Cyclone V core logic connects to the PCS through an 8, 10, 16, 20, 32, or 40 bit interface, depending on the transceiver data rate and protocol. Cyclone V devices contain PCS hard IP to support PCIe Gen1 and Gen2, Gbps Ethernet (GbE), Serial RapidIO<sup>®</sup> (SRIO), and Common Public Radio Interface (CPRI). Most of the standard and proprietary protocols from 614 Mbps to 6.144 Gbps are supported. **Table 23.** Transceiver PCS Features for Cyclone V Devices | PCS Support | Data Rates<br>(Gbps) | Transmitter Data Path Feature | Receiver Data Path Feature | |--------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-Gbps and 6-Gbps Basic | 0.614 to 6.144 | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> <li>Transmitter bit-slip</li> </ul> | <ul> <li>Word aligner</li> <li>Deskew FIFO</li> <li>Rate-match FIFO</li> <li>8B/10B decoder</li> <li>Byte deserializer</li> <li>Byte ordering</li> <li>Receiver phase compensation FIFO</li> </ul> | | PCIe Gen1<br>(x1, x2, x4) | 2.5 and 5.0 | Dedicated PCIe PHY IP core PIPE 2.0 interface to the core logic | Dedicated PCIe PHY IP core PIPE 2.0 interface to the core logic | | PCIe Gen2<br>( x1, x2, x4) <sup>(12)</sup> | | logic | logic | | GbE | 1.25 | Custom PHY IP core with preset feature GbE transmitter synchronization state machine | Custom PHY IP core with preset feature GbE receiver synchronization state machine | | XAUI (13) | 3.125 | Dedicated XAUI PHY IP core | Dedicated XAUI PHY IP core | | HiGig | 3.75 | XAUI synchronization state<br>machine for bonding four<br>channels | XAUI synchronization state<br>machine for realigning four<br>channels | | SRIO 1.3 and 2.1 | 1.25 to 3.125 | Custom PHY IP core with preset feature SRIO version 2.1-compliant x2 and x4 channel bonding | Custom PHY IP core with preset feature SRIO version 2.1-compliant x2 and x4 deskew state machine | | SDI, SD/HD, and 3G-SDI | 0.27 <sup>(14)</sup> , 1.485,<br>and 2.97 | Custom PHY IP core with preset feature | Custom PHY IP core with preset feature | | JESD204A | 0.3125 <sup>(15)</sup> to<br>3.125 | | | | | , | | continued | <sup>(12)</sup> PCIe Gen2 is supported for Cyclone V GT and ST devices. The PCIe Gen2 x4 support is PCIe-compatible. <sup>(13)</sup> XAUI is supported through the soft PCS. $<sup>^{(14)}</sup>$ The 0.27-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric. <sup>(15)</sup> The 0.3125-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric. | PCS Support | Data Rates<br>(Gbps) | Transmitter Data Path Feature | Receiver Data Path Feature | |---------------------------------|----------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Serial ATA Gen1 and Gen2 | 1.5 and 3.0 | Custom PHY IP core with preset feature Electrical idle | Custom PHY IP core with preset feature Signal detect Wider spread of asynchronous SSC | | CPRI 4.1 <sup>(16)</sup> | 0.6144 to 6.144 | Dedicated deterministic latency PHY IP core | Dedicated deterministic latency PHY IP core | | OBSAI RP3 | 0.768 to 3.072 | Transmitter (TX) manual bit-slip<br>mode | Receiver (RX) deterministic latency state machine | | V-by-One HS | Up to 3.75 | Custom PHY IP core | Custom PHY IP core | | DisplayPort 1.2 <sup>(17)</sup> | 1.62 and 2.7 | | Wider spread of asynchronous SSC | # **SoC with HPS** Each SoC combines an FPGA fabric and an HPS in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways: - Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor - Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard - Extends the product life and revenue through in-field hardware and software updates # **HPS Features** The HPS consists of a dual-core Arm Cortex-A9 MPCore processor, a rich set of peripherals, and a shared multiport SDRAM memory controller, as shown in the following figure. <sup>(16)</sup> High-voltage output mode (1000-BASE-CX) is not supported. <sup>(17)</sup> Pending characterization. Apart from lowering cost and power consumption, partial reconfiguration increases the effective logic density of the device because placing device functions that do not operate simultaneously is not necessary. Instead, you can store these functions in external memory and load them whenever the functions are required. This capability reduces the size of the device because it allows multiple applications on a single device—saving the board space and reducing the power consumption. Intel simplifies the time-intensive task of partial reconfiguration by building this capability on top of the proven incremental compile and design flow in the Intel Quartus Prime design software. With the Intel solution, you do not need to know all the intricate device architecture details to perform a partial reconfiguration. Partial reconfiguration is supported through the FPP x16 configuration interface. You can seamlessly use partial reconfiguration in tandem with dynamic reconfiguration to enable simultaneous partial reconfiguration of both the device core and transceivers. # **Enhanced Configuration and Configuration via Protocol** Cyclone V devices support $1.8\ V$ , $2.5\ V$ , $3.0\ V$ , and $3.3\ V$ programming voltages and several configuration schemes. Table 24. Configuration Schemes and Features Supported by Cyclone V Devices | Mode | Data<br>Width | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps) | Decompressi<br>on | Design<br>Security | Partial<br>Reconfigurat<br>ion <sup>(18)</sup> | Remote<br>System<br>Update | |----------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------------------|--------------------|------------------------------------------------|----------------------------| | AS through the EPCS and EPCQ serial configuration device | 1 bit, 4<br>bits | 100 | _ | Yes | Yes | _ | Yes | | PS through CPLD or external microcontroller | 1 bit | 125 | 125 | Yes | Yes | _ | _ | | FPP | 8 bits | 125 | _ | Yes | Yes | _ | Parallel flash | | | 16 bits | 125 | _ | Yes | Yes | Yes | loader | | CvP (PCIe) | x1, x2,<br>and x4<br>lanes | _ | _ | Yes | Yes | Yes | _ | | JTAG | 1 bit | 33 | 33 | _ | - | _ | _ | Instead of using an external flash or ROM, you can configure the Cyclone V devices through PCIe using CvP. The CvP mode offers the fastest configuration rate and flexibility with the easy-to-use PCIe hard IP block interface. The Cyclone V CvP implementation conforms to the PCIe 100 ms power-up-to-active time requirement. ## **Related Information** Configuration via Protocol (CvP) Implementation in Intel FPGAs User Guide Provides more information about CvP. <sup>(18)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. # **Power Management** Leveraging the FPGA architectural features, process technology advancements, and transceivers that are designed for power efficiency, the Cyclone V devices consume less power than previous generation Cyclone FPGAs: - Total device core power consumption—less by up to 40%. - Transceiver channel power consumption—less by up to 50%. Additionally, Cyclone V devices contain several hard IP blocks that reduce logic resources and deliver substantial power savings of up to 25% less power than equivalent soft implementations. # **Document Revision History for Cyclone V Device Overview** | Document<br>Version | Changes | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2018.05.07 | <ul> <li>Added the low power option ("L" suffix) for Cyclone V SE and Cyclone V SX devices in the Sample Ordering Code and Available Options diagrams.</li> <li>Rebranded as Intel.</li> </ul> | | Date | Version | Changes | |---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2017 | 2017.12.18 | Updated ALM resources for Cyclone V E, Cyclone V SE, Cyclone V SX, and Cyclone V ST devices. | | June 2016 | 2016.06.10 | Updated Cyclone V GT speed grade to -7 in Sample Ordering Code and Available Options for Cyclone V GT Devices diagram. | | December 2015 | 2015.12.21 | Added descriptions to package plan tables for Cyclone V GT and ST devices. Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i> . | | June 2015 | 2015.06.12 | Replaced a note to partial reconfiguration feature. Note: The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Altera sales representatives. Updated logic elements (LE) (K) for the following devices: Cyclone V E A7: Updated from 149.5 to 150 Cyclone V GX C3: Updated from 35.5 to 36 Cyclone V GX C7: Updated from 149.7 to 150 Cyclone V GT D7: Updated from 149.5 to 150 Updated MLAB (Kb) in Maximum Resource Counts for Cyclone V GX Devices table as follows: Cyclone V GX C3: Updated from 291 to 182 Cyclone V GX C4: Updated from 678 to 424 Cyclone V GX C5: Updated from 678 to 424 Cyclone V GX C7: Updated from 1,338 to 836 Cyclone V GX C9: Updated from 2,748 to 1,717 | | | 1 | continued | | Date | Version | Changes | |--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated MLAB RAM Bit (Kb) in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows: <ul> <li>Cyclone V GX C3: Updated from 181 to 182</li> <li>Cyclone V GX C4: Updated from 295 to 424</li> </ul> </li> <li>Updated Total RAM Bit (Kb) in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows: <ul> <li>Cyclone V GX C3: Updated from 1,531 to 1,532</li> <li>Cyclone V GX C4: Updated from 2,795 to 2,924</li> </ul> </li> <li>Updated MLAB Block count in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows: <ul> <li>Cyclone V GX C4: Updated from 472 to 678</li> <li>Cyclone V GX C5: Updated from 679 to 678</li> </ul> </li> </ul> | | March 2015 | 2015.03.31 | Added internal scrubbing feature under configuration in Summary of Features for Cyclone V Devices table. Added optional suffix "SC: Internal scrubbing support" to the following diagrams: — Sample Ordering Code and Available Options for Cyclone V E Devices — Sample Ordering Code and Available Options for Cyclone V GX Devices — Sample Ordering Code and Available Options for Cyclone V SE Devices — Sample Ordering Code and Available Options for Cyclone V SX Devices | | January 2015 | 2015.01.23 | <ul> <li>Updated Sample Ordering Code and Available Options for Cyclone V ST Devices figure because Cyclone V ST devices are only available in I temperature grade and -7 speed grade.</li> <li>Operating Temperature: Removed C and A temperature grades</li> <li>FPGA Fabric Speed Grade: Removed -6 and -8 speed grades</li> <li>Updated the transceiver specification for Cyclone V ST from 5 Gbps to 6.144 Gbps:</li> <li>Device Variants for the Cyclone V Device Family table</li> <li>Sample Ordering Code and Available Options for Cyclone V ST Devices figure</li> <li>Maximum Resource Counts for Cyclone V ST Devices</li> <li>Updated Maximum Resource Counts for Cyclone V GX Devices table for Cyclone V GX G3 devices.</li> <li>Logic elements (LE) (K): Updated from 35.7 to 35.5</li> <li>Variable-precision DSP block: Updated from 51 to 57</li> <li>18 x 18 multiplier: Updated from 102 to 114</li> <li>Updated Number of Multipliers in Cyclone V Devices table for Cyclone V GX G3 devices.</li> <li>Variableprecision DSP Block: Updated from 51 to 57</li> <li>9 x 9 Multiplier: Updated from 153 to 171</li> <li>18 x 18 Multiplier: Updated from 102 to 114</li> <li>27 x 27 Multiplier: Updated from 51 to 57</li> <li>18 x 18 Multiplier Adder Mode: Updated from 51 to 57</li> <li>18 x 18 Multiplier Adder Summed with 36 bit Input: Updated from 51 to 57</li> <li>Updated Embedded Memory Capacity and Distribution in Cyclone V Devices table for Cyclone V GX G3 devices.</li> <li>M10K Block: Updated from 119 to 135</li> <li>M10K RAM bit (Kb): Updated from 1,190 to 1,350</li> <li>MLAB BAM bit (Kb): Updated from 159 to 181</li> <li>Total RAM bit (Kb): Updated from 1,349 to 1,531</li> </ul> | | October 2014 | 2014.10.06 | Added a footnote to the "Transceiver PCS Features for Cyclone V Devices" table to show that PCIe Gen2 is supported for Cyclone V GT and ST devices. | | | | continued | | Date | Version | Changes | |---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated HPS I/O for U484 (19 mm) in Table 11 with '151' for A2, A4, A5 and A6.</li> <li>Updated Memory (Kb) for Maximum Resource Counts for Cyclone V SE A4 and A6, SX C4 and C6, ST D6 devices.</li> <li>Updated FPGA PLL for Maximum Resource Counts for Cyclone V SE A2, SX C2, devices.</li> <li>Removed '36 x 36' from the Variable-Precision DSP Block.</li> <li>Updated Variable-precision DSP Blocks and 18 x 18 Multiplier for Maximum Resource Counts for Cyclone V SX C4 device.</li> <li>Updated the HPS I/O counts for Cyclone V SE, SX, and ST devices.</li> <li>Updated Figure 7 which shows the I/O vertical migration table.</li> <li>Updated Table 17 for Cyclone V SX C4 device.</li> <li>Updated Embedded Memory Capacity and Distribution table for Cyclone V SE A4 and A6, SX C4 and C6, ST D6 devices.</li> <li>Removed 'Counter reconfiguration' from the PLL Features.</li> <li>Updated Low-Power Serial Transceivers by replacing 5 Gbps with 6.144 Gbps.</li> <li>Removed 'Distributed Memory' symbol.</li> <li>Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.</li> <li>Updated Capability in Table 22 of Ring oscillator transmit PLLs with 6.144 Gbps.</li> <li>Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.</li> <li>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.</li> <li>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.</li> <li>Clarified that partial reconfiguration is an advanced feature. Contact Altera for support of the feature.</li> </ul> | | December 2012 | 2012.12.28 | <ul> <li>Updated the pin counts for the MBGA packages.</li> <li>Updated the GPIO and transceiver counts for the MBGA packages.</li> <li>Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX C9, and GT D9 devices.</li> <li>Updated the vertical migration table for vertical migration of the U484 packages.</li> <li>Updated the MLAB supported programmable widths at 32 bits depth.</li> </ul> | | November 2012 | 2012.11.19 | <ul> <li>Added new MBGA packages and additional U484 packages for Cyclone V E, GX, and GT.</li> <li>Added ordering code for five-transceiver devices for Cyclone V GT and ST.</li> <li>Updated the vertical migration table to add MBGA packages.</li> <li>Added performance information for HPS memory controller.</li> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> </ul> | | July 2012 | 2.1 | Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible) | | June 2012 | 2.0 | <ul> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table 10, Table 11, Table 12, Table 13, Table 14, Table 17, and Table 18.</li> </ul> | # CV-51001 | 2018.05.07 | Date | Version | Changes | |---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated Figure 1, Figure 2, Figure 3, Figure 4, Figure 5, Figure 6, and Figure 10.</li> <li>Updated the "FPGA Configuration and Processor Booting" and "Hardware and Software Development" sections.</li> <li>Text edits throughout the document.</li> </ul> | | February 2012 | 1.2 | <ul> <li>Updated Table 1-2, Table 1-3, and Table 1-6.</li> <li>Updated "Cyclone V Family Plan" on page 1-4 and "Clock Networks and PLL Clock Sources" on page 1-15.</li> <li>Updated Figure 1-1 and Figure 1-6.</li> </ul> | | November 2011 | 1.1 | <ul> <li>Updated Table 1-1, Table 1-2, Table 1-3, Table 1-4, Table 1-5, and Table 1-6.</li> <li>Updated Figure 1-4, Figure 1-5, Figure 1-6, Figure 1-7, and Figure 1-8.</li> <li>Updated "System Peripherals" on page 1-18, "HPS-FPGA AXI Bridges" on page 1-19, "HPS SDRAM Controller Subsystem" on page 1-19, "FPGA Configuration and Processor Booting" on page 1-19, and "Hardware and Software Development" on page 1-20.</li> <li>Minor text edits.</li> </ul> | | October 2011 | 1.0 | Initial release. |