



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                         |
|--------------------------------|---------------------------------------------------------|
| Product Status                 | Active                                                  |
| Number of LABs/CLBs            | 56480                                                   |
| Number of Logic Elements/Cells | 149500                                                  |
| Total RAM Bits                 | 7880704                                                 |
| Number of I/O                  | 240                                                     |
| Number of Gates                | -                                                       |
| Voltage - Supply               | 1.07V ~ 1.13V                                           |
| Mounting Type                  | Surface Mount                                           |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                      |
| Package / Case                 | 484-LFBGA                                               |
| Supplier Device Package        | 484-MBGA (15x15)                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5cefa7m15i7n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Contents**

| Cyclone | V Device Overview                                      | . 3 |
|---------|--------------------------------------------------------|-----|
| Ke      | ey Advantages of Cyclone V Devices                     | . 3 |
| Su      | ummary of Cyclone V Features                           | .4  |
|         | vclone V Device Variants and Packages                  |     |
| •       | Cyclone V E                                            |     |
|         | Cyclone V GX                                           | . 7 |
|         | Cyclone V GT                                           |     |
|         | Cyclone V SE                                           |     |
|         | Cyclone V SX                                           |     |
|         | Cyclone V ST                                           |     |
| I/0     | O Vertical Migration for Cyclone V Devices             |     |
| -       | daptive Logic Module                                   |     |
|         | riable-Precision DSP Block                             |     |
| En      | nbedded Memory Blocks                                  | 21  |
|         | Types of Embedded Memory                               |     |
|         | Embedded Memory Capacity in Cyclone V Devices          |     |
|         | Embedded Memory Configurations                         | 22  |
| Cle     | ock Networks and PLL Clock Sources                     | 22  |
| FP      | PGA General Purpose I/O                                | 23  |
| PC      | CIe Gen1 and Gen2 Hard IP                              | 24  |
| Ex      | ternal Memory Interface                                | 24  |
|         | Hard and Soft Memory Controllers                       |     |
|         | External Memory Performance                            |     |
|         | HPS External Memory Performance                        |     |
| Lo      | w-Power Serial Transceivers                            |     |
|         | Transceiver Channels                                   |     |
|         | PMA Features                                           |     |
|         | PCS Features                                           |     |
| Sc      | oC with HPS                                            |     |
|         | HPS Features                                           |     |
|         | FPGA Configuration and Processor Booting               |     |
|         | Hardware and Software Development                      |     |
| Dy      | namic and Partial Reconfiguration                      |     |
|         | Dynamic Reconfiguration                                |     |
|         | Partial Reconfiguration                                |     |
|         | hanced Configuration and Configuration via Protocol    |     |
|         | wer Management                                         |     |
| Do      | ocument Revision History for Cyclone V Device Overview | 33  |



## **Summary of Cyclone V Features**

**Summary of Features for Cyclone V Devices** Table 2.

| Feature                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                    |  |  |  |  |  |
|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Technology                                        | TSMC's 28-nm low-p 1.1 V core voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | , , , , , , , , , , , , , , , , , , , ,                                                                                            |  |  |  |  |  |
| Packaging                                         | Multiple device densi<br>different device densi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Multiple device densities with compatible package footprints for seamless migration between different device densities             |  |  |  |  |  |
| High-performance<br>FPGA fabric                   | Enhanced 8-input ALM v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | vith four registers                                                                                                                |  |  |  |  |  |
| Internal memory<br>blocks                         | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (b) memory blocks with soft error correction code (ECC) block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% memory |  |  |  |  |  |
| Embedded Hard IP<br>blocks                        | Native support for up to three signal processing precision leve (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the sal variable-precision DSP block     64-bit accumulator and cascade     Embedded internal coefficient memory     Preadder/subtractor for improved efficiency                                                                                                                                                                                                                                                                    |                                                                                                                                    |  |  |  |  |  |
|                                                   | Memory controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support                                                                              |  |  |  |  |  |
|                                                   | Embedded transceiver I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port                     |  |  |  |  |  |
| Clock networks                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ol clock network<br>d peripheral clock networks<br>are not used can be powered down to reduce dynamic power                        |  |  |  |  |  |
| Phase-locked loops<br>(PLLs)                      | Precision clock synth     Integer mode and from                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | esis, clock delay compensation, and zero delay buffering (ZDB) actional mode                                                       |  |  |  |  |  |
| FPGA General-purpose<br>I/Os (GPIOs)              | 400 MHz/800 Mbps 6     On-chip termination                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | cond (Mbps) LVDS receiver and 840 Mbps LVDS transmitter<br>external memory interface<br>(OCT)<br>p to 16 mA drive strength         |  |  |  |  |  |
| Low-power high-speed serial interface             | <ul> <li>614 Mbps to 6.144 Gbps integrated transceiver speed</li> <li>Transmit pre-emphasis and receiver equalization</li> <li>Dynamic partial reconfiguration of individual channels</li> </ul>                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                    |  |  |  |  |  |
| HPS<br>(Cyclone V SE, SX,<br>and ST devices only) | <ul> <li>Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing</li> <li>Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I<sup>2</sup>C interface, and up to 85 HPS GPIO interfaces</li> </ul> |                                                                                                                                    |  |  |  |  |  |
|                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -general-purpose timers, watchdog timers, direct memory access (DMA)<br>iguration manager, and clock and reset managers<br>ot ROM  |  |  |  |  |  |
|                                                   | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | continued                                                                                                                          |  |  |  |  |  |

<sup>(1)</sup> Contact Intel for availability.



| Feature       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | <ul> <li>HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa</li> <li>FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller</li> <li>Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage</li> </ul>                    |
| Configuration | <ul> <li>Tamper protection—comprehensive design protection to protect your valuable IP investments</li> <li>Enhanced advanced encryption standard (AES) design security features</li> <li>CvP</li> <li>Dynamic reconfiguration of the FPGA</li> <li>Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options</li> <li>Internal scrubbing (2)</li> <li>Partial reconfiguration (3)</li> </ul> |

## **Cyclone V Device Variants and Packages**

Table 3. Device Variants for the Cyclone V Device Family

| Variant      | Description                                                                                                          |
|--------------|----------------------------------------------------------------------------------------------------------------------|
| Cyclone V E  | Optimized for the lowest system cost and power requirement for a wide spectrum of general logic and DSP applications |
| Cyclone V GX | Optimized for the lowest cost and power requirement for 614 Mbps to 3.125 Gbps transceiver applications              |
| Cyclone V GT | The FPGA industry's lowest cost and lowest power requirement for 6.144 Gbps transceiver applications                 |
| Cyclone V SE | SoC with integrated Arm-based HPS                                                                                    |
| Cyclone V SX | SoC with integrated Arm-based HPS and 3.125 Gbps transceivers                                                        |
| Cyclone V ST | SoC with integrated Arm-based HPS and 6.144 Gbps transceivers                                                        |

## Cyclone V E

This section provides the available options, maximum resource counts, and package plan for the Cyclone V E devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Product Selector Guide.

#### **Related Information**

Product Selector Guide

Provides the latest information about Intel products.

<sup>(2)</sup> The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

<sup>(3)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel® sales representatives.



## **Available Options**

#### Figure 1. Sample Ordering Code and Available Options for Cyclone V E Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



## **Maximum Resources**

**Table 4.** Maximum Resource Counts for Cyclone V E Devices

| Resource           |                        |        |        | Member Code |         |         |
|--------------------|------------------------|--------|--------|-------------|---------|---------|
|                    |                        | A2     | A4     | A5          | A7      | А9      |
| Logic Elements     | (LE) (K)               | 25     | 49     | 77          | 150     | 301     |
| ALM                |                        | 9,430  | 18,480 | 29,080      | 56,480  | 113,560 |
| Register           |                        | 37,736 | 73,920 | 116,320     | 225,920 | 454,240 |
| Memory (Kb)        | M10K                   | 1,760  | 3,080  | 4,460       | 6,860   | 12,200  |
|                    | MLAB                   | 196    | 303    | 424         | 836     | 1,717   |
| Variable-precision | on DSP Block           | 25     | 66     | 150         | 156     | 342     |
| 18 x 18 Multipli   | er                     | 50     | 132    | 300         | 312     | 684     |
| PLL                |                        | 4      | 4      | 6           | 7       | 8       |
| GPIO               |                        | 224    | 224    | 240         | 480     | 480     |
| LVDS               | Transmitter            | 56     | 56     | 60          | 120     | 120     |
|                    | Receiver               | 56     | 56     | 60          | 120     | 120     |
| Hard Memory C      | Hard Memory Controller |        | 1      | 2           | 2       | 2       |



#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices
Provides the number of LVDS channels in each device package.

## **Package Plan**

**Table 5.** Package Plan for Cyclone V E Devices

| Member<br>Code | M383<br>(13 mm) | M484<br>(15 mm) | U324<br>(15 mm) | F256<br>(17 mm) | U484<br>(19 mm) | F484<br>(23 mm) | F672<br>(27 mm) | F896<br>(31 mm) |
|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
|                | GPIO            |
| A2             | 223             | _               | 176             | 128             | 224             | 224             | _               | _               |
| A4             | 223             | _               | 176             | 128             | 224             | 224             | _               | _               |
| A5             | 175             | _               | _               | _               | 224             | 240             | _               | _               |
| A7             | _               | 240             | _               | _               | 240             | 240             | 336             | 480             |
| A9             | _               | _               | _               | _               | 240             | 224             | 336             | 480             |

## **Cyclone V GX**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

## **Related Information**

**Product Selector Guide** 

Provides the latest information about Intel products.

#### CV-51001 | 2018.05.07



| Resource               |             | Member Code |    |           |     |           |  |  |
|------------------------|-------------|-------------|----|-----------|-----|-----------|--|--|
|                        |             | С3          | C4 | <b>C5</b> | С7  | <b>C9</b> |  |  |
| LVDS                   | Transmitter | 52          | 84 | 84        | 120 | 140       |  |  |
|                        | Receiver    | 52          | 84 | 84        | 120 | 140       |  |  |
| PCIe Hard IP Block     |             | 1           | 2  | 2         | 2   | 2         |  |  |
| Hard Memory Controller |             | 1           | 2  | 2         | 2   | 2         |  |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

## **Package Plan**

**Table 7.** Package Plan for Cyclone V GX Devices

| Member<br>Code |      |      | M383<br>(13 mm) |      | M484<br>(15 mm) |      | U324<br>(15 mm) |      | U484<br>(19 mm) |      |
|----------------|------|------|-----------------|------|-----------------|------|-----------------|------|-----------------|------|
|                | GPIO | XCVR | GPIO            | XCVR | GPIO            | XCVR | GPIO            | XCVR | GPIO            | XCVR |
| C3             | _    | _    | _               | _    | _               | _    | 144             | 3    | 208             | 3    |
| C4             | 129  | 4    | 175             | 6    | _               | _    | _               | _    | 224             | 6    |
| C5             | 129  | 4    | 175             | 6    | _               | _    | _               | _    | 224             | 6    |
| C7             | _    | _    | _               | _    | 240             | 3    | _               | _    | 240             | 6    |
| C9             | _    | _    | _               | _    | _               | _    | _               | _    | 240             | 5    |

| Member<br>Code | F4<br>(23 i |      | F6<br>(27 I | 72<br>mm) | F896<br>(31 mm) |      | F1152<br>(35 mm) |      |
|----------------|-------------|------|-------------|-----------|-----------------|------|------------------|------|
|                | GPIO        | XCVR | GPIO        | XCVR      | GPIO            | XCVR | GPIO             | XCVR |
| C3             | 208         | 3    | _           | _         | _               | _    | _                | _    |
| C4             | 240         | 6    | 336         | 6         | _               | _    | _                | _    |
| C5             | 240         | 6    | 336         | 6         | _               | _    | _                | _    |
| C7             | 240         | 6    | 336         | 9         | 480             | 9    | _                | _    |
| С9             | 224         | 6    | 336         | 9         | 480             | 12   | 560              | 12   |

## **Cyclone V GT**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GT devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

Product Selector Guide

Provides the latest information about Intel products.



## **Available Options**

Figure 3. Sample Ordering Code and Available Options for Cyclone V GT Devices



#### **Maximum Resources**

**Table 8.** Maximum Resource Counts for Cyclone V GT Devices

| Resource              |             | Member Code |         |           |  |  |  |
|-----------------------|-------------|-------------|---------|-----------|--|--|--|
|                       |             | D5          | D7      | D9        |  |  |  |
| Logic Elements (LE) ( | K)          | 77          | 150     | 301       |  |  |  |
| ALM                   |             | 29,080      | 56,480  | 113,560   |  |  |  |
| Register              |             | 116,320     | 225,920 | 454,240   |  |  |  |
| Memory (Kb)           | M10K        | 4,460       | 6,860   | 12,200    |  |  |  |
|                       | MLAB        | 424         | 836     | 1,717     |  |  |  |
| Variable-precision DS | P Block     | 150         | 156     | 342       |  |  |  |
| 18 x 18 Multiplier    |             | 300         | 312     | 684       |  |  |  |
| PLL                   | L           |             | 7       | 8         |  |  |  |
| 6 Gbps Transceiver    |             | 6           | 9       | 12        |  |  |  |
| GPIO <sup>(5)</sup>   |             | 336         | 480     | 560       |  |  |  |
| LVDS                  | Transmitter | 84          | 120     | 140       |  |  |  |
|                       | ,           | •           |         | continued |  |  |  |

<sup>(5)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.



## **Maximum Resources**

Table 10. **Maximum Resource Counts for Cyclone V SE Devices** 

| Res                            | ource          |                          | Member Code              |                      |                      |  |  |  |  |
|--------------------------------|----------------|--------------------------|--------------------------|----------------------|----------------------|--|--|--|--|
|                                |                | A2                       | A4                       | A5                   | A6                   |  |  |  |  |
| Logic Elements (               | LE) (K)        | 25                       | 40                       | 85                   | 110                  |  |  |  |  |
| ALM                            |                | 9,430                    | 15,880                   | 32,070               | 41,910               |  |  |  |  |
| Register                       |                | 37,736                   | 60,376                   | 128,300              | 166,036              |  |  |  |  |
| Memory (Kb)                    | M10K           | 1,400                    | 2,700                    | 3,970                | 5,570                |  |  |  |  |
|                                | MLAB           | 138                      | 231                      | 480                  | 621                  |  |  |  |  |
| Variable-precisio              | n DSP Block    | 36                       | 84                       | 87                   | 112                  |  |  |  |  |
| 18 x 18 Multiplier             |                | 72                       | 168                      | 174                  | 224                  |  |  |  |  |
| FPGA PLL                       |                | 5                        | 5                        | 6                    | 6                    |  |  |  |  |
| HPS PLL                        |                | 3                        | 3                        | 3                    | 3                    |  |  |  |  |
| FPGA GPIO                      |                | 145                      | 145                      | 288                  | 288                  |  |  |  |  |
| HPS I/O                        |                | 181                      | 181                      | 181                  | 181                  |  |  |  |  |
| LVDS                           | Transmitter    | 32                       | 32                       | 72                   | 72                   |  |  |  |  |
| Receiver                       |                | 37                       | 37                       | 72                   | 72                   |  |  |  |  |
| FPGA Hard Memo                 | ory Controller | 1                        | 1                        | 1                    | 1                    |  |  |  |  |
| HPS Hard Memory Controller     |                | 1                        | 1                        | 1                    | 1                    |  |  |  |  |
| Arm Cortex-A9 MPCore Processor |                | Single- or dual-<br>core | Single- or dual-<br>core | Single- or dual-core | Single- or dual-core |  |  |  |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

## **Package Plan**

#### **Package Plan for Cyclone V SE Devices** Table 11.

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Member Code | U484<br>(19 mm) |         |           |         | F896<br>(31 mm) |         |
|-------------|-----------------|---------|-----------|---------|-----------------|---------|
|             | FPGA GPIO       | HPS I/O | FPGA GPIO | HPS I/O | FPGA GPIO       | HPS I/O |
| A2          | 66              | 151     | 145       | 181     | _               | _       |
| A4          | 66              | 151     | 145       | 181     | _               | _       |
| A5          | 66              | 151     | 145       | 181     | 288             | 181     |
| A6          | 66              | 151     | 145       | 181     | 288             | 181     |



#### **Related Information**

#### **Product Selector Guide**

Provides the latest information about Intel products.

## **Available Options**

Figure 6. Sample Ordering Code and Available Options for Cyclone V ST Devices



### **Maximum Resources**

**Table 14.** Maximum Resource Counts for Cyclone V ST Devices

| Reso                         | ource       | Membe   | r Code    |
|------------------------------|-------------|---------|-----------|
|                              |             | D5      | D6        |
| Logic Elements (LE) (K)      |             | 85      | 110       |
| ALM                          |             | 32,070  | 41,910    |
| Register                     |             | 128,300 | 166,036   |
| Memory (Kb)                  | M10K        | 3,970   | 5,570     |
|                              | MLAB        | 480     | 621       |
| Variable-precision DSP Block |             | 87      | 112       |
| 18 x 18 Multiplier           |             | 174     | 224       |
| FPGA PLL                     |             | 6       | 6         |
| HPS PLL                      |             | 3       | 3         |
| 6.144 Gbps Transceiver       |             | 9       | 9         |
| FPGA GPIO <sup>(10)</sup>    |             | 288     | 288       |
| HPS I/O                      |             | 181     | 181       |
| LVDS                         | Transmitter | 72      | 72        |
|                              |             |         | continued |

<sup>(10)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

#### CV-51001 | 2018.05.07



| Resource                    |                    | Member Code |           |  |
|-----------------------------|--------------------|-------------|-----------|--|
|                             |                    | D5          | D6        |  |
|                             | Receiver           | 72          | 72        |  |
| PCIe Hard IP Block          | PCIe Hard IP Block |             | 2         |  |
| FPGA Hard Memory Controller |                    | 1           | 1         |  |
| HPS Hard Memory Controller  |                    | 1           | 1         |  |
| Arm Cortex-A9 MPCore Proces | sor                | Dual-core   | Dual-core |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

### **Package Plan**

#### **Table 15.** Package Plan for Cyclone V ST Devices

- The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
- Transceiver counts shown are for transceiver ≤5 Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone V Device Handbook Volume 2: Transceivers.

| Member Code | F896<br>(31 mm) |         |        |  |
|-------------|-----------------|---------|--------|--|
|             | FPGA GPIO       | HPS I/O | XCVR   |  |
| D5          | 288             | 181     | 9 (11) |  |
| D6          | 288             | 181     | 9 (11) |  |

#### **Related Information**

6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers

Provides more information about 6 Gbps transceiver channel count.

<sup>(11)</sup> If you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to seven full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.



## I/O Vertical Migration for Cyclone V Devices

### Figure 7. Vertical Migration Capability Across Cyclone V Device Packages and Densities

The arrows indicate the vertical migration paths. The devices included in each vertical migration path are shaded. You can also migrate your design across device densities in the same package option if the devices have the same dedicated pins, configuration pins, and power pins.



You can achieve the vertical migration shaded in red if you use only up to 175 GPIOs for the M383 package, and 138 GPIOs for the U672 package. These migration paths are not shown in the Intel Quartus Prime software Pin Migration View.

Note:

To verify the pin migration compatibility, use the Pin Migration View window in the Intel Quartus Prime software Pin Planner.

## **Adaptive Logic Module**

Cyclone V devices use a 28 nm ALM as the basic building block of the logic fabric.

The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations.



Figure 8. ALM for Cyclone V Devices



You can configure up to 25% of the ALMs in the Cyclone V devices as distributed memory using MLABs.

#### **Related Information**

Embedded Memory Capacity in Cyclone V Devices on page 21 Lists the embedded memory capacity for each device.

## **Variable-Precision DSP Block**

Cyclone V devices feature a variable-precision DSP block that supports these features:

- Configurable to support signal processing precisions ranging from 9 x 9, 18 x 18 and 27 x 27 bits natively
- A 64-bit accumulator
- A hard preadder that is available in both 18- and 27-bit modes
- Cascaded output adders for efficient systolic finite impulse response (FIR) filters
- Internal coefficient register banks, 8 deep, for each multiplier in 18- or 27-bit mode
- Fully independent multiplier operation
- A second accumulator feedback register to accommodate complex multiplyaccumulate functions
- Fully independent Efficient support for single-precision floating point arithmetic
- The inferability of all modes by the Intel Quartus Prime design software



Table 16. Variable-Precision DSP Block Configurations for Cyclone V Devices

| Usage Example                                           | Multiplier Size (Bit)       | DSP Block Resource |
|---------------------------------------------------------|-----------------------------|--------------------|
| Low precision fixed point for video applications        | Three 9 x 9                 | 1                  |
| Medium precision fixed point in FIR filters             | Two 18 x 18                 | 1                  |
| FIR filters and general DSP usage                       | Two 18 x 18 with accumulate | 1                  |
| High precision fixed- or floating-point implementations | One 27 x 27 with accumulate | 1                  |

You can configure each DSP block during compilation as independent three 9  $\times$  9, two 18  $\times$  18, or one 27  $\times$  27 multipliers. With a dedicated 64 bit cascade bus, you can cascade multiple variable-precision DSP blocks to implement even higher precision DSP functions efficiently.

**Table 17.** Number of Multipliers in Cyclone V Devices

The table lists the variable-precision DSP resources by bit precision for each Cyclone V device.

| Variant Member<br>Code |           | Variable-<br>precision<br>DSP Block |                       |                       | dent Input and Output<br>plications Operator |                                | 18 x 18<br>Multiplier<br>Adder |
|------------------------|-----------|-------------------------------------|-----------------------|-----------------------|----------------------------------------------|--------------------------------|--------------------------------|
|                        | DSP Block | 9 x 9<br>Multiplier                 | 18 x 18<br>Multiplier | 27 x 27<br>Multiplier | Adder Mode                                   | Summed<br>with 36 bit<br>Input |                                |
| Cyclone V E            | A2        | 25                                  | 75                    | 50                    | 25                                           | 25                             | 25                             |
|                        | A4        | 66                                  | 198                   | 132                   | 66                                           | 66                             | 66                             |
|                        | A5        | 150                                 | 450                   | 300                   | 150                                          | 150                            | 150                            |
|                        | A7        | 156                                 | 468                   | 312                   | 156                                          | 156                            | 156                            |
|                        | A9        | 342                                 | 1,026                 | 684                   | 342                                          | 342                            | 342                            |
| Cyclone V              | C3        | 57                                  | 171                   | 114                   | 57                                           | 57                             | 57                             |
| GX                     | C4        | 70                                  | 210                   | 140                   | 70                                           | 70                             | 70                             |
|                        | C5        | 150                                 | 450                   | 300                   | 150                                          | 150                            | 150                            |
|                        | C7        | 156                                 | 468                   | 312                   | 156                                          | 156                            | 156                            |
|                        | C9        | 342                                 | 1,026                 | 684                   | 342                                          | 342                            | 342                            |
| Cyclone V GT           | D5        | 150                                 | 450                   | 300                   | 150                                          | 150                            | 150                            |
|                        | D7        | 156                                 | 468                   | 312                   | 156                                          | 156                            | 156                            |
|                        | D9        | 342                                 | 1,026                 | 684                   | 342                                          | 342                            | 342                            |
| Cyclone V SE           | A2        | 36                                  | 108                   | 72                    | 36                                           | 36                             | 36                             |
|                        | A4        | 84                                  | 252                   | 168                   | 84                                           | 84                             | 84                             |
|                        | A5        | 87                                  | 261                   | 174                   | 87                                           | 87                             | 87                             |
|                        | A6        | 112                                 | 336                   | 224                   | 112                                          | 112                            | 112                            |
| Cyclone V SX           | C2        | 36                                  | 108                   | 72                    | 36                                           | 36                             | 36                             |
|                        | C4        | 84                                  | 252                   | 168                   | 84                                           | 84                             | 84                             |
|                        | C5        | 87                                  | 261                   | 174                   | 87                                           | 87                             | 87                             |
|                        |           |                                     |                       |                       |                                              |                                | continued                      |



| Variant      | Member<br>Code | Variable-<br>precision<br>DSP Block | cision Multiplications Operator |                       |                       | 18 x 18<br>Multiplier | 18 x 18<br>Multiplier                   |
|--------------|----------------|-------------------------------------|---------------------------------|-----------------------|-----------------------|-----------------------|-----------------------------------------|
|              |                | DSP Block                           | 9 x 9<br>Multiplier             | 18 x 18<br>Multiplier | 27 x 27<br>Multiplier | Adder Mode            | Adder<br>Summed<br>with 36 bit<br>Input |
|              | C6             | 112                                 | 336                             | 224                   | 112                   | 112                   | 112                                     |
| Cyclone V ST | D5             | 87                                  | 261                             | 174                   | 87                    | 87                    | 87                                      |
|              | D6             | 112                                 | 336                             | 224                   | 112                   | 112                   | 112                                     |

## **Embedded Memory Blocks**

The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements.

## **Types of Embedded Memory**

The Cyclone V devices contain two types of memory blocks:

- 10 Kb M10K blocks—blocks of dedicated memory resources. The M10K blocks are ideal for larger memory arrays while still providing a large number of independent ports.
- 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Cyclone V devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB.

## **Embedded Memory Capacity in Cyclone V Devices**

Table 18. Embedded Memory Capacity and Distribution in Cyclone V Devices

|              | Member | M1    | ОК           | ML    | MLAB         |                       |
|--------------|--------|-------|--------------|-------|--------------|-----------------------|
| Variant      |        | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | Total RAM Bit<br>(Kb) |
| Cyclone V E  | A2     | 176   | 1,760        | 314   | 196          | 1,956                 |
|              | A4     | 308   | 3,080        | 485   | 303          | 3,383                 |
|              | A5     | 446   | 4,460        | 679   | 424          | 4,884                 |
|              | A7     | 686   | 6,860        | 1338  | 836          | 7,696                 |
|              | A9     | 1,220 | 12,200       | 2748  | 1,717        | 13,917                |
| Cyclone V GX | C3     | 135   | 1,350        | 291   | 182          | 1,532                 |
|              | C4     | 250   | 2,500        | 678   | 424          | 2,924                 |
|              | C5     | 446   | 4,460        | 678   | 424          | 4,884                 |
|              | C7     | 686   | 6,860        | 1338  | 836          | 7,696                 |
|              | C9     | 1,220 | 12,200       | 2748  | 1,717        | 13,917                |
|              |        |       |              |       |              | continued             |



|              | Member |       | M10K         |       | MLAB         |                    |
|--------------|--------|-------|--------------|-------|--------------|--------------------|
| Variant      | Code   | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | Total RAM Bit (Kb) |
| Cyclone V GT | D5     | 446   | 4,460        | 679   | 424          | 4,884              |
|              | D7     | 686   | 6,860        | 1338  | 836          | 7,696              |
|              | D9     | 1,220 | 12,200       | 2748  | 1,717        | 13,917             |
| Cyclone V SE | A2     | 140   | 1,400        | 221   | 138          | 1,538              |
|              | A4     | 270   | 2,700        | 370   | 231          | 2,460              |
|              | A5     | 397   | 3,970        | 768   | 480          | 4,450              |
|              | A6     | 553   | 5,530        | 994   | 621          | 6,151              |
| Cyclone V SX | C2     | 140   | 1,400        | 221   | 138          | 1,538              |
|              | C4     | 270   | 2,700        | 370   | 231          | 2,460              |
|              | C5     | 397   | 3,970        | 768   | 480          | 4,450              |
|              | C6     | 553   | 5,530        | 994   | 621          | 6,151              |
| Cyclone V ST | D5     | 397   | 3,970        | 768   | 480          | 4,450              |
|              | D6     | 553   | 5,530        | 994   | 621          | 6,151              |

## **Embedded Memory Configurations**

#### Table 19. Supported Embedded Memory Block Configurations for Cyclone V Devices

This table lists the maximum configurations supported for the embedded memory blocks. The information is applicable only to the single-port RAM and ROM modes.

| Memory Block | Depth (bits) | Programmable Width |
|--------------|--------------|--------------------|
| MLAB         | 32           | x16, x18, or x20   |
| M10K         | 256          | x40 or x32         |
|              | 512          | x20 or x16         |
|              | 1K           | x10 or x8          |
|              | 2K           | x5 or x4           |
|              | 4K           | x2                 |
|              | 8K           | ×1                 |

## **Clock Networks and PLL Clock Sources**

550 MHz Cyclone V devices have 16 global clock networks capable of up to operation. The clock network architecture is based on Intel's global, quadrant, and peripheral clock structure. This clock structure is supported by dedicated clock input pins and fractional PLLs.

Note:

To reduce power consumption, the Intel Quartus Prime software identifies all unused sections of the clock network and powers them down.



#### **PCS Features**

The Cyclone V core logic connects to the PCS through an 8, 10, 16, 20, 32, or 40 bit interface, depending on the transceiver data rate and protocol. Cyclone V devices contain PCS hard IP to support PCIe Gen1 and Gen2, Gbps Ethernet (GbE), Serial RapidIO<sup>®</sup> (SRIO), and Common Public Radio Interface (CPRI).

Most of the standard and proprietary protocols from 614 Mbps to 6.144 Gbps are supported.

**Table 23.** Transceiver PCS Features for Cyclone V Devices

| PCS Support                                | Data Rates<br>(Gbps)                      | Transmitter Data Path Feature                                                                                              | Receiver Data Path Feature                                                                                                                                                                         |
|--------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-Gbps and 6-Gbps Basic                    | 0.614 to 6.144                            | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> <li>Transmitter bit-slip</li> </ul> | <ul> <li>Word aligner</li> <li>Deskew FIFO</li> <li>Rate-match FIFO</li> <li>8B/10B decoder</li> <li>Byte deserializer</li> <li>Byte ordering</li> <li>Receiver phase compensation FIFO</li> </ul> |
| PCIe Gen1<br>(x1, x2, x4)                  | 2.5 and 5.0                               | Dedicated PCIe PHY IP core     PIPE 2.0 interface to the core logic                                                        | Dedicated PCIe PHY IP core     PIPE 2.0 interface to the core logic                                                                                                                                |
| PCIe Gen2<br>( x1, x2, x4) <sup>(12)</sup> |                                           | logic                                                                                                                      | logic                                                                                                                                                                                              |
| GbE                                        | 1.25                                      | Custom PHY IP core with preset feature     GbE transmitter synchronization state machine                                   | Custom PHY IP core with preset feature     GbE receiver synchronization state machine                                                                                                              |
| XAUI (13)                                  | 3.125                                     | Dedicated XAUI PHY IP core                                                                                                 | Dedicated XAUI PHY IP core                                                                                                                                                                         |
| HiGig                                      | 3.75                                      | XAUI synchronization state<br>machine for bonding four<br>channels                                                         | XAUI synchronization state<br>machine for realigning four<br>channels                                                                                                                              |
| SRIO 1.3 and 2.1                           | 1.25 to 3.125                             | Custom PHY IP core with preset feature     SRIO version 2.1-compliant x2 and x4 channel bonding                            | Custom PHY IP core with preset feature     SRIO version 2.1-compliant x2 and x4 deskew state machine                                                                                               |
| SDI, SD/HD, and 3G-SDI                     | 0.27 <sup>(14)</sup> , 1.485,<br>and 2.97 | Custom PHY IP core with preset feature                                                                                     | Custom PHY IP core with preset feature                                                                                                                                                             |
| JESD204A                                   | 0.3125 <sup>(15)</sup> to<br>3.125        |                                                                                                                            |                                                                                                                                                                                                    |
|                                            | ,                                         |                                                                                                                            | continued                                                                                                                                                                                          |

<sup>(12)</sup> PCIe Gen2 is supported for Cyclone V GT and ST devices. The PCIe Gen2 x4 support is PCIe-compatible.

<sup>(13)</sup> XAUI is supported through the soft PCS.

 $<sup>^{(14)}</sup>$  The 0.27-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric.

<sup>(15)</sup> The 0.3125-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric.



| PCS Support                     | Data Rates<br>(Gbps) | Transmitter Data Path Feature                              | Receiver Data Path Feature                                                                    |
|---------------------------------|----------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| Serial ATA Gen1 and Gen2        | 1.5 and 3.0          | Custom PHY IP core with preset feature     Electrical idle | Custom PHY IP core with preset feature     Signal detect     Wider spread of asynchronous SSC |
| CPRI 4.1 <sup>(16)</sup>        | 0.6144 to 6.144      | Dedicated deterministic latency     PHY IP core            | Dedicated deterministic latency     PHY IP core                                               |
| OBSAI RP3                       | 0.768 to 3.072       | Transmitter (TX) manual bit-slip<br>mode                   | Receiver (RX) deterministic latency state machine                                             |
| V-by-One HS                     | Up to 3.75           | Custom PHY IP core                                         | Custom PHY IP core                                                                            |
| DisplayPort 1.2 <sup>(17)</sup> | 1.62 and 2.7         |                                                            | Wider spread of asynchronous SSC                                                              |

## **SoC with HPS**

Each SoC combines an FPGA fabric and an HPS in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways:

- Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor
- Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard
- Extends the product life and revenue through in-field hardware and software updates

## **HPS Features**

The HPS consists of a dual-core Arm Cortex-A9 MPCore processor, a rich set of peripherals, and a shared multiport SDRAM memory controller, as shown in the following figure.

<sup>(16)</sup> High-voltage output mode (1000-BASE-CX) is not supported.

<sup>(17)</sup> Pending characterization.

CV-51001 | 2018.05.07



Note:

Although the FPGA fabric and HPS are on separate power domains, the HPS must remain powered up during operation while the FPGA fabric can be powered up or down as required.

#### **Related Information**

Cyclone V Device Family Pin Connection Guidelines

Provides detailed information about power supply pin connection guidelines and power regulator sharing.

## **Hardware and Software Development**

For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer (Standard) system integration tool in the Intel Quartus Prime software.

For software development, the Arm-based SoC devices inherit the rich software development ecosystem available for the Arm Cortex-A9 MPCore processor. The software development process for Intel SoCs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux, VxWorks<sup>®</sup>, and other operating systems is available for the SoCs. For more information on the operating systems support availability, contact the Intel sales team.

You can begin device-specific firmware and software development on the Intel SoC Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board that runs on a PC. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware.

#### **Related Information**

International Altera Sales Support Offices

## **Dynamic and Partial Reconfiguration**

The Cyclone V devices support dynamic reconfiguration and partial reconfiguration.

### **Dynamic Reconfiguration**

The dynamic reconfiguration feature allows you to dynamically change the transceiver data rates, PMA settings, or protocols of a channel, without affecting data transfer on adjacent channels. This feature is ideal for applications that require on-the-fly multiprotocol or multirate support. You can reconfigure the PMA and PCS blocks with dynamic reconfiguration.

## **Partial Reconfiguration**

Note:

The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Partial reconfiguration allows you to reconfigure part of the device while other sections of the device remain operational. This capability is important in systems with critical uptime requirements because it allows you to make updates or adjust functionality without disrupting services.



| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2014     | 2014.07.07 | Updated the I/O vertical migration figure to clarify the migration capability of Cyclone V SE and SX devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| December 2013 | 2013.12.26 | <ul> <li>Cyclone V SE and SX devices.</li> <li>Corrected single or dual-core ARM Cortex-A9 MPCore processor-up to 925 MHz from 800 MHz.</li> <li>Removed "Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migration tables.</li> <li>Removed the note "The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os." for GPIOs in the Maximum Resource Counts table for Cyclone V E and SE.</li> <li>Added link to Altera Product Selector for each device variant.</li> <li>Updated Embedded Hard IPs for Cyclone V GT devices to indicate Maximum 2 hard PCIe and 2 hard memory controllers.</li> <li>Added leaded package options.</li> <li>Removed the note "The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs." for all PLLs in the Maximum Resource Counts table.</li> <li>Corrected max LVDS counts for transmitter and receiver for Cyclone V E A5 device from 84 to 60.</li> <li>Corrected max LVDS counts for transmitter and receiver for Cyclone V E A9 device from 140 to 120.</li> <li>Corrected variable-precision DSP block, 27 x 27 multiplier, 18 x 18 multiplier adder mode and 18 x 18 multiplier adder summed with 36 bit input for Cyclone V SE devices from 58 to 84.</li> <li>Corrected 18 x 18 multiplier for Cyclone V SE devices from 174 to 252.</li> <li>Corrected LVDS transmitter for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 31 to 32.</li> <li>Corrected LVDS receiver for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 37.</li> <li>Corrected transceiver speed grade for Cyclone V ST devices ordering code from 4 to 5.</li> <li>Updated the DDR3 SDRAM for the maximum frequency's soft controller and the minimum frequency from 300 to 303 for voltage 1.35v.</li> <li>Added links to Altera's External Memory Spec Estimator tool to the topics</li> </ul> |
|               |            | <ul> <li>listing the external memory interface performance.</li> <li>Corrected XAUI is supported through the soft PCS in the PCS features for Cyclone V.</li> <li>Added decompression support for the CvP configuration mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|               |            | Added decompression support for the CVF configuration mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| May 2013      | 2013.05.06 | <ul> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topics for easy reference.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|               |            | <ul> <li>Corrected the title to the PCIe hard IP topic. Cyclone V devices support only PCIe Gen1 and Gen2.</li> <li>Updated Supporting Feature in Table 1 of Increased bandwidth capacity to</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|               |            | '6.144 Gbps'.  • Updated Description in Table 2 of Low-power high-speed serial interface to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|               |            | '6.144 Gbps'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|               |            | <ul> <li>Updated Description in Table 3 of Cyclone V GT to '6.144 Gbps'.</li> <li>Updated the M386 package to M383 for Figure 1, Figure 2 and Figure 3.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|               |            | <ul> <li>Updated Figure 2 and Figure 3 for Transceiver Count by adding 'F : 4'.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|               |            | <ul> <li>Updated LVDS in the Maximum Resource Counts tables to include<br/>Transmitter and Receiver values.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|               |            | Updated the package plan with M383 for the Cyclone V E device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|               |            | <ul> <li>Removed the M301 and M383 packages from the Cyclone V GX C4 device.</li> <li>Updated the GPIO count to '129' for the M301 package of the Cyclone V GX C5 device.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|               |            | Updated 5 Gbps to '6.144 Gbps' forCyclone V GT device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|               | <b>'</b>   | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |            | <ul> <li>Updated HPS I/O for U484 (19 mm) in Table 11 with '151' for A2, A4, A5 and A6.</li> <li>Updated Memory (Kb) for Maximum Resource Counts for Cyclone V SE A4 and A6, SX C4 and C6, ST D6 devices.</li> <li>Updated FPGA PLL for Maximum Resource Counts for Cyclone V SE A2, SX C2, devices.</li> <li>Removed '36 x 36' from the Variable-Precision DSP Block.</li> <li>Updated Variable-precision DSP Blocks and 18 x 18 Multiplier for Maximum Resource Counts for Cyclone V SX C4 device.</li> <li>Updated the HPS I/O counts for Cyclone V SE, SX, and ST devices.</li> <li>Updated Figure 7 which shows the I/O vertical migration table.</li> <li>Updated Table 17 for Cyclone V SX C4 device.</li> <li>Updated Embedded Memory Capacity and Distribution table for Cyclone V SE A4 and A6, SX C4 and C6, ST D6 devices.</li> <li>Removed 'Counter reconfiguration' from the PLL Features.</li> <li>Updated Low-Power Serial Transceivers by replacing 5 Gbps with 6.144 Gbps.</li> <li>Removed 'Distributed Memory' symbol.</li> <li>Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.</li> <li>Updated Capability in Table 22 of Ring oscillator transmit PLLs with 6.144 Gbps.</li> <li>Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.</li> <li>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.</li> <li>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.</li> <li>Clarified that partial reconfiguration is an advanced feature. Contact Altera for support of the feature.</li> </ul> |
| December 2012 | 2012.12.28 | <ul> <li>Updated the pin counts for the MBGA packages.</li> <li>Updated the GPIO and transceiver counts for the MBGA packages.</li> <li>Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX C9, and GT D9 devices.</li> <li>Updated the vertical migration table for vertical migration of the U484 packages.</li> <li>Updated the MLAB supported programmable widths at 32 bits depth.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| November 2012 | 2012.11.19 | <ul> <li>Added new MBGA packages and additional U484 packages for Cyclone V E, GX, and GT.</li> <li>Added ordering code for five-transceiver devices for Cyclone V GT and ST.</li> <li>Updated the vertical migration table to add MBGA packages.</li> <li>Added performance information for HPS memory controller.</li> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| July 2012     | 2.1        | Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| June 2012     | 2.0        | <ul> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table 10, Table 11, Table 12, Table 13, Table 14, Table 17, and Table 18.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |