### Intel - 5CEFA9F23C8N Datasheet





Welcome to <u>E-XFL.COM</u>

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                         |
|--------------------------------|---------------------------------------------------------|
| Product Status                 | Active                                                  |
| Number of LABs/CLBs            | 113560                                                  |
| Number of Logic Elements/Cells | 301000                                                  |
| Total RAM Bits                 | 14251008                                                |
| Number of I/O                  | 224                                                     |
| Number of Gates                | -                                                       |
| Voltage - Supply               | 1.07V ~ 1.13V                                           |
| Mounting Type                  | Surface Mount                                           |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                         |
| Package / Case                 | 484-BGA                                                 |
| Supplier Device Package        | 484-FBGA (23x23)                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5cefa9f23c8n |
|                                |                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Cyclone V Device Overview**

The Cyclone<sup>®</sup> V devices are designed to simultaneously accommodate the shrinking power consumption, cost, and time-to-market requirements; and the increasing bandwidth requirements for high-volume and cost-sensitive applications.

Enhanced with integrated transceivers and hard memory controllers, the Cyclone V devices are suitable for applications in the industrial, wireless and wireline, military, and automotive markets.

### **Related Information**

Cyclone V Device Handbook: Known Issues Lists the planned updates to the Cyclone V Device Handbook chapters.

# **Key Advantages of Cyclone V Devices**

### Table 1. Key Advantages of the Cyclone V Device Family

| Advantage                                                                           | Supporting Feature                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lower power consumption                                                             | <ul> <li>Built on TSMC's 28 nm low-power (28LP) process technology and includes an abundance of hard intellectual property (IP) blocks</li> <li>Up to 40% lower power consumption than the previous generation device</li> </ul>                                               |
| Improved logic integration and differentiation capabilities                         | <ul> <li>8-input adaptive logic module (ALM)</li> <li>Up to 13.59 megabits (Mb) of embedded memory</li> <li>Variable-precision digital signal processing (DSP) blocks</li> </ul>                                                                                               |
| Increased bandwidth capacity                                                        | <ul><li>3.125 gigabits per second (Gbps) and 6.144 Gbps transceivers</li><li>Hard memory controllers</li></ul>                                                                                                                                                                 |
| Hard processor system (HPS)<br>with integrated Arm* Cortex*-A9<br>MPCore* processor | <ul> <li>Tight integration of a dual-core Arm Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Cyclone V system-on-a-chip (SoC)</li> <li>Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric</li> </ul> |
| Lowest system cost                                                                  | <ul> <li>Requires only two core voltages to operate</li> <li>Available in low-cost wirebond packaging</li> <li>Includes innovative features such as Configuration via Protocol (CvP) and partial reconfiguration</li> </ul>                                                    |

Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





## **Available Options**

### Figure 1. Sample Ordering Code and Available Options for Cyclone V E Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



### **Maximum Resources**

#### Table 4. Maximum Resource Counts for Cyclone V E Devices

| Res              | ource        |        |        | Member Code |         |         |
|------------------|--------------|--------|--------|-------------|---------|---------|
|                  |              | A2     | A4     | A5          | A7      | A9      |
| Logic Elements   | (LE) (K)     | 25     | 49     | 77          | 150     | 301     |
| ALM              |              | 9,430  | 18,480 | 29,080      | 56,480  | 113,560 |
| Register         |              | 37,736 | 73,920 | 116,320     | 225,920 | 454,240 |
| Memory (Kb)      | M10K         | 1,760  | 3,080  | 4,460       | 6,860   | 12,200  |
|                  | MLAB         | 196    | 303    | 424         | 836     | 1,717   |
| Variable-precisi | on DSP Block | 25     | 66     | 150         | 156     | 342     |
| 18 x 18 Multipli | er           | 50     | 132    | 300         | 312     | 684     |
| PLL              |              | 4      | 4      | 6           | 7       | 8       |
| GPIO             |              | 224    | 224    | 240         | 480     | 480     |
| LVDS             | Transmitter  | 56     | 56     | 60          | 120     | 120     |
|                  | Receiver     | 56     | 56     | 60          | 120     | 120     |
| Hard Memory C    | ontroller    | 1      | 1      | 2           | 2       | 2       |



### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

### **Package Plan**

#### Table 5. Package Plan for Cyclone V E Devices

| Member<br>Code | M383<br>(13 mm) | M484<br>(15 mm) | U324<br>(15 mm) | F256<br>(17 mm) | U484<br>(19 mm) | F484<br>(23 mm) | F672<br>(27 mm) | F896<br>(31 mm) |
|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
|                | GPIO            |
| A2             | 223             | -               | 176             | 128             | 224             | 224             | -               | _               |
| A4             | 223             | -               | 176             | 128             | 224             | 224             | -               | _               |
| A5             | 175             | -               | _               | _               | 224             | 240             | -               | _               |
| A7             | -               | 240             | _               | _               | 240             | 240             | 336             | 480             |
| A9             | -               | -               | -               | _               | 240             | 224             | 336             | 480             |

# **Cyclone V GX**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

### **Related Information**

Product Selector Guide

Provides the latest information about Intel products.



| Reso                   | Resource    |    | Member Code |    |     |     |  |  |  |
|------------------------|-------------|----|-------------|----|-----|-----|--|--|--|
|                        |             | C3 | C4          | C5 | C7  | С9  |  |  |  |
| LVDS                   | Transmitter | 52 | 84          | 84 | 120 | 140 |  |  |  |
|                        | Receiver    | 52 | 84          | 84 | 120 | 140 |  |  |  |
| PCIe Hard IP Block     |             | 1  | 2           | 2  | 2   | 2   |  |  |  |
| Hard Memory Controller |             | 1  | 2           | 2  | 2   | 2   |  |  |  |

### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

## Package Plan

### Table 7. Package Plan for Cyclone V GX Devices

| Member<br>Code | M3<br>(11 i |      | M3<br>(13 I |      | M4<br>(15 i |      | U3<br>(15 i |      | U4<br>(19 1 | 84<br>mm) |
|----------------|-------------|------|-------------|------|-------------|------|-------------|------|-------------|-----------|
|                | GPIO        | XCVR      |
| C3             | _           | _    | _           | _    | _           | _    | 144         | 3    | 208         | 3         |
| C4             | 129         | 4    | 175         | 6    | _           | -    | _           | -    | 224         | 6         |
| C5             | 129         | 4    | 175         | 6    | _           | _    | _           | _    | 224         | 6         |
| C7             | —           | —    | —           | —    | 240         | 3    | —           |      | 240         | 6         |
| C9             | _           | _    | _           | _    | _           | _    | _           |      | 240         | 5         |

| Member<br>Code | F484<br>(23 mm) |      | F672<br>(27 mm) |      | F896<br>(31 mm) |      | F1152<br>(35 mm) |      |
|----------------|-----------------|------|-----------------|------|-----------------|------|------------------|------|
|                | GPIO            | XCVR | GPIO            | XCVR | GPIO            | XCVR | GPIO             | XCVR |
| C3             | 208             | 3    | _               | _    | _               | _    | _                | -    |
| C4             | 240             | 6    | 336             | 6    | _               | _    | _                | -    |
| C5             | 240             | 6    | 336             | 6    | _               | _    | _                | -    |
| C7             | 240             | 6    | 336             | 9    | 480             | 9    | _                | -    |
| C9             | 224             | 6    | 336             | 9    | 480             | 12   | 560              | 12   |

## **Cyclone V GT**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GT devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

### **Related Information**

### Product Selector Guide

Provides the latest information about Intel products.



## **Cyclone V SE**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V SE devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.

### **Available Options**

### Figure 4. Sample Ordering Code and Available Options for Cyclone V SE Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Cyclone V SE and SX low-power devices (L power option) offer 30% static power reduction for devices with 25K LE and 40K LE, and 20% static power reduction for devices with 85K LE and 110K LE.



### Cyclone V Device Overview CV-51001 | 2018.05.07



| F                           | Resource         |           | Membe     | r Code           |           |
|-----------------------------|------------------|-----------|-----------|------------------|-----------|
|                             |                  | C2        | C4        | C5               | C6        |
| HPS PLL                     |                  | 3         | 3         | 3                | 3         |
| 3 Gbps Transce              | iver             | 6         | 6         | 9                | 9         |
| FPGA GPIO <sup>(8)</sup>    |                  | 145       | 145       | 288              | 288       |
| HPS I/O                     |                  | 181       | 181       | 181              | 181       |
| LVDS                        | Transmitter      | 32        | 32        | 72               | 72        |
|                             | Receiver         | 37        | 37        | 72               | 72        |
| PCIe Hard IP Bl             | lock             | 2         | 2         | 2 <sup>(9)</sup> | 2 (9)     |
| FPGA Hard Memory Controller |                  | 1         | 1         | 1                | 1         |
| HPS Hard Memory Controller  |                  | 1         | 1         | 1                | 1         |
| Arm Cortex-A9               | MPCore Processor | Dual-core | Dual-core | Dual-core        | Dual-core |

### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

## **Package Plan**

### Table 13.Package Plan for Cyclone V SX Devices

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Member Code | U672<br>(23 mm) |         |      | F896<br>(31 mm) |         |      |  |
|-------------|-----------------|---------|------|-----------------|---------|------|--|
|             | FPGA GPIO       | HPS I/O | XCVR | FPGA GPIO       | HPS I/O | XCVR |  |
| C2          | 145             | 181     | 6    | _               | _       | _    |  |
| C4          | 145             | 181     | 6    | _               | _       | _    |  |
| C5          | 145             | 181     | 6    | 288             | 181     | 9    |  |
| C6          | 145             | 181     | 6    | 288             | 181     | 9    |  |

# **Cyclone V ST**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V ST devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

<sup>&</sup>lt;sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

<sup>&</sup>lt;sup>(9)</sup> 1 PCIe Hard IP Block in U672 package.



### **Related Information**

Product Selector Guide

Provides the latest information about Intel products.

## **Available Options**

### Figure 6. Sample Ordering Code and Available Options for Cyclone V ST Devices



## **Maximum Resources**

### Table 14. Maximum Resource Counts for Cyclone V ST Devices

| Res                          | ource            | Member  | r Code    |
|------------------------------|------------------|---------|-----------|
|                              |                  | D5      | D6        |
| Logic Elements (LE) (K)      |                  | 85      | 110       |
| ALM                          |                  | 32,070  | 41,910    |
| Register                     |                  | 128,300 | 166,036   |
| Memory (Kb)                  | M10K             | 3,970   | 5,570     |
|                              | MLAB             | 480     | 621       |
| Variable-precision DSP Block |                  | 87      | 112       |
| 18 x 18 Multiplier           |                  | 174     | 224       |
| FPGA PLL                     |                  | 6       | 6         |
| HPS PLL                      |                  | 3       | 3         |
| 6.144 Gbps Transceiver       |                  | 9       | 9         |
| FPGA GPIO <sup>(10)</sup>    |                  | 288     | 288       |
| HPS I/O                      |                  | 181     | 181       |
| LVDS                         | LVDS Transmitter |         | 72        |
|                              | -                |         | continued |

<sup>&</sup>lt;sup>(10)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.



# **I/O Vertical Migration for Cyclone V Devices**

### Figure 7. Vertical Migration Capability Across Cyclone V Device Packages and Densities

The arrows indicate the vertical migration paths. The devices included in each vertical migration path are shaded. You can also migrate your design across device densities in the same package option if the devices have the same dedicated pins, configuration pins, and power pins.



You can achieve the vertical migration shaded in red if you use only up to 175 GPIOs for the M383 package, and 138 GPIOs for the U672 package. These migration paths are not shown in the Intel Quartus Prime software Pin Migration View.

*Note:* To verify the pin migration compatibility, use the Pin Migration View window in the Intel Quartus Prime software Pin Planner.

# **Adaptive Logic Module**

Cyclone V devices use a 28 nm ALM as the basic building block of the logic fabric.

The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations.



### Figure 8. ALM for Cyclone V Devices



You can configure up to 25% of the ALMs in the Cyclone V devices as distributed memory using MLABs.

### **Related Information**

Embedded Memory Capacity in Cyclone V Devices on page 21 Lists the embedded memory capacity for each device.

# **Variable-Precision DSP Block**

Cyclone V devices feature a variable-precision DSP block that supports these features:

- Configurable to support signal processing precisions ranging from 9 x 9, 18 x 18 and 27 x 27 bits natively
- A 64-bit accumulator
- A hard preadder that is available in both 18- and 27-bit modes
- Cascaded output adders for efficient systolic finite impulse response (FIR) filters
- Internal coefficient register banks, 8 deep, for each multiplier in 18- or 27-bit mode
- Fully independent multiplier operation
- A second accumulator feedback register to accommodate complex multiplyaccumulate functions
- Fully independent Efficient support for single-precision floating point arithmetic
- The inferability of all modes by the Intel Quartus Prime design software



| Variant      | Member<br>Code | de precision |                     | dent Input and<br>plications Ope |                       | 18 x 18<br>Multiplier<br>Adder Mode | 18 x 18<br>Multiplier                   |
|--------------|----------------|--------------|---------------------|----------------------------------|-----------------------|-------------------------------------|-----------------------------------------|
|              |                | DSP Block    | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier            | 27 x 27<br>Multiplier | Adder Mode                          | Adder<br>Summed<br>with 36 bit<br>Input |
|              | C6             | 112          | 336                 | 224                              | 112                   | 112                                 | 112                                     |
| Cyclone V ST | D5             | 87           | 261                 | 174                              | 87                    | 87                                  | 87                                      |
|              | D6             | 112          | 336                 | 224                              | 112                   | 112                                 | 112                                     |

# **Embedded Memory Blocks**

The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements.

# **Types of Embedded Memory**

The Cyclone V devices contain two types of memory blocks:

- 10 Kb M10K blocks—blocks of dedicated memory resources. The M10K blocks are ideal for larger memory arrays while still providing a large number of independent ports.
- 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Cyclone V devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB.

# **Embedded Memory Capacity in Cyclone V Devices**

## Table 18. Embedded Memory Capacity and Distribution in Cyclone V Devices

|              | Member | M1    | .0К          | ML    | .AB          | - Total RAM Bit |
|--------------|--------|-------|--------------|-------|--------------|-----------------|
| Variant      | Code   | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb)            |
| Cyclone V E  | A2     | 176   | 1,760        | 314   | 196          | 1,956           |
|              | A4     | 308   | 3,080        | 485   | 303          | 3,383           |
|              | A5     | 446   | 4,460        | 679   | 424          | 4,884           |
|              | A7     | 686   | 6,860        | 1338  | 836          | 7,696           |
|              | A9     | 1,220 | 12,200       | 2748  | 1,717        | 13,917          |
| Cyclone V GX | C3     | 135   | 1,350        | 291   | 182          | 1,532           |
|              | C4     | 250   | 2,500        | 678   | 424          | 2,924           |
|              | C5     | 446   | 4,460        | 678   | 424          | 4,884           |
|              | C7     | 686   | 6,860        | 1338  | 836          | 7,696           |
|              | C9     | 1,220 | 12,200       | 2748  | 1,717        | 13,917          |
|              |        |       |              |       |              | continued       |



|              | Member | M10K  |              | MLAB  |              | Total RAM Bit |
|--------------|--------|-------|--------------|-------|--------------|---------------|
| Variant      | Code   | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb)          |
| Cyclone V GT | D5     | 446   | 4,460        | 679   | 424          | 4,884         |
|              | D7     | 686   | 6,860        | 1338  | 836          | 7,696         |
|              | D9     | 1,220 | 12,200       | 2748  | 1,717        | 13,917        |
| Cyclone V SE | A2     | 140   | 1,400        | 221   | 138          | 1,538         |
|              | A4     | 270   | 2,700        | 370   | 231          | 2,460         |
|              | A5     | 397   | 3,970        | 768   | 480          | 4,450         |
|              | A6     | 553   | 5,530        | 994   | 621          | 6,151         |
| Cyclone V SX | C2     | 140   | 1,400        | 221   | 138          | 1,538         |
|              | C4     | 270   | 2,700        | 370   | 231          | 2,460         |
|              | C5     | 397   | 3,970        | 768   | 480          | 4,450         |
|              | C6     | 553   | 5,530        | 994   | 621          | 6,151         |
| Cyclone V ST | D5     | 397   | 3,970        | 768   | 480          | 4,450         |
|              | D6     | 553   | 5,530        | 994   | 621          | 6,151         |

# **Embedded Memory Configurations**

## Table 19. Supported Embedded Memory Block Configurations for Cyclone V Devices

This table lists the maximum configurations supported for the embedded memory blocks. The information is applicable only to the single-port RAM and ROM modes.

| Memory Block | Depth (bits) | Programmable Width |
|--------------|--------------|--------------------|
| MLAB         | 32           | x16, x18, or x20   |
| M10K         | 256          | x40 or x32         |
|              | 512          | x20 or x16         |
|              | 1К           | x10 or x8          |
|              | 2К           | x5 or x4           |
|              | 4К           | x2                 |
|              | 8К           | ×1                 |

# **Clock Networks and PLL Clock Sources**

550 MHz Cyclone V devices have 16 global clock networks capable of up to operation. The clock network architecture is based on Intel's global, quadrant, and peripheral clock structure. This clock structure is supported by dedicated clock input pins and fractional PLLs.

*Note:* To reduce power consumption, the Intel Quartus Prime software identifies all unused sections of the clock network and powers them down.



## **PLL Features**

The PLLs in the Cyclone V devices support the following features:

- Frequency synthesis
- On-chip clock deskew
- Jitter attenuation
- Programmable output clock duty cycles
- PLL cascading
- Reference clock switchover
- Programmable bandwidth
- User-mode reconfiguration of PLLs
- Low power mode for each fractional PLL
- Dynamic phase shift
- Direct, source synchronous, zero delay buffer, external feedback, and LVDS compensation modes

### **Fractional PLL**

In addition to integer PLLs, the Cyclone V devices use a fractional PLL architecture. The devices have up to eight PLLs, each with nine output counters. You can use the output counters to reduce PLL usage in two ways:

- Reduce the number of oscillators that are required on your board by using fractional PLLs
- Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source

If you use the fractional PLL mode, you can use the PLLs for precision fractional-N frequency synthesis—removing the need for off-chip reference clock sources in your design.

The transceiver fractional PLLs that are not used by the transceiver I/Os can be used as general purpose fractional PLLs by the FPGA fabric.

## **FPGA General Purpose I/O**

Cyclone V devices offer highly configurable GPIOs. The following list describes the features of the GPIOs:

- Programmable bus hold and weak pull-up
- LVDS output buffer with programmable differential output voltage (V\_{\text{OD}}) and programmable pre-emphasis
- On-chip parallel termination ( $R_T$  OCT) for all I/O banks with OCT calibration to limit the termination impedance variation
- On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity
- Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture



# PCIe Gen1 and Gen2 Hard IP

Cyclone V GX, GT, SX, and ST devices contain PCIe hard IP that is designed for performance and ease-of-use. The PCIe hard IP consists of the MAC, data link, and transaction layers.

The PCIe hard IP supports PCIe Gen2 and Gen1 end point and root port for up to x4 lane configuration. The PCIe Gen2 x4 support is PCIe-compatible.

The PCIe endpoint support includes multifunction support for up to eight functions, as shown in the following figure. The integrated multifunction support reduces the FPGA logic requirements by up to 20,000 LEs for PCIe designs that require multiple peripherals.

### Figure 9. PCIe Multifunction for Cyclone V Devices



The Cyclone V PCIe hard IP operates independently from the core logic. This independent operation allows the PCIe link to wake up and complete link training in less than 100 ms while the Cyclone V device completes loading the programming file for the rest of the device.

In addition, the PCIe hard IP in the Cyclone V device provides improved end-to-end datapath protection using ECC.

# **External Memory Interface**

This section provides an overview of the external memory interface in Cyclone V devices.

## Hard and Soft Memory Controllers

Cyclone V devices support up to two hard memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices. Each controller supports 8 to 32 bit components of up to 4 gigabits (Gb) in density with two chip selects and optional ECC. For the Cyclone V SoC devices, an additional hard memory controller in the HPS supports DDR3, DDR2, and LPDDR2 SDRAM devices.

All Cyclone V devices support soft memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices for maximum flexibility.



## **External Memory Performance**

### Table 20. External Memory Interface Performance in Cyclone V Devices

The maximum and minimum operating frequencies depend on the memory interface standards and the supported delay-locked loop (DLL) frequency listed in the device datasheet.

| Interface Voltage |      | Maximum Free    | Minimum Frequency |       |
|-------------------|------|-----------------|-------------------|-------|
|                   | (V)  | Hard Controller | Soft Controller   | (MHz) |
| DDR3 SDRAM        | 1.5  | 400             | 303               | 303   |
|                   | 1.35 | 400             | 303               | 303   |
| DDR2 SDRAM        | 1.8  | 400             | 300               | 167   |
| LPDDR2 SDRAM      | 1.2  | 333             | 300               | 167   |

### **Related Information**

External Memory Interface Spec Estimator

For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool.

## **HPS External Memory Performance**

### Table 21. HPS External Memory Interface Performance

The hard processor system (HPS) is available in Cyclone V SoC devices only.

| Interface    | Voltage (V) | HPS Hard Controller (MHz) |
|--------------|-------------|---------------------------|
| DDR3 SDRAM   | 1.5         | 400                       |
|              | 1.35        | 400                       |
| DDR2 SDRAM   | 1.8         | 400                       |
| LPDDR2 SDRAM | 1.2         | 333                       |

### **Related Information**

#### External Memory Interface Spec Estimator

For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool.

# **Low-Power Serial Transceivers**

Cyclone V devices deliver the industry's lowest power 6.144 Gbps transceivers at an estimated 88 mW maximum power consumption per channel. Cyclone V transceivers are designed to be compliant with a wide range of protocols and data rates.

## **Transceiver Channels**

The transceivers are positioned on the left outer edge of the device. The transceiver channels consist of the physical medium attachment (PMA), physical coding sublayer (PCS), and clock networks.





### Figure 11. HPS with Dual-Core Arm Cortex-A9 MPCore Processor

### **System Peripherals and Debug Access Port**

Each Ethernet MAC, USB OTG, NAND flash controller, and SD/MMC controller module has an integrated DMA controller. For modules without an integrated DMA controller, an additional DMA controller module provides up to eight channels of high-bandwidth data transfers. Peripherals that communicate off-chip are multiplexed with other peripherals at the HPS pin level. This allows you to choose which peripherals to interface with other devices on your PCB.

The debug access port provides interfaces to industry standard JTAG debug probes and supports Arm CoreSight debug and core traces to facilitate software development.



### **HPS-FPGA AXI Bridges**

The HPS–FPGA bridges, which support the Advanced Microcontroller Bus Architecture (AMBA<sup>®</sup>) Advanced eXtensible Interface (AXI<sup>™</sup>) specifications, consist of the following bridges:

- FPGA-to-HPS AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the FPGA fabric to issue transactions to slaves in the HPS.
- HPS-to-FPGA AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the HPS to issue transactions to slaves in the FPGA fabric.
- Lightweight HPS-to-FPGA AXI bridge—a lower latency 32 bit width bus that allows the HPS to issue transactions to slaves in the FPGA fabric. This bridge is primarily used for control and status register (CSR) accesses to peripherals in the FPGA fabric.

The HPS-FPGA AXI bridges allow masters in the FPGA fabric to communicate with slaves in the HPS logic, and vice versa. For example, the HPS-to-FPGA AXI bridge allows you to share memories instantiated in the FPGA fabric with one or both microprocessors in the HPS, while the FPGA-to-HPS AXI bridge allows logic in the FPGA fabric to access the memory and peripherals in the HPS.

Each HPS–FPGA bridge also provides asynchronous clock crossing for data transferred between the FPGA fabric and the HPS.

### **HPS SDRAM Controller Subsystem**

The HPS SDRAM controller subsystem contains a multiport SDRAM controller and DDR PHY that are shared between the FPGA fabric (through the FPGA-to-HPS SDRAM interface), the level 2 (L2) cache, and the level 3 (L3) system interconnect. The FPGA-to-HPS SDRAM interface supports AMBA AXI and Avalon<sup>®</sup> Memory-Mapped (Avalon-MM) interface standards, and provides up to six individual ports for access by masters implemented in the FPGA fabric.

To maximize memory performance, the SDRAM controller subsystem supports command and data reordering, deficit round-robin arbitration with aging, and high-priority bypass features. The SDRAM controller subsystem supports DDR2, DDR3, or LPDDR2 devices up to 4 Gb in density operating at up to 400 MHz (800 Mbps data rate).

## **FPGA Configuration and Processor Booting**

The FPGA fabric and HPS in the SoC are powered independently. You can reduce the clock frequencies or gate the clocks to reduce dynamic power, or shut down the entire FPGA fabric to reduce total system power.

You can configure the FPGA fabric and boot the HPS independently, in any order, providing you with more design flexibility:

- You can boot the HPS independently. After the HPS is running, the HPS can fully or
  partially reconfigure the FPGA fabric at any time under software control. The HPS
  can also configure other FPGAs on the board through the FPGA configuration
  controller.
- You can power up both the HPS and the FPGA fabric together, configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric.



*Note:* Although the FPGA fabric and HPS are on separate power domains, the HPS must remain powered up during operation while the FPGA fabric can be powered up or down as required.

### **Related Information**

Cyclone V Device Family Pin Connection Guidelines

Provides detailed information about power supply pin connection guidelines and power regulator sharing.

### **Hardware and Software Development**

For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer (Standard) system integration tool in the Intel Quartus Prime software.

For software development, the Arm-based SoC devices inherit the rich software development ecosystem available for the Arm Cortex-A9 MPCore processor. The software development process for Intel SoCs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux, VxWorks<sup>®</sup>, and other operating systems is available for the SoCs. For more information on the operating systems support availability, contact the Intel sales team.

You can begin device-specific firmware and software development on the Intel SoC Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board that runs on a PC. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware.

#### **Related Information**

International Altera Sales Support Offices

# **Dynamic and Partial Reconfiguration**

The Cyclone V devices support dynamic reconfiguration and partial reconfiguration.

## **Dynamic Reconfiguration**

The dynamic reconfiguration feature allows you to dynamically change the transceiver data rates, PMA settings, or protocols of a channel, without affecting data transfer on adjacent channels. This feature is ideal for applications that require on-the-fly multiprotocol or multirate support. You can reconfigure the PMA and PCS blocks with dynamic reconfiguration.

## **Partial Reconfiguration**

*Note:* The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Partial reconfiguration allows you to reconfigure part of the device while other sections of the device remain operational. This capability is important in systems with critical uptime requirements because it allows you to make updates or adjust functionality without disrupting services.



Apart from lowering cost and power consumption, partial reconfiguration increases the effective logic density of the device because placing device functions that do not operate simultaneously is not necessary. Instead, you can store these functions in external memory and load them whenever the functions are required. This capability reduces the size of the device because it allows multiple applications on a single device—saving the board space and reducing the power consumption.

Intel simplifies the time-intensive task of partial reconfiguration by building this capability on top of the proven incremental compile and design flow in the Intel Quartus Prime design software. With the Intel solution, you do not need to know all the intricate device architecture details to perform a partial reconfiguration.

Partial reconfiguration is supported through the FPP x16 configuration interface. You can seamlessly use partial reconfiguration in tandem with dynamic reconfiguration to enable simultaneous partial reconfiguration of both the device core and transceivers.

# **Enhanced Configuration and Configuration via Protocol**

Cyclone V devices support 1.8 V, 2.5 V, 3.0 V, and 3.3 V programming voltages and several configuration schemes.

| Mode                                                           | Data<br>Width              | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps) | Decompressi<br>on | Design<br>Security | Partial<br>Reconfigurat<br>ion <sup>(18)</sup> | Remote<br>System<br>Update |
|----------------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------------------|--------------------|------------------------------------------------|----------------------------|
| AS through the EPCS<br>and EPCQ serial<br>configuration device | 1 bit, 4<br>bits           | 100                        | _                          | Yes               | Yes                | _                                              | Yes                        |
| PS through CPLD or<br>external<br>microcontroller              | 1 bit                      | 125                        | 125                        | Yes               | Yes                | _                                              | _                          |
| FPP                                                            | 8 bits                     | 125                        | _                          | Yes               | Yes                | -                                              | Parallel flash             |
|                                                                | 16 bits                    | 125                        | _                          | Yes               | Yes                | Yes                                            | loader                     |
| CvP (PCIe)                                                     | x1, x2,<br>and x4<br>lanes | -                          | -                          | Yes               | Yes                | Yes                                            | _                          |
| JTAG                                                           | 1 bit                      | 33                         | 33                         | -                 | _                  | _                                              | _                          |

 Table 24.
 Configuration Schemes and Features Supported by Cyclone V Devices

Instead of using an external flash or ROM, you can configure the Cyclone V devices through PCIe using CvP. The CvP mode offers the fastest configuration rate and flexibility with the easy-to-use PCIe hard IP block interface. The Cyclone V CvP implementation conforms to the PCIe 100 ms power-up-to-active time requirement.

## **Related Information**

Configuration via Protocol (CvP) Implementation in Intel FPGAs User Guide Provides more information about CvP.

<sup>&</sup>lt;sup>(18)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



| GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and ST.Updated the vertical migration table to add MBGA packages.Added performance information for HPS memory controller.Removed DDR3U support.Updated Cyclone V ST speed grade information.Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added the "Embedded Memory Capacity" and "Embedded Memory<br>Configurations" sections.Added Table 1, Table 3, Table 16, Table 19, and Table 20.Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Date          | Version    | Changes                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|-----------------------------------------------------------------------------------------------------------|
| and A6, SX C4 and C6, ST D6 devices.         Updated PFCA PLL for Maximum Resource Counts for Cyclone V SE A2, SX (2, devices).         Removed 33 x 36' from the Variable-Precision DSP Block.         Updated Mariable-precision DSP Blocks and 18 x 18 Multiplier for Maximum Resource Counts for Cyclone V SX C4 device.         Updated Figure 7 which shows the 1/0 vertical migration table.         Updated Table 17 for Cyclone V SX C4 device.         Updated Table 17 for Cyclone V SX C4 device.         Updated Table 17 for Cyclone V SX C4 device.         Updated Table 17 for Cyclone V SX C4 device.         Updated Table 17 for Cyclone V SX C4 device.         Updated Table 17 for Cyclone V SX C4 device.         Updated Capability in Cable 22 of Backplane support to 76.144 Gbps'.         Updated the Capability in Table 22 of Backplane support to 76.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to 76.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to 76.144 Gbps'.         Updated the GPIC onnuts for the MBGA packages.         Updated the GPIC onnuts for the MBGA packages.         Updated the GPIC onnuts for the MBGA packages.         Updated the Vertical migration table for vertical migration of the U484 packages.         Updated the Vertical migration table for vertical migration of the U484 packages.         Updated the Vertical migration table for vertical migration of the U484 packages.         Upda                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |            | and A6.                                                                                                   |
| C2, devices.       • Removed '3s x 35' from the Variable-Precision DSP Block.         • Updated Variable-precision DSP Blocks and 18 x 18 Multiplier for Maximum Resource Counts for Cyclone V SX C4 device.         • Updated Her HPS 1/O counts for Cyclone V SX C4 device.         • Updated Figure 7 which shows the 1/O vertical migration table.         • Updated Embedded Memory Capacity and Distribution table for Cyclone V SK C4 device.         • Updated Embedded Memory Capacity and Distribution table for Cyclone V SK C4 and A6, SX C4 and C6, ST D6 devices.         • Removed 'Counter reconfiguration' from the PLL Features.         • Updated Cbps.         • Removed 'Distributed Memory' symbol.         • Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.         • Updated the Capability in Table 23 of 3 Gbps to '6 Gbps 2.         • Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.         • Updated the Data Rates (Gbps) in Table 23 of 3 Gbps to '6 Gbps'.         • Updated the Data Rates (Gbps) in Table 23 of 3 Gbps to '6 Gbps'.         • Updated the partial reconfiguration is an advanced feature. Contact Altera for support of the feature.         • Updated the GPIO counts for the MBGA packages.         • Updated the GPIO counts for the MBGA packages.         • Updated the Vertical migration table for vertical migration of the U484 packages.         • Updated the Vertical migration table for vertical migration the U484 packages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |               |            | and A6, SX C4 and C6, ST D6 devices.                                                                      |
| Image: Second |               |            |                                                                                                           |
| Maximum Resource Counts for Cyclone V SE, SX, and ST device.         Updated Figure 7 which shows the I/O vertical migration table.         Updated Embedded Memory Capacity and Distribution table for Cyclone V SE A and A6, SX C4 and C6, ST D6 devices.         Removed Counter reconfiguration if nor the PLL Features.         Updated Low-Power Serial Transceivers by replacing 5 Gbps with 6,144 Gbps.         Removed Distributed Memory' symbol.         Updated Capability in Table 22 of Backplane support to '6.144 Gbps'.         Updated Capability in Table 22 of Backplane support to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Updated the POI ond transceiver counts for the MBGA packages.         Updated the GPIO counts for the U844 package of the Cyclone V E A9, GX C9, and GT D9 devices.         Updated the GPIO ounts for the U484 package of the Cyclone V E A9, GX C9, and GT D9 devices.         Updated the GPIO counts for the U484 packages for Cyclone V E GX, and GT.         Added ordering code for five-transceiver devices for Cyclone V E GX, and GT.      <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |            | <ul> <li>Removed '36 x 36' from the Variable-Precision DSP Block.</li> </ul>                              |
| •Updated Figure 7 which shows the L/O vertical migration table.•Updated Table 17 for Cyclone V SX C4 device.•Updated Embedded Memory Capacity and Distribution table for Cyclone V<br>SE A4 and A6, SX C4 and C6, ST D5 devices.•Removed 'Counter reconfiguration' from the PLL Features.•Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.•Removed 'Distributed Memory' symbol.•Updated Capability in Table 22 of Backplane support to '6.144 Gbps'.•Updated the CAsability in Table 23 form 5 Gbps to '6 Gbps'.•Updated the PData Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to<br>for 144 Gbps'.•Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.•Updated the GPIC counts for the MBGA packages.•Updated the GPIO counts for the U844 package of the Cyclone V E A9, GX<br>C9, and GT 09 devices.•Updated the Wertical migration table for vertical migration of the U484<br>packages.•Updated the WHGA packages and additional U484 packages for Cyclone V E<br>GX, and GT.•Added ardering code for five-transceiver devices for Cyclone V E<br>GX, and GT.•Added ordering code for five-transceiver devices for Cyclone V G<br>GX, and GT.••Added ordering code for five-transceiver devices for Cyclone V G<br>GX, and GT.••••••••••••••••••••••                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |               |            |                                                                                                           |
| •       Updated Table 17 for CyClone V SX C4 device.         •       Updated Embedded Memory Capacity and Distribution table for Cyclone V SE A4 and A6, SX C4 and C6, ST b6 devices.         •       Removed 'Counter reconfiguration' from the PLL Features.         •       Updated Low-Power Serial Transceivers by replacing 5 Gbps with 6.144 Gbps.         •       Removed 'Distributed Memory' symbol.         •       Updated the Capability in Table 22 of Ring oscillator transmit PLLs with 6.144 Gbps.         •       Updated the PCS Support in Table 23 for 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         •       Updated the pric counts for the MBGA packages.         •       Updated the GPIO counts for the MBGA packages.         •       Updated the GPIO counts for the MBGA packages.         •       Updated the WHGA packages and additional U484 packages for Cyclone V E A9, GX C9, and GT.         •       Updated the WHGA packages and additional U484 packages for Cyclone V E GX, and GT.         •       Updated the WHGA packages and additional U484 packages for Cy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |            | <ul> <li>Updated the HPS I/O counts for Cyclone V SE, SX, and ST devices.</li> </ul>                      |
| Updated Embedded Memory Capacity and Distribution table for Cyclone V<br>SE A4 and A6, SX C4 and C6, ST D6 devices.Removed 'Counter reconfiguration' from the PLL Features.Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.Removed 'Distributed Memory' symbol.Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to<br>'6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of S Gbps and 6 Gbps Basic to<br>'6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the GPIO counts for the MBGA packages.Updated the GPIO counts for the MBGA packages.Updated the GPIO counts for the MBGA packages.Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX<br>C9, and GTD devices.November 20122012.11.19Added ordering code for five-transceiver devices for Cyclone V E GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and ST.Updated diformation on maximum transceiver controller.Removed DDR3U support.Updated diformation on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.Added ordering code for five-transceiver devices for Cyclone V GT and ST.Updated the pate.Updated the Stabe down maximum transceiver channel usage restrictions for<br>PC                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |            |                                                                                                           |
| SE A4 and A6, SX C4 and C6, ST D6 devices.         Removed 'Counter reconfiguration' from the PLL Features.         Updated Low-Power Serial Transceivers by replacing 5 Gbps with 6.144 Gbps.         Removed 'Distributed Memory' symbol.         Updated Capability in Table 22 of Backplane support to '6.144 Gbps'.         Updated Capability in Table 22 of Ring oscillator transmit PLLs with 6.144 Gbps.         Updated the D2R states (Gbps) in Table 23 for 5 Gbps to '6 Gbps'.         Updated the D2R states (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.         Updated the D2R states (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.         Updated the tota Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.         Updated the 20 ond transceiver counts for the MGA packages.         Updated the GPIO counts for the MBGA packages.         Updated the QPIO counts for the MBGA packages.         Updated the QPIO counts for the MBGA packages of the Cyclone V E A9, GX C9, and GT D9 devices.         Updated the vertical migration table for vertical migration of the U484 packages.         Updated the WLAB supported programmable widths at 32 bits depth.         November 2012       2012.11.19         Added ordering code for five-transceiver devices for Cyclone V E GX, and GT.         Updated the vertical migration table to add MBGA packages.         Added ordering code for five-transceiver devices for Cyclone V E GX, and GT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |            |                                                                                                           |
| •Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.•Removed 'Distributed Memory' symbol.•Updated the Capability in Table 22 of Rackplane support to '6.144 Gbps'.•Updated Capability in Table 22 of Ring oscillator transmit PLLs with<br>6.144 Gbps.•Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.•Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.•Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.•Updated the pin counts for the MBGA packages.•Updated the GPIO counts for the MBGA packages.•Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX<br>C9, and GT D9 devices.•Updated the WHAB supported programmable widths at 32 bits depth.November 20122012.11.192012.11.19Added new MBGA packages and additional U484 packages for Cyclone V E A9, GX<br>C9, and GT D9 devices.•Updated the vertical migration table for vertical migration of the U484<br>packages.•Updated the wertical migration table for vertical migration of the U484<br>packages.•Updated the wertical migration table for Vertical migration of the U484<br>packages.•Updated the vertical migration table for Cyclone V E G7<br>GX, and GT.••Added new MBGA packages and additional U484 packages for Cyclone V E<br>GX, and GT.•••••Updated the vertical migration table to add MBGA packages.••••••••• <td></td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |               |            |                                                                                                           |
| 6.144 Gbps.         Removed 'Distributed Memory' symbol.         Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.         Updated the CApability in Table 22 of Ring oscillator transmit PLLs with<br>6.144 Gbps.         Updated the PCS Support in Table 23 of 3 Gbps and 6 Gbps Basic to<br>'6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Clarified that partial reconfiguration is an advanced feature. Contact Altera<br>for support of the feature.         December 2012       2012.12.28         Updated the GPIO counts for the MBGA packages.         Updated the GPIO counts for the VBBA packages.         Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX<br>C9, and GTD         Vpdated the Vertical migration table for vertical migration of the U484<br>packages.         Updated the wertical migration table for vertical migration of the U484<br>packages.         Updated the Vertical migration table to add MBGA packages.         Vpdated the OPRO vertical migration table to add MBGA packages.         Updated the Vertical migration table to add MBGA packages.         Updated the vertical migration table to add MBGA packages.         Vpdated the OPRO vertical migration table to add MBGA packages.         Vpdated the OPRO vertical migration table t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |            | -                                                                                                         |
| •Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.<br>•<br>•<br>Updated Capability in Table 22 of Ring oscillator transmit PLLs with<br>6.144 Gbps.<br>•<br>•<br>Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.<br>•<br>Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to<br>'6.144 Gbps'.<br>•<br>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.<br>•<br>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.<br>•<br>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.<br>•<br>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |            |                                                                                                           |
| Updated Capability in Table 22 of Ring oscillator transmit PLLs with<br>6.144 Gbps.Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to<br>'6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Clarified that partial reconfiguration is an advanced feature. Contact Altera<br>for support of the feature.December 20122012.12.28Updated the GPIO counts for the MBGA packages.Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX<br>CS, and GT D9 devices.Updated the wrtical migration table for vertical migration of the U484<br>packages.Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added ordering code for five-transceiver devices for Cyclone V E GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and ST.Updated the vertical migration table to add MBGA packages.Added performance information for HPS memory controller.Removed DDR3U support.Updated Cyclone V ST speed grade information.Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Added the "Embedded Memory Capacity" and "Embedded Memory<br>Configurations" sections.Added the 1, Table 3, Table 16, Table 3, Table 6, Table 7, Table 8, Table 9, Table 8, Table 9, Table 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |            | Removed 'Distributed Memory' symbol.                                                                      |
| 6.144 Gbps.         Updated the PCS Support in Table 23 of 3 Gbps and 6 Gbps Basic to<br>'6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of 2 GPRI 4.1 to '6.144 Gbps'.         Clarified that partial reconfiguration is an advanced feature. Contact Altera<br>for support of the feature.         December 2012       2012.12.28         Updated the GPIO counts for the MBGA packages.         Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX<br>C9, and GT D9 devices.         Updated the vertical migration table for vertical migration of the U484<br>packages.         Updated the wertical migration table for vertical migration of the U484<br>packages.         Updated the WLAB supported programmable widths at 32 bits depth.         November 2012       2012.11.19         Added new MBGA packages and additional U484 packages for Cyclone V E<br>GX, and GT.         Updated the vertical migration table to add MBGA packages.         Updated the vertical migration table to add MBGA packages.         Updated the vertical migration table to add MBGA packages.         Updated the vertical migration table to add MBGA packages.         Updated the vertical migration table to add MBGA packages.         Updated the vertical migration table to add MBGA packages.         Updated the vertical migration table to add MBGA packages.         Updated the vertical migration table to add MBGA packages.         Added performance information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |               |            |                                                                                                           |
| • Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.         • Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         • Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         • Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         • Updated the partial reconfiguration is an advanced feature. Contact Altera for support of the feature.         December 2012       2012.12.28         • Updated the GPIO contrs for the MBGA packages.         • Updated the GPIO contrs for the U484 package of the Cyclone V E A9, GX C9, and GT D9 devices.         • Updated the vertical migration table for vertical migration of the U484 packages.         • Updated the MLAB supported programmable widths at 32 bits depth.         November 2012       2012.11.19         • Added new MBGA packages and additional U484 packages for Cyclone V E GX, and GT.         • Updated the vertical migration table to add MBGA packages.         • Updated the vertical migration table to add MBGA packages.         • Updated the vertical migration table to add MBGA packages.         • Updated the vertical migration table to add MBGA packages.         • Updated the vertical migration table to add MBGA packages.         • Updated the vertical migration table to add MBGA packages.         • Updated the vertical migration table to add MBGA packages.         • Updated The VEI S Speed grade information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |            |                                                                                                           |
| '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Clarified that partial reconfiguration is an advanced feature. Contact Altera for support of the feature.         December 2012       2012.12.28         Updated the GPIO and transceiver counts for the MBGA packages.         Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX C9, and GT D9 devices.         Updated the WIAB supported programmable widths at 32 bits depth.         November 2012       2012.11.19         Added new MBGA packages and additional U484 packages for Cyclone V E GX, and GT.         Added ordering code for five-transceiver devices for Cyclone V GT and ST.         Updated the vertical migration table to add MBGA packages.         Added ordering code for five-transceiver devices for Cyclone V GT and ST.         Updated Cyclone V ST speed grade information.         Added performance information for HPS memory controller.         Removed DDR3U support.         Updated template.         July 2012       2.1         Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)         June 2012       2.0         Restructured the document.         Added table 1, Table 3, Table 16, Table 19, and Table 20.         Updated template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |            |                                                                                                           |
| • Clarified that partial reconfiguration is an advanced feature. Contact Altera for support of the feature.         December 2012       2012.12.28       • Updated the pin counts for the MBGA packages.         • Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX C9, and GT D9 devices.       • Updated the vertical migration table for vertical migration of the U484 packages.         November 2012       2012.11.19       • Added new MBGA packages and additional U484 packages for Cyclone V E GX, and GT.         November 2012       2012.11.19       • Added ordering code for five-transceiver devices for Cyclone V GT and ST.         • Updated the vertical migration table to add MBGA packages.       • Updated the vertical migration table to add MBGA packages.         • Added ordering code for five-transceiver devices for Cyclone V GT and ST.       • Updated the vertical migration table to add MBGA packages.         • Added information for HPS memory controller.       • Removed DDR3U support.       • Updated Cyclone V ST speed grade information.         • Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.       • Updated template.         July 2012       2.1       Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)         June 2012       2.0       • Restructured the document.       • Added Table 1, Table 3, Table 16, Table 19, and Table 20.         Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table 9, Table 9, Table 9, Table 9, Tab                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |               |            | '6.144 Gbps'.                                                                                             |
| for support of the feature.         December 2012       2012.12.28       Updated the pin counts for the MBGA packages.         Updated the GPIO and transceiver counts for the MBGA packages.       Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX C9, and GT D9 devices.         Updated the vertical migration table for vertical migration of the U484 packages.       Updated the vertical migration table for vertical migration of the U484 packages.         November 2012       2012.11.19       Added new MBGA packages and additional U484 packages for Cyclone V E GX, and GT.         Added ordering code for five-transceiver devices for Cyclone V GT and ST.       Updated the vertical migration table to add MBGA packages.         Added ordering code for five-transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.       Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.         July 2012       2.1       Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)         June 2012       2.0       Restructured the document.         Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.       Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.         June 2012       2.0       Restructured the document.       Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.         June 2012       10       Nestructured the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |            |                                                                                                           |
| • Updated the GPIO and transceiver counts for the MBGA packages.<br>• Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX<br>C9, and GT D9 devices.<br>• Updated the vertical migration table for vertical migration of the U484<br>packages.<br>• Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19• Added new MBGA packages and additional U484 packages for Cyclone V E<br>GX, and GT.<br>• Added ordering code for five-transceiver devices for Cyclone V GT and ST.<br>• Updated the vertical migration table to add MBGA packages.<br>• Added performance information for HPS memory controller.<br>• Removed DDR3U support.<br>• Updated Cyclone V ST speed grade information.<br>• Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.<br>• Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.<br>• Updated template.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0• Restructured the document.<br>• Added the "Embedded Memory Capacity" and "Embedded Memory<br>Configurations" sections.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               |            |                                                                                                           |
| Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX<br>C9, and GT D9 devices.Updated the vertical migration table for vertical migration of the U484<br>packages.Updated the WLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V E<br>GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and ST.Updated the vertical migration table to add MBGA packages.Added ordering code for five-transceiver devices for Cyclone V GT and ST.Updated the vertical migration table to add MBGA packages.Added performance information for HPS memory controller.Removed DDR3U support.Updated Cyclone V ST speed grade information.Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added Table 1, Table 3, Table 16, Table 19, and Table 20.Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | December 2012 | 2012.12.28 | Updated the pin counts for the MBGA packages.                                                             |
| C9, and GT D9 devices.Updated the vertical migration table for vertical migration of the U484<br>packages.Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V E<br>GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and ST.Updated the vertical migration table to add MBGA packages.Added performance information for HPS memory controller.Removed DDR3U support.Updated Cyclone V ST speed grade information.Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added Table 1, Table 3, Table 16, Table 19, and Table 20.Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |            |                                                                                                           |
| packages.Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V E<br>GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and ST.Updated the vertical migration table to add MBGA packages.Added performance information for HPS memory controller.Removed DDR3U support.Updated Cyclone V ST speed grade information.Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added the "Embedded Memory Copacity" and "Embedded Memory<br>Configurations" sections.Added Table 1, Table 3, Table 16, Table 19, and Table 20.Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |            | C9, and GT D9 devices.                                                                                    |
| November 2012       2012.11.19 <ul> <li>Added new MBGA packages and additional U484 packages for Cyclone V E GX, and GT.</li> <li>Added ordering code for five-transceiver devices for Cyclone V GT and ST.</li> <li>Updated the vertical migration table to add MBGA packages.</li> <li>Added performance information for HPS memory controller.</li> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>Added support for PCI Gen2 x4 lane configuration (PCIe-compatible)</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |               |            |                                                                                                           |
| GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and ST.Updated the vertical migration table to add MBGA packages.Added performance information for HPS memory controller.Removed DDR3U support.Updated Cyclone V ST speed grade information.Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added the "Embedded Memory Capacity" and "Embedded Memory<br>Configurations" sections.Added Table 1, Table 3, Table 16, Table 19, and Table 20.Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |               |            | Updated the MLAB supported programmable widths at 32 bits depth.                                          |
| <ul> <li>Updated the vertical migration table to add MBGA packages.</li> <li>Added performance information for HPS memory controller.</li> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>2.1</li> <li>Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)</li> <li>June 2012</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | November 2012 | 2012.11.19 | <ul> <li>Added new MBGA packages and additional U484 packages for Cyclone V E,<br/>GX, and GT.</li> </ul> |
| <ul> <li>Added performance information for HPS memory controller.</li> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>2.1</li> <li>Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)</li> <li>June 2012</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               |            | • Added ordering code for five-transceiver devices for Cyclone V GT and ST.                               |
| <ul> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>2.1</li> <li>Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)</li> <li>June 2012</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |            | <ul> <li>Updated the vertical migration table to add MBGA packages.</li> </ul>                            |
| <ul> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>2.1</li> <li>Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)</li> <li>June 2012</li> <li>2.0</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |            | <ul> <li>Added performance information for HPS memory controller.</li> </ul>                              |
| <ul> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>2.1</li> <li>Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)</li> <li>June 2012</li> <li>2.0</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |            |                                                                                                           |
| PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.         Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.         Updated template.         July 2012       2.1         Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)         June 2012       2.0         Restructured the document.         Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.         Added Table 1, Table 3, Table 16, Table 19, and Table 20.         Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |            |                                                                                                           |
| User I/O numbers shown in the Quartus II software.         Updated template.         July 2012       2.1         Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)         June 2012       0         Restructured the document.         Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.         Added Table 1, Table 3, Table 16, Table 19, and Table 20.         Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |            | PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.                                              |
| July 2012       2.1       Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)         June 2012       2.0       • Restructured the document.         • Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.       • Added Table 1, Table 3, Table 16, Table 19, and Table 20.         • Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |            |                                                                                                           |
| June 2012       2.0       • Restructured the document.         • Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.       • Added Table 1, Table 3, Table 16, Table 19, and Table 20.         • Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |            | •                                                                                                         |
| <ul> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | July 2012     | 2.1        | Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)                                       |
| <ul> <li>Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | June 2012     | 2.0        |                                                                                                           |
| <ul> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |            |                                                                                                           |
| Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |            |                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |               |            |                                                                                                           |

### Cyclone V Device Overview CV-51001 | 2018.05.07



| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | <ul> <li>Updated Figure 1, Figure 2, Figure 3, Figure 4, Figure 5, Figure 6, and Figure 10.</li> <li>Updated the "FPGA Configuration and Processor Booting" and "Hardware and Software Development" sections.</li> <li>Text edits throughout the document.</li> </ul>                                                                                                                                                                                                |
| February 2012 | 1.2     | <ul> <li>Updated Table 1–2, Table 1–3, and Table 1–6.</li> <li>Updated "Cyclone V Family Plan" on page 1–4 and "Clock Networks and PLL Clock Sources" on page 1–15.</li> <li>Updated Figure 1–1 and Figure 1–6.</li> </ul>                                                                                                                                                                                                                                           |
| November 2011 | 1.1     | <ul> <li>Updated Table 1–1, Table 1–2, Table 1–3, Table 1–4, Table 1–5, and Table 1–6.</li> <li>Updated Figure 1–4, Figure 1–5, Figure 1–6, Figure 1–7, and Figure 1–8.</li> <li>Updated "System Peripherals" on page 1–18, "HPS-FPGA AXI Bridges" on page 1–19, "HPS SDRAM Controller Subsystem" on page 1–19, "FPGA Configuration and Processor Booting" on page 1–19, and "Hardware and Software Development" on page 1–20.</li> <li>Minor text edits.</li> </ul> |
| October 2011  | 1.0     | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |