## Intel - 5CEFA9F27C7N Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                  |
|--------------------------------|---------------------------------------------------------|
| Number of LABs/CLBs            | 113560                                                  |
| Number of Logic Elements/Cells | 301000                                                  |
| Total RAM Bits                 | 14251008                                                |
| Number of I/O                  | 336                                                     |
| Number of Gates                | -                                                       |
| Voltage - Supply               | 1.07V ~ 1.13V                                           |
| Mounting Type                  | Surface Mount                                           |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                         |
| Package / Case                 | 672-BGA                                                 |
| Supplier Device Package        | 672-FBGA (27x27)                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5cefa9f27c7n |
|                                |                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Summary of Cyclone V Features**

## Table 2. Summary of Features for Cyclone V Devices

| Feature                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Description                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Technology                                        | <ul><li>TSMC's 28-nm low-p</li><li>1.1 V core voltage</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ower (28LP) process technology                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| Packaging                                         | <ul> <li>Multiple device densi<br/>different device dens</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Wirebond low-halogen packages<br>Multiple device densities with compatible package footprints for seamless migration between<br>different device densities<br>RoHS-compliant and leaded <sup>(1)</sup> options                                                                                                                          |  |  |  |  |  |  |  |
| High-performance<br>FPGA fabric                   | Enhanced 8-input ALM w                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | vith four registers                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| Internal memory<br>blocks                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | b) memory blocks with soft error correction code (ECC)<br>block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%<br>memory                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| Embedded Hard IP<br>blocks                        | Variable-precision DSP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <ul> <li>Native support for up to three signal processing precision levels<br/>(three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same<br/>variable-precision DSP block</li> <li>64-bit accumulator and cascade</li> <li>Embedded internal coefficient memory</li> <li>Preadder/subtractor for improved efficiency</li> </ul> |  |  |  |  |  |  |  |
|                                                   | Memory controller DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |
|                                                   | Embedded transceiver<br>I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port                                                                                                                                                                                                                          |  |  |  |  |  |  |  |
| Clock networks                                    | , , , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | l clock network<br>d peripheral clock networks<br>are not used can be powered down to reduce dynamic power                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| Phase-locked loops<br>(PLLs)                      | <ul><li> Precision clock synth</li><li> Integer mode and fra</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | esis, clock delay compensation, and zero delay buffering (ZDB)<br>actional mode                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |
| FPGA General-purpose<br>I/Os (GPIOs)              | <ul><li>400 MHz/800 Mbps e</li><li>On-chip termination</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | cond (Mbps) LVDS receiver and 840 Mbps LVDS transmitter<br>external memory interface<br>(OCT)<br>p to 16 mA drive strength                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| Low-power high-speed<br>serial interface          | Transmit pre-emphase                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ibps integrated transceiver speed<br>sis and receiver equalization<br>nfiguration of individual channels                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| HPS<br>(Cyclone V SE, SX,<br>and ST devices only) | <ul> <li>Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequen support for symmetric and asymmetric multiprocessing</li> <li>Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NA flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller ar network (CAN), serial peripheral interface (SPI), I<sup>2</sup>C interface, and up to 85 HPS GPIO interfaces</li> </ul> |                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |
|                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -general-purpose timers, watchdog timers, direct memory access (DMA)<br>iguration manager, and clock and reset managers                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
|                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | continued                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |

<sup>&</sup>lt;sup>(1)</sup> Contact Intel for availability.



| Feature       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | <ul> <li>HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa</li> <li>FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller</li> <li>Arm CoreSight<sup>™</sup> JTAG debug access port, trace port, and on-chip trace storage</li> </ul>                               |
| Configuration | <ul> <li>Tamper protection—comprehensive design protection to protect your valuable IP investments</li> <li>Enhanced advanced encryption standard (AES) design security features</li> <li>CvP</li> <li>Dynamic reconfiguration of the FPGA</li> <li>Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options</li> <li>Internal scrubbing <sup>(2)</sup></li> <li>Partial reconfiguration <sup>(3)</sup></li> </ul> |

# **Cyclone V Device Variants and Packages**

### Table 3. Device Variants for the Cyclone V Device Family

| Variant      | Description                                                                                                          |
|--------------|----------------------------------------------------------------------------------------------------------------------|
| Cyclone V E  | Optimized for the lowest system cost and power requirement for a wide spectrum of general logic and DSP applications |
| Cyclone V GX | Optimized for the lowest cost and power requirement for 614 Mbps to 3.125 Gbps transceiver applications              |
| Cyclone V GT | The FPGA industry's lowest cost and lowest power requirement for 6.144 Gbps transceiver applications                 |
| Cyclone V SE | SoC with integrated Arm-based HPS                                                                                    |
| Cyclone V SX | SoC with integrated Arm-based HPS and 3.125 Gbps transceivers                                                        |
| Cyclone V ST | SoC with integrated Arm-based HPS and 6.144 Gbps transceivers                                                        |

## Cyclone V E

This section provides the available options, maximum resource counts, and package plan for the Cyclone V E devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Product Selector Guide.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.

<sup>(2)</sup> The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

<sup>(3)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel<sup>®</sup> sales representatives.



#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

#### **Package Plan**

#### Table 5. Package Plan for Cyclone V E Devices

| Member<br>Code | M383<br>(13 mm) | M484<br>(15 mm) | U324<br>(15 mm) | F256<br>(17 mm) | U484<br>(19 mm) | F484<br>(23 mm) | F672<br>(27 mm) | F896<br>(31 mm) |
|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
|                | GPIO            |
| A2             | 223             | -               | 176             | 128             | 224             | 224             | -               | _               |
| A4             | 223             | -               | 176             | 128             | 224             | 224             | -               | _               |
| A5             | 175             | -               | _               | _               | 224             | 240             | -               | _               |
| A7             | -               | 240             | _               | _               | 240             | 240             | 336             | 480             |
| A9             | -               | -               | -               | _               | 240             | 224             | 336             | 480             |

## **Cyclone V GX**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

Product Selector Guide

Provides the latest information about Intel products.



## **Available Options**

#### Figure 2. Sample Ordering Code and Available Options for Cyclone V GX Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



## **Maximum Resources**

### Table 6. Maximum Resource Counts for Cyclone V GX Devices

| Reso                | ource        |        |        | Member Code |         |           |
|---------------------|--------------|--------|--------|-------------|---------|-----------|
|                     |              | C3     | C4     | C5          | C7      | C9        |
| Logic Elements      | (LE) (K)     | 36     | 50     | 77          | 150     | 301       |
| ALM                 |              | 13,460 | 18,860 | 29,080      | 56,480  | 113,560   |
| Register            |              | 53,840 | 75,440 | 116,320     | 225,920 | 454,240   |
| Memory (Kb)         | M10K         | 1,350  | 2,500  | 4,460       | 6,860   | 12,200    |
|                     | MLAB         | 182    | 424    | 424         | 836     | 1,717     |
| Variable-precisio   | on DSP Block | 57     | 70     | 150         | 156     | 342       |
| 18 x 18 Multiplie   | er           | 114    | 140    | 300         | 312     | 684       |
| PLL                 |              | 4      | 6      | 6           | 7       | 8         |
| 3 Gbps Transceiver  |              | 3      | 6      | 6           | 9       | 12        |
| GPIO <sup>(4)</sup> |              | 208    | 336    | 336         | 480     | 560       |
|                     |              | •      | 1      | 1           | 1       | continued |

<sup>&</sup>lt;sup>(4)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus<sup>®</sup> Prime software, the number of user I/Os includes transceiver I/Os.



| Resource               |                  | Member Code |    |    |     |     |  |  |  |  |
|------------------------|------------------|-------------|----|----|-----|-----|--|--|--|--|
|                        |                  | C3          | C4 | C5 | C7  | С9  |  |  |  |  |
| LVDS                   | LVDS Transmitter |             | 84 | 84 | 120 | 140 |  |  |  |  |
|                        | Receiver         | 52          | 84 | 84 | 120 | 140 |  |  |  |  |
| PCIe Hard IP Block     |                  | 1           | 2  | 2  | 2   | 2   |  |  |  |  |
| Hard Memory Controller |                  | 1           | 2  | 2  | 2   | 2   |  |  |  |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

## Package Plan

#### Table 7. Package Plan for Cyclone V GX Devices

| Member<br>Code | M301<br>(11 mm) |      | M383<br>(13 mm) |      | M484<br>(15 mm) |      | U324<br>(15 mm) |      | U484<br>(19 mm) |      |
|----------------|-----------------|------|-----------------|------|-----------------|------|-----------------|------|-----------------|------|
|                | GPIO            | XCVR |
| C3             | _               | _    | _               | _    | _               | _    | 144             | 3    | 208             | 3    |
| C4             | 129             | 4    | 175             | 6    | _               | _    | _               | -    | 224             | 6    |
| C5             | 129             | 4    | 175             | 6    | _               | _    | _               | _    | 224             | 6    |
| C7             | —               | —    | —               | —    | 240             | 3    | —               |      | 240             | 6    |
| C9             | _               | _    | _               | _    | _               | _    | _               |      | 240             | 5    |

| Member<br>Code | F484<br>(23 mm) |      | F672<br>(27 mm) |      | F896<br>(31 mm) |      | F1152<br>(35 mm) |      |
|----------------|-----------------|------|-----------------|------|-----------------|------|------------------|------|
|                | GPIO            | XCVR | GPIO            | XCVR | GPIO            | XCVR | GPIO             | XCVR |
| C3             | 208             | 3    | _               | _    | _               | _    | _                | -    |
| C4             | 240             | 6    | 336             | 6    | _               | _    | _                | -    |
| C5             | 240             | 6    | 336             | 6    | _               | _    | _                | -    |
| C7             | 240             | 6    | 336             | 9    | 480             | 9    | _                | -    |
| C9             | 224             | 6    | 336             | 9    | 480             | 12   | 560              | 12   |

## **Cyclone V GT**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GT devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.



| Resource               |                    | Member Code |     |     |  |  |  |
|------------------------|--------------------|-------------|-----|-----|--|--|--|
|                        |                    | D5          | D7  | D9  |  |  |  |
|                        | Receiver           |             | 120 | 140 |  |  |  |
| PCIe Hard IP Block     | PCIe Hard IP Block |             | 2   | 2   |  |  |  |
| Hard Memory Controller |                    | 2           | 2   | 2   |  |  |  |

### **Related Information**

## True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

## **Package Plan**

#### Table 9.Package Plan for Cyclone V GT Devices

Transceiver counts shown are for transceiver  $\leq 5$  Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the *Cyclone V Device Handbook Volume 2: Transceivers*.

| Member<br>Code | M301<br>(11 mm) |      |      |      |      | M484<br>(15 mm) |      | U484<br>(19 mm) |  |
|----------------|-----------------|------|------|------|------|-----------------|------|-----------------|--|
|                | GPIO            | XCVR | GPIO | XCVR | GPIO | XCVR            | GPIO | XCVR            |  |
| D5             | 129             | 4    | 175  | 6    | _    | _               | 224  | 6               |  |
| D7             | _               | _    | _    | _    | 240  | 3               | 240  | 6               |  |
| D9             | —               | —    | —    | _    | —    |                 | 240  | 5               |  |

| Member<br>Code | F484<br>(23 mm) |      |      |                    | F896<br>(31 mm) |                    | F1152<br>(35 mm) |        |
|----------------|-----------------|------|------|--------------------|-----------------|--------------------|------------------|--------|
|                | GPIO            | XCVR | GPIO | XCVR               | GPIO            | XCVR               | GPIO             | XCVR   |
| D5             | 240             | 6    | 336  | 6                  | _               | _                  | _                | _      |
| D7             | 240             | 6    | 336  | 9 ( <del>6</del> ) | 480             | 9 ( <del>6</del> ) | —                | —      |
| D9             | 224             | 6    | 336  | 9 ( <del>6</del> ) | 480             | 12 (7)             | 560              | 12 (7) |

#### **Related Information**

6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers

Provides more information about 6 Gbps transceiver channel count.

<sup>(6)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.

<sup>(7)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to eight full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.



## **Maximum Resources**

#### Table 10. Maximum Resource Counts for Cyclone V SE Devices

| Res                            | ource                        |                          | Ме                       | mber Code            |                      |
|--------------------------------|------------------------------|--------------------------|--------------------------|----------------------|----------------------|
|                                |                              | A2                       | A4                       | A5                   | A6                   |
| Logic Elements (               | LE) (K)                      | 25                       | 40                       | 85                   | 110                  |
| ALM                            |                              | 9,430                    | 15,880                   | 32,070               | 41,910               |
| Register                       |                              | 37,736                   | 60,376                   | 128,300              | 166,036              |
| Memory (Kb)                    | M10K                         | 1,400                    | 2,700                    | 3,970                | 5,570                |
|                                | MLAB                         | 138                      | 231                      | 480                  | 621                  |
| Variable-precisio              | Variable-precision DSP Block |                          | 84                       | 87                   | 112                  |
| 18 x 18 Multiplie              | 18 x 18 Multiplier           |                          | 168                      | 174                  | 224                  |
| FPGA PLL                       |                              | 5                        | 5                        | 6                    | 6                    |
| HPS PLL                        |                              | 3                        | 3                        | 3                    | 3                    |
| FPGA GPIO                      |                              | 145                      | 145                      | 288                  | 288                  |
| HPS I/O                        |                              | 181                      | 181                      | 181                  | 181                  |
| LVDS                           | Transmitter                  | 32                       | 32                       | 72                   | 72                   |
|                                | Receiver                     | 37                       | 37                       | 72                   | 72                   |
| FPGA Hard Memo                 | FPGA Hard Memory Controller  |                          | 1                        | 1                    | 1                    |
| HPS Hard Memor                 | HPS Hard Memory Controller   |                          | 1                        | 1                    | 1                    |
| Arm Cortex-A9 MPCore Processor |                              | Single- or dual-<br>core | Single- or dual-<br>core | Single- or dual-core | Single- or dual-core |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

## **Package Plan**

#### Table 11.Package Plan for Cyclone V SE Devices

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Member Code | U484<br>(19 mm) |         | U6<br>(23 I       |     | F896<br>(31 mm) |         |
|-------------|-----------------|---------|-------------------|-----|-----------------|---------|
|             | FPGA GPIO       | HPS I/O | FPGA GPIO HPS I/O |     | FPGA GPIO       | HPS I/O |
| A2          | 66              | 151     | 145               | 181 | _               | _       |
| A4          | 66              | 151     | 145               | 181 | _               | _       |
| A5          | 66              | 151     | 145               | 181 | 288             | 181     |
| A6          | 66              | 151     | 145               | 181 | 288             | 181     |



| Resource                    |                  | Member Code |           |                  |           |  |  |  |
|-----------------------------|------------------|-------------|-----------|------------------|-----------|--|--|--|
|                             |                  | C2          | C4        | C5               | C6        |  |  |  |
| HPS PLL                     |                  | 3           | 3         | 3                | 3         |  |  |  |
| 3 Gbps Transce              | iver             | 6           | 6         | 9                | 9         |  |  |  |
| FPGA GPIO <sup>(8)</sup>    |                  | 145         | 145       | 288              | 288       |  |  |  |
| HPS I/O                     |                  | 181         | 181       | 181              | 181       |  |  |  |
| LVDS                        | Transmitter      | 32          | 32        | 72               | 72        |  |  |  |
|                             | Receiver         | 37          | 37        | 72               | 72        |  |  |  |
| PCIe Hard IP Bl             | lock             | 2           | 2         | 2 <sup>(9)</sup> | 2 (9)     |  |  |  |
| FPGA Hard Memory Controller |                  | 1           | 1         | 1                | 1         |  |  |  |
| HPS Hard Memory Controller  |                  | 1           | 1         | 1                | 1         |  |  |  |
| Arm Cortex-A9               | MPCore Processor | Dual-core   | Dual-core | Dual-core        | Dual-core |  |  |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

## **Package Plan**

### Table 13.Package Plan for Cyclone V SX Devices

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Member Code | U672<br>(23 mm) |         |      | F896<br>(31 mm) |         |      |  |
|-------------|-----------------|---------|------|-----------------|---------|------|--|
|             | FPGA GPIO       | HPS I/O | XCVR | FPGA GPIO       | HPS I/O | XCVR |  |
| C2          | 145             | 181     | 6    | _               | _       | _    |  |
| C4          | 145             | 181     | 6    | _               | _       | _    |  |
| C5          | 145             | 181     | 6    | 288             | 181     | 9    |  |
| C6          | 145             | 181     | 6    | 288             | 181     | 9    |  |

## **Cyclone V ST**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V ST devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

<sup>&</sup>lt;sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

<sup>&</sup>lt;sup>(9)</sup> 1 PCIe Hard IP Block in U672 package.



| Resource                       |                        | Member Code |               |  |   |
|--------------------------------|------------------------|-------------|---------------|--|---|
|                                |                        | D5          | D6            |  |   |
|                                | Receiver               |             | 72            |  |   |
| PCIe Hard IP Block             | PCIe Hard IP Block     |             | rd IP Block 2 |  | 2 |
| FPGA Hard Memory Controller    | Hard Memory Controller |             | 1             |  |   |
| HPS Hard Memory Controller     |                        | 1           | 1             |  |   |
| Arm Cortex-A9 MPCore Processor |                        | Dual-core   | Dual-core     |  |   |

#### **Related Information**

# True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

## **Package Plan**

#### Table 15. Package Plan for Cyclone V ST Devices

- The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPSspecific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
- Transceiver counts shown are for transceiver ≤5 Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the *Cyclone V Device Handbook Volume 2: Transceivers*.

| Member Code | F896<br>(31 mm) |         |        |  |  |  |  |
|-------------|-----------------|---------|--------|--|--|--|--|
|             | FPGA GPIO       | HPS I/O | XCVR   |  |  |  |  |
| D5          | 288             | 181     | 9 (11) |  |  |  |  |
| D6          | 288             | 181     | 9 (11) |  |  |  |  |

### **Related Information**

6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers

Provides more information about 6 Gbps transceiver channel count.

<sup>(11)</sup> If you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to seven full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.



## **I/O Vertical Migration for Cyclone V Devices**

#### Figure 7. Vertical Migration Capability Across Cyclone V Device Packages and Densities

The arrows indicate the vertical migration paths. The devices included in each vertical migration path are shaded. You can also migrate your design across device densities in the same package option if the devices have the same dedicated pins, configuration pins, and power pins.



You can achieve the vertical migration shaded in red if you use only up to 175 GPIOs for the M383 package, and 138 GPIOs for the U672 package. These migration paths are not shown in the Intel Quartus Prime software Pin Migration View.

*Note:* To verify the pin migration compatibility, use the Pin Migration View window in the Intel Quartus Prime software Pin Planner.

## **Adaptive Logic Module**

Cyclone V devices use a 28 nm ALM as the basic building block of the logic fabric.

The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations.



#### Figure 8. ALM for Cyclone V Devices



You can configure up to 25% of the ALMs in the Cyclone V devices as distributed memory using MLABs.

#### **Related Information**

Embedded Memory Capacity in Cyclone V Devices on page 21 Lists the embedded memory capacity for each device.

## **Variable-Precision DSP Block**

Cyclone V devices feature a variable-precision DSP block that supports these features:

- Configurable to support signal processing precisions ranging from 9 x 9, 18 x 18 and 27 x 27 bits natively
- A 64-bit accumulator
- A hard preadder that is available in both 18- and 27-bit modes
- Cascaded output adders for efficient systolic finite impulse response (FIR) filters
- Internal coefficient register banks, 8 deep, for each multiplier in 18- or 27-bit mode
- Fully independent multiplier operation
- A second accumulator feedback register to accommodate complex multiplyaccumulate functions
- Fully independent Efficient support for single-precision floating point arithmetic
- The inferability of all modes by the Intel Quartus Prime design software



| Variant      | Member Variable<br>Code precision |             | -                   | dent Input and<br>plications Ope | 18 x 18<br>Multiplier | 18 x 18<br>Multiplier |                                         |
|--------------|-----------------------------------|-------------|---------------------|----------------------------------|-----------------------|-----------------------|-----------------------------------------|
|              |                                   | DSP Block - | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier            | 27 x 27<br>Multiplier | Adder Mode            | Adder<br>Summed<br>with 36 bit<br>Input |
|              | C6                                | 112         | 336                 | 224                              | 112                   | 112                   | 112                                     |
| Cyclone V ST | D5                                | 87          | 261                 | 174                              | 87                    | 87                    | 87                                      |
|              | D6                                | 112         | 336                 | 224                              | 112                   | 112                   | 112                                     |

## **Embedded Memory Blocks**

The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements.

## **Types of Embedded Memory**

The Cyclone V devices contain two types of memory blocks:

- 10 Kb M10K blocks—blocks of dedicated memory resources. The M10K blocks are ideal for larger memory arrays while still providing a large number of independent ports.
- 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Cyclone V devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB.

## **Embedded Memory Capacity in Cyclone V Devices**

## Table 18. Embedded Memory Capacity and Distribution in Cyclone V Devices

|              | Member | M1    | M10K         |       | MLAB         |                       |  |
|--------------|--------|-------|--------------|-------|--------------|-----------------------|--|
| Variant      | Code   | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | Total RAM Bit<br>(Kb) |  |
| Cyclone V E  | A2     | 176   | 1,760        | 314   | 196          | 1,956                 |  |
|              | A4     | 308   | 3,080        | 485   | 303          | 3,383                 |  |
|              | A5     | 446   | 4,460        | 679   | 424          | 4,884                 |  |
|              | A7     | 686   | 6,860        | 1338  | 836          | 7,696                 |  |
|              | A9     | 1,220 | 12,200       | 2748  | 1,717        | 13,917                |  |
| Cyclone V GX | C3     | 135   | 1,350        | 291   | 182          | 1,532                 |  |
|              | C4     | 250   | 2,500        | 678   | 424          | 2,924                 |  |
|              | C5     | 446   | 4,460        | 678   | 424          | 4,884                 |  |
|              | C7     | 686   | 6,860        | 1338  | 836          | 7,696                 |  |
|              | C9     | 1,220 | 12,200       | 2748  | 1,717        | 13,917                |  |
|              |        |       |              |       |              | continued             |  |



|              | Member | M1    | M10K         |       | MLAB         |                       |  |
|--------------|--------|-------|--------------|-------|--------------|-----------------------|--|
| Variant      | Code   | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | Total RAM Bit<br>(Kb) |  |
| Cyclone V GT | D5     | 446   | 4,460        | 679   | 424          | 4,884                 |  |
|              | D7     | 686   | 6,860        | 1338  | 836          | 7,696                 |  |
|              | D9     | 1,220 | 12,200       | 2748  | 1,717        | 13,917                |  |
| Cyclone V SE | A2     | 140   | 1,400        | 221   | 138          | 1,538                 |  |
|              | A4     | 270   | 2,700        | 370   | 231          | 2,460                 |  |
|              | A5     | 397   | 3,970        | 768   | 480          | 4,450                 |  |
|              | A6     | 553   | 5,530        | 994   | 621          | 6,151                 |  |
| Cyclone V SX | C2     | 140   | 1,400        | 221   | 138          | 1,538                 |  |
|              | C4     | 270   | 2,700        | 370   | 231          | 2,460                 |  |
|              | C5     | 397   | 3,970        | 768   | 480          | 4,450                 |  |
|              | C6     | 553   | 5,530        | 994   | 621          | 6,151                 |  |
| Cyclone V ST | D5     | 397   | 3,970        | 768   | 480          | 4,450                 |  |
|              | D6     | 553   | 5,530        | 994   | 621          | 6,151                 |  |

## **Embedded Memory Configurations**

## Table 19. Supported Embedded Memory Block Configurations for Cyclone V Devices

This table lists the maximum configurations supported for the embedded memory blocks. The information is applicable only to the single-port RAM and ROM modes.

| Memory Block | Depth (bits) | Programmable Width |
|--------------|--------------|--------------------|
| MLAB         | 32           | x16, x18, or x20   |
| M10K         | 256          | x40 or x32         |
|              | 512          | x20 or x16         |
|              | 1К           | x10 or x8          |
|              | 2К           | x5 or x4           |
|              | 4К           | x2                 |
|              | 8К           | ×1                 |

## **Clock Networks and PLL Clock Sources**

550 MHz Cyclone V devices have 16 global clock networks capable of up to operation. The clock network architecture is based on Intel's global, quadrant, and peripheral clock structure. This clock structure is supported by dedicated clock input pins and fractional PLLs.

*Note:* To reduce power consumption, the Intel Quartus Prime software identifies all unused sections of the clock network and powers them down.



#### Figure 10. Device Chip Overview for Cyclone V GX and GT Devices

The figure shows a Cyclone V FPGA with transceivers. Different Cyclone V devices may have a different floorplans than the one shown here.



## **PMA Features**

To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip—ensuring optimal signal integrity. For the transceivers, you can use the channel PLL of an unused receiver PMA as an additional transmit PLL.

#### Table 22. PMA Features of the Transceivers in Cyclone V Devices

| Features                                        | Capability                                                                                                                        |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Backplane support                               | Driving capability up to 6.144 Gbps                                                                                               |
| PLL-based clock recovery                        | Superior jitter tolerance                                                                                                         |
| Programmable deserialization and word alignment | Flexible deserialization width and configurable word alignment pattern                                                            |
| Equalization and pre-emphasis                   | <ul> <li>Up to 14.37 dB of pre-emphasis and up to 4.7 dB of equalization</li> <li>No decision feedback equalizer (DFE)</li> </ul> |
| Ring oscillator transmit PLLs                   | 614 Mbps to 6.144 Gbps                                                                                                            |
| Input reference clock range                     | 20 MHz to 400 MHz                                                                                                                 |
| Transceiver dynamic reconfiguration             | Allows the reconfiguration of a single channel without affecting the operation of other channels                                  |



*Note:* Although the FPGA fabric and HPS are on separate power domains, the HPS must remain powered up during operation while the FPGA fabric can be powered up or down as required.

#### **Related Information**

Cyclone V Device Family Pin Connection Guidelines

Provides detailed information about power supply pin connection guidelines and power regulator sharing.

### **Hardware and Software Development**

For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer (Standard) system integration tool in the Intel Quartus Prime software.

For software development, the Arm-based SoC devices inherit the rich software development ecosystem available for the Arm Cortex-A9 MPCore processor. The software development process for Intel SoCs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux, VxWorks<sup>®</sup>, and other operating systems is available for the SoCs. For more information on the operating systems support availability, contact the Intel sales team.

You can begin device-specific firmware and software development on the Intel SoC Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board that runs on a PC. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware.

#### **Related Information**

International Altera Sales Support Offices

## **Dynamic and Partial Reconfiguration**

The Cyclone V devices support dynamic reconfiguration and partial reconfiguration.

## **Dynamic Reconfiguration**

The dynamic reconfiguration feature allows you to dynamically change the transceiver data rates, PMA settings, or protocols of a channel, without affecting data transfer on adjacent channels. This feature is ideal for applications that require on-the-fly multiprotocol or multirate support. You can reconfigure the PMA and PCS blocks with dynamic reconfiguration.

## **Partial Reconfiguration**

*Note:* The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Partial reconfiguration allows you to reconfigure part of the device while other sections of the device remain operational. This capability is important in systems with critical uptime requirements because it allows you to make updates or adjust functionality without disrupting services.



Apart from lowering cost and power consumption, partial reconfiguration increases the effective logic density of the device because placing device functions that do not operate simultaneously is not necessary. Instead, you can store these functions in external memory and load them whenever the functions are required. This capability reduces the size of the device because it allows multiple applications on a single device—saving the board space and reducing the power consumption.

Intel simplifies the time-intensive task of partial reconfiguration by building this capability on top of the proven incremental compile and design flow in the Intel Quartus Prime design software. With the Intel solution, you do not need to know all the intricate device architecture details to perform a partial reconfiguration.

Partial reconfiguration is supported through the FPP x16 configuration interface. You can seamlessly use partial reconfiguration in tandem with dynamic reconfiguration to enable simultaneous partial reconfiguration of both the device core and transceivers.

## **Enhanced Configuration and Configuration via Protocol**

Cyclone V devices support 1.8 V, 2.5 V, 3.0 V, and 3.3 V programming voltages and several configuration schemes.

| Mode                                                           | Data<br>Width              | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps) | Decompressi<br>on | Design<br>Security | Partial<br>Reconfigurat<br>ion <sup>(18)</sup> | Remote<br>System<br>Update |
|----------------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------------------|--------------------|------------------------------------------------|----------------------------|
| AS through the EPCS<br>and EPCQ serial<br>configuration device | 1 bit, 4<br>bits           | 100                        | _                          | Yes               | Yes                | _                                              | Yes                        |
| PS through CPLD or<br>external<br>microcontroller              | 1 bit                      | 125                        | 125                        | Yes               | Yes                | _                                              | _                          |
| FPP                                                            | 8 bits                     | 125                        | _                          | Yes               | Yes                | _                                              | Parallel flash             |
|                                                                | 16 bits                    | 125                        | _                          | Yes               | Yes                | Yes                                            | loader                     |
| CvP (PCIe)                                                     | x1, x2,<br>and x4<br>lanes | -                          | _                          | Yes               | Yes                | Yes                                            | _                          |
| JTAG                                                           | 1 bit                      | 33                         | 33                         | -                 | _                  | _                                              | _                          |

 Table 24.
 Configuration Schemes and Features Supported by Cyclone V Devices

Instead of using an external flash or ROM, you can configure the Cyclone V devices through PCIe using CvP. The CvP mode offers the fastest configuration rate and flexibility with the easy-to-use PCIe hard IP block interface. The Cyclone V CvP implementation conforms to the PCIe 100 ms power-up-to-active time requirement.

## **Related Information**

Configuration via Protocol (CvP) Implementation in Intel FPGAs User Guide Provides more information about CvP.

<sup>&</sup>lt;sup>(18)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



## **Power Management**

Leveraging the FPGA architectural features, process technology advancements, and transceivers that are designed for power efficiency, the Cyclone V devices consume less power than previous generation Cyclone FPGAs:

- Total device core power consumption—less by up to 40%.
- Transceiver channel power consumption—less by up to 50%.

Additionally, Cyclone V devices contain several hard IP blocks that reduce logic resources and deliver substantial power savings of up to 25% less power than equivalent soft implementations.

# **Document Revision History for Cyclone V Device Overview**

| Document<br>Version | Changes                                                                                                                                                                                        |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2018.05.07          | <ul> <li>Added the low power option ("L" suffix) for Cyclone V SE and Cyclone V SX devices in the Sample Ordering Code and Available Options diagrams.</li> <li>Rebranded as Intel.</li> </ul> |

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2017 | 2017.12.18 | Updated ALM resources for Cyclone V E, Cyclone V SE, Cyclone V SX, and Cyclone V ST devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| June 2016     | 2016.06.10 | Updated Cyclone V GT speed grade to $-7$ in Sample Ordering Code and Available Options for Cyclone V GT Devices diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| December 2015 | 2015.12.21 | <ul> <li>Added descriptions to package plan tables for Cyclone V GT and ST devices.</li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| June 2015     | 2015.06.12 | <ul> <li>Replaced a note to partial reconfiguration feature. Note: The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Altera sales representatives.</li> <li>Updated logic elements (LE) (K) for the following devices: <ul> <li>Cyclone V E A7: Updated from 149.5 to 150</li> <li>Cyclone V GX C3: Updated from 149.7 to 150</li> <li>Cyclone V GT D7: Updated from 149.5 to 150</li> <li>Cyclone V GT D7: Updated from 149.5 to 150</li> </ul> </li> <li>Updated MLAB (Kb) in Maximum Resource Counts for Cyclone V GX Devices table as follows: <ul> <li>Cyclone V GX C3: Updated from 291 to 182</li> <li>Cyclone V GX C4: Updated from 678 to 424</li> <li>Cyclone V GX C7: Updated from 1,338 to 836</li> <li>Cyclone V GX C9: Updated from 1,717</li> </ul> </li> </ul> |
|               | 1          | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



| Date         | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |            | <ul> <li>Updated MLAB RAM Bit (Kb) in Embedded Memory Capacity and<br/>Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C3: Updated from 181 to 182</li> <li>Cyclone V GX C4: Updated from 295 to 424</li> <li>Updated Total RAM Bit (Kb) in Embedded Memory Capacity and<br/>Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C3: Updated from 1,531 to 1,532</li> <li>Cyclone V GX C4: Updated from 2,795 to 2,924</li> <li>Updated MLAB Block count in Embedded Memory Capacity and<br/>Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C4: Updated from 2,795 to 2,924</li> <li>Updated MLAB Block count in Embedded Memory Capacity and<br/>Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C4: Updated from 472 to 678</li> <li>Cyclone V GX C5: Updated from 679 to 678</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| March 2015   | 2015.03.31 | <ul> <li>Added internal scrubbing feature under configuration in Summary of<br/>Features for Cyclone V Devices table.</li> <li>Added optional suffix "SC: Internal scrubbing support" to the following<br/>diagrams: <ul> <li>Sample Ordering Code and Available Options for Cyclone V E Devices</li> <li>Sample Ordering Code and Available Options for Cyclone V GX Devices</li> <li>Sample Ordering Code and Available Options for Cyclone V SE Devices</li> <li>Sample Ordering Code and Available Options for Cyclone V SE Devices</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| January 2015 | 2015.01.23 | <ul> <li>Updated Sample Ordering Code and Available Options for Cyclone V ST<br/>Devices figure because Cyclone V ST devices are only available in I<br/>temperature grade and -7 speed grade.</li> <li>Operating Temperature: Removed C and A temperature grades</li> <li>FPGA Fabric Speed Grade: Removed -6 and -8 speed grades</li> <li>Updated the transceiver specification for Cyclone V ST from 5 Gbps to<br/>6.144 Gbps:         <ul> <li>Device Variants for the Cyclone V Device Family table</li> <li>Sample Ordering Code and Available Options for Cyclone V ST Devices figure</li> <li>Maximum Resource Counts for Cyclone V ST Devices</li> <li>Updated Maximum Resource Counts for Cyclone V GX Devices table for Cyclone V GX G3 devices.</li> <li>Logic elements (LE) (K): Updated from 35.7 to 35.5</li> <li>Variable-precision DSP block: Updated from 51 to 57</li> <li>18 x 18 multiplier: Updated from 102 to 114</li> </ul> </li> <li>Updated Number of Multipliers in Cyclone V Devices table for Cyclone V GX G3 devices.</li> <ul> <li>Variableprecision DSP Block: Updated from 51 to 57</li> <li>9 x 9 Multiplier: Updated from 102 to 114</li> </ul> <li>Updated Number of Multipliers in Cyclone V Devices table for Cyclone V GX G3 devices.</li> <ul> <li>Variableprecision DSP Block: Updated from 51 to 57</li> <li>18 x 18 Multiplier: Updated from 102 to 114</li> <li>Updated Rumory Capacity and Distribution in Cyclone V Devices table for Cyclone V GX G3 devices.</li> <li>M10K RAM bit (Kb): Updated from 1.190 to 1.350</li> <li>MLAB Block: Updated from 159 to 181</li> <li>Total RAM bit (Kb): Updated from 159 to 181</li> </ul> </ul> |
| October 2014 | 2014.10.06 | Added a footnote to the "Transceiver PCS Features for Cyclone V Devices"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|              |            | table to show that PCIe Gen2 is supported for Cyclone V GT and ST devices. continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



| Cyclone V SE and SX devices.           December 2013         2013.12.26         Corrected single or dual-core ARM Cortex-A9 MPCore processor-up to 925 Mitz from 800 Mitz.           Removed "Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migration tables.         Removed the note "The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os. In the Maximum Resources Counts table for Cyclone V E and SE.           Added leaded package options.         Removed the note "The number of PLLs includes guerant.           Updated Timbedded Hard IPs for Cyclone V GT devices to indicate Maximum 2 hard PCIe and 2 hard memory controllers.         Addeel deaded package options.           Removed the note "The number of PLLs includes gueran-purpose fractional PLLs and transceiver fractional PLLs." for all PLLs in the Maximum Resource Counts table.         Corrected max LVDS counts for transmitter and receiver for Cyclone V E A5 device from 34 to 50.           Corrected variable-precision DSP block, 27 x 27 multiplier, 18 x 18 multiplier adder summed with 36 bit input for Cyclone V SE devices from 116 to 150.         Corrected VAS and VAS as multiplier adder summed with 36 bit input for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 32.           Corrected VDS transmitter for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 32.         Corrected VAS from 35 to 32.           Corrected VADI is supported through the soft PCS in the PCS features for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 32.           Corrected VADI is supporten         | Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MHz from 800 MHz.         Removed "Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migration tables.         Removed the note "The number of GPI05 does not include transceiver I/Os. In the Quartus II software, the number of user /Os includes transceiver I/Os. The GPI05 in the Maximum Resource Counts table for Cyclone V E and SE.         • Added limk to Altera Product Selector for each device variant.         • Updated Embedded Hard IPs for Cyclone V GT devices to indicate Maximum 2 hard PCI2 and 2 hard memory controllers.         • Added leaded package options.         • Removed the note. "The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs." for all PLLs in the Maximum Resource Counts table.         • Corrected max LVDS counts for transmitter and receiver for Cyclone V E AS device from 14 to 120.         • Corrected max LVDS counts for transmitter and receiver for Cyclone V E AS devices from 31 to 120.         • Corrected 18 x 18 multiplier of Cyclone V SE devices from 116 to 168.         • Corrected 1VDS transmitter for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 31 to 32.         • Corrected 1VDS reavers for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 31 to 32.         • Corrected 1VDS reavers from May Cycle SE A3 and A4 as well as SX C2 and C4 devices from 31 to 32.         • Corrected AVAII is supported through the soft PCS in the PCS features for Cyclone V.         • Added the DDR3 SDRAM for the maximum frequency's soft controller and the minimum frequency from 300 to 330 for vollege 1.35V.                                                                                     | July 2014     | 2014.07.07 | Updated the I/O vertical migration figure to clarify the migration capability of Cyclone V SE and SX devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <ul> <li>Corrected 18 x 18 multiplier for Cyclone V SE devices from 116 to 168.</li> <li>Corrected 9 x 9 multiplier for Cyclone V SE devices from 174 to 252.</li> <li>Corrected LVDS transmitter for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 31 to 32.</li> <li>Corrected LVDS receiver for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 37.</li> <li>Corrected transceiver speed grade for Cyclone V ST devices ordering code from 4 to 5.</li> <li>Updated the DDR3 SDRAM for the maximum frequency's soft controller and the minimum frequency from 300 to 303 for voltage 1.35V.</li> <li>Added links to Altera's External Memory Spec Estimator tool to the topics listing the external memory interface performance.</li> <li>Corrected XAUI is supported through the soft PCS in the PCS features for Cyclone V.</li> <li>Added links to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topics for easy reference.</li> <li>Corrected the Supporting Feature in Table 1 of Increased bandwidth capacity to '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interface to '6.144 Gbps'.</li> <li>Updated Description in Table 3 of Cyclone V GT to '6.144 Gbps'.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> <li>Updated He package plan with M383 for the Cyclone V E device.</li> <li>Removed the M301 and M383 packages from the Cyclone V GX C4 device</li> <li>Updated the GPI0 count to '129' for the M301 package of the Cyclone V</li> </ul> | December 2013 | 2013.12.26 | <ul> <li>Corrected single or dual-core ARM Cortex-A9 MPCore processor-up to 925 MHz from 800 MHz.</li> <li>Removed "Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migration tables.</li> <li>Removed the note "The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os." for GPIOs in the Maximum Resource Counts table for Cyclone V E and SE.</li> <li>Added link to Altera Product Selector for each device variant.</li> <li>Updated Embedded Hard IPs for Cyclone V GT devices to indicate Maximum 2 hard PCIe and 2 hard memory controllers.</li> <li>Added leaded package options.</li> <li>Removed the note "The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs." for all PLLs in the Maximum Resource Counts table.</li> <li>Corrected max LVDS counts for transmitter and receiver for Cyclone V E A9 device from 140 to 120.</li> <li>Corrected variable-precision DSP block, 27 x 27 multiplier, 18 x 18 multiplier adder mode and 18 x 18 multiplier adder summed with 36 bit</li> </ul> |
| <ul> <li>May 2013</li> <li>2013.05.06</li> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topics for easy reference.</li> <li>Corrected the title to the PCIe hard IP topic. Cyclone V devices support only PCIe Gen1 and Gen2.</li> <li>Updated Supporting Feature in Table 1 of Increased bandwidth capacity to '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interface to '6.144 Gbps'.</li> <li>Updated Description in Table 3 of Cyclone V GT to '6.144 Gbps'.</li> <li>Updated the M386 package to M383 for Figure 1, Figure 2 and Figure 3.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> <li>Updated the m301 and M383 packages from the Cyclone V GX C4 device</li> <li>Updated the GPIO count to '129' for the M301 package of the Cyclone V</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |            | <ul> <li>Corrected 18 x 18 multiplier for Cyclone V SE devices from 116 to 168.</li> <li>Corrected 9 x 9 multiplier for Cyclone V SE devices from 174 to 252.</li> <li>Corrected LVDS transmitter for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 31 to 32.</li> <li>Corrected LVDS receiver for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 37.</li> <li>Corrected transceiver speed grade for Cyclone V ST devices ordering code from 4 to 5.</li> <li>Updated the DDR3 SDRAM for the maximum frequency's soft controller and the minimum frequency from 300 to 303 for voltage 1.35V.</li> <li>Added links to Altera's External Memory Spec Estimator tool to the topics listing the external memory interface performance.</li> <li>Corrected XAUI is supported through the soft PCS in the PCS features for Cyclone V.</li> </ul>                                                                                                                                                                                                                                                                                                  |
| Updated 5 Gbps to '6.144 Gbps' forCyclone V GT device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | May 2013      | 2013.05.06 | <ul> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topics for easy reference.</li> <li>Corrected the title to the PCIe hard IP topic. Cyclone V devices support only PCIe Gen1 and Gen2.</li> <li>Updated Supporting Feature in Table 1 of Increased bandwidth capacity to '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interface to '6.144 Gbps'.</li> <li>Updated Description in Table 3 of Cyclone V GT to '6.144 Gbps'.</li> <li>Updated the M386 package to M383 for Figure 1, Figure 2 and Figure 3.</li> <li>Updated Figure 2 and Figure 3 for Transceiver Count by adding 'F : 4'.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> <li>Updated the M301 and M383 packages from the Cyclone V GX C4 device.</li> <li>Updated the GPIO count to '129' for the M301 package of the Cyclone V GX C5 device.</li> </ul>                                                                                                                                                |



| aid A6.       Updated Memory (Kb) for Maximum Resource Counts for Cyclone V SE A<br>and A6, SX C4 and C6, ST D6 devices.         Updated PGA PLL for Maximum Resource Counts for Cyclone V SE A2, S<br>(2, devices.       Removed '36 x 36' from the Variable-Precision DSP Block.         Updated HPG PLL for Maximum Resource Counts for Cyclone V SE A4, SC<br>(2, devices.       Not and ST devices.         Updated HPS I/O counts for Cyclone V SX C4 device.       Updated HPS I/O counts for Cyclone V SX C4 device.         Updated HPS I/O counts for Cyclone V SX C4 device.       Updated HPS I/O counts for Cyclone V SX C4 device.         Updated Memory Capacity and Distribution table for Cyclone<br>SE A4 and A6, SX C4 and C6, ST D6 devices.       Removed 'Gounter reconfiguration' from the PLL Features.         Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.       Removed 'Distributed Memory' symbol.         Updated the Capability in Table 23 of Dackplane support to '6.144 Gbps'.       Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Updated the partial reconfiguration is an advanced feature. Contact Atte<br>for support of the feature.       Oteps:         December 2012       2012.12.28       Updated the OFIO counts for the MBGA packages.         Updated the option tors for the MBGA packages.       Updated the OFIO counts for the VH44 package of the Cyclone V E A9, C<br>(9, and GT) ad devices.         November 2012       2012.11.19       Added new MBGA packages and additional U449 packages.         Updated the vertical migrati                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Date          | Version    | Changes                                                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------|
| and A6, SX C4 and C6, ST D6 devices.Updated PGA PLL for Maximum Resource Counts for Cyclone V SE A2, SC (2, devices).Removed '26 x 36' from the Variable-Precision DSP Block.Updated Variable-precision DSP Blocks and 18 x 18 Multiplier for Maximum Resource Counts for Cyclone V SX C4 device.Updated Table 17 for Cyclone V SX C4 device.Updated Table 17 for Cyclone V SX C4 device.Updated Enbedded Memory Capacity and Distribution table.Updated Enbedded Memory Capacity and Distribution table for Cyclone V SK C4 device.Updated Low-Power Serial Transceivers by replacing 5 Gbps with 6.144 Gbps.Removed 'Counter reconfiguration' from the PLL Features.Updated Low-Power Serial Transceivers by replacing 5 Gbps.Updated the Capability in Table 22 of Ring oscillator transmit PLs with 6.144 Gbps.Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic 1 '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic 1 '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CRI 4.1 to '6.144 Gbps'.Updated the GPIO counts for the MBGA packages.Updated the GPIO counts for the VBA package of the Cyclone V E A9, C C9, and GT D9 devices.Updated the GPIO counts for the VBA package of the Cyclone V E A9, C C9, and GT D9 devices.Updated the Wertical migration table for vertical migration of the U484 package.Updated the WBGA packages and additional U484 packages for Cyclone V GX, Added ordering code for five-transceiver devices for Cyclone V GX, Added IDR-1915 Updated the vertical migration table is add BGA packages.Added ordering code for five-transceive                                                                                                                                                                                                                                                                                                                                                                                           |               |            | and A6.                                                                                                                           |
| C2, devices.       • Removed '36 x 36' from the Variable-Precision DSP Block.         Updated Variable-precision DSP Blocks and 18 x 18 Multiplier for<br>Maximum Resource Counts for Cyclone V SX C4 device.       • Updated the HPS I/O counts for Cyclone V SX C4 device.         Updated Table 17 for Cyclone V SX C4 device.       • Updated Table 17 for Cyclone V SX C4 device.         Updated Table 17 for Cyclone V SX C4 device.       • Updated Table 17 for Cyclone V SX C4 device.         • Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.       • Removed 'Ounter reconfiguration' from the PLL Features.         • Updated Low-Power Serial Transceivers by replacing 5 Gbps soluth<br>6.144 Gbps.       • Updated Capability in Table 22 of Backplane support to '6.144 Gbps'.         • Updated the Capability in Table 23 of CPR 14.1 to '6.144 Gbps'.       • Updated the PCS Support in Table 23 of CPR 14.1 to '6.144 Gbps'.         • Updated the GPS       • Updated the Gps'.       • Updated the Gps'.         • Updated the Gps'.       • Updated the Gps'.       • Updated the Gps'.         • Updated the Gps'.       • Updated the Gps'.       • Updated the Gps'.         • Updated the Gps'.       • Updated the Gps'.       • Updated the GPIO counts for the MBGA packages.         • Updated the GPIO counts for the U484 package of the Cyclone V E A9, G<br>S, and GT O9 devices.       • Updated the GPIO counts for the U484 packages for Cyclone V E A9, G<br>C, and GT O9 devices.         • Updated the wrtical migration table for vertical migration of th                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |            |                                                                                                                                   |
| Image: Section DSP Blocks and 18 x 18 Multiplier for<br>Maximum Resource Counts for Cyclone V SX C4 device.<br>Updated the HPS I/O counts for Cyclone V SX C4 device.<br>Updated Table 17 for Cyclone V SX C4 device.<br>Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.<br>Removed 'Doisributed Memory' symbol.<br>Removed 'Distributed Memory' symbol.<br>Removed 'Distributed Memory' symbol.<br>Updated the Capability in Table 22 of Ring oscillator transmit PLLs with<br>6.144 Gbps.<br>Updated the Capability in Table 23 of CPR 14.1 to '6.144 Gbps'.<br>Updated the DCS Support in Table 23 of CPR 14.1 to '6.144 Gbps'.<br>Updated the DCS Support of the feature. Contact Alte<br>for Support of the feature.<br>Updated the OPCS ontor for the MBGA packages.<br>Updated the CPIO and transceiver counts for the MBGA packages.<br>Updated the CPIO and transceiver counts for the MBGA packages.<br>Updated the CPIO and transceiver counts for the MBGA packages.<br>Updated the Vertical migration table for vertical migration of the U484<br>packages.<br>Updated the Vertical migration table for vertical migration of the U484<br>packages.<br>Updated the Vertical migration table for Vertical S2 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.<br>Updated the Vertical migration table to add MBGA packag                                                                        |               |            | Updated FPGA PLL for Maximum Resource Counts for Cyclone V SE A2, SX C2, devices.                                                 |
| Maximum Resource Counts for Cyclone V SE, SX, and ST device.Updated He HPS I/O counts for Cyclone V SE, SX, and ST devices.Updated Table 17 for Cyclone V SX C4 device.Updated Embedded Memory Capacity and Distribution table for CycloneSE A4 and A6, SX C4 and C6, ST D6 devices.Removed 'Counter reconfiguration' from the PLL Features.Updated Low-Power Serial Transceivers by replacing 5 Gbps with6.144 Gbps.Updated Capability in Table 22 of Backplane support to '6.144 Gbps'.Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 from 5 Gbps to '6 Gbps'.Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic 1'6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the OPIO counts for the MBGA packages.Updated the GPIO and transceiver counts for the MBGA packages.Updated the GPIO and transceiver counts for the U484 package of the Cyclone V E A9, CC9, and GT D9 devices.Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added ordering code for five-transceiver devices for Cyclone V GT and SUpdated the overtical migration table to add MBGA packages.Updated the outral migration table to add MBGA packages.Updated the outral migration table to add MBGA packages.Updated the outral migration table to add MBGA packages.Added ordering code for five-transceiver devices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |               |            | • Removed '36 x 36' from the Variable-Precision DSP Block.                                                                        |
| •       Updated Figure 7 which shows the I/O vertical migration table.         •       Updated Table 17 for Cyclone V SX C4 device.         •       Updated Embedded Memory Capacity and Distribution table for Cyclone SE A4 and A6, SX C4 and C6, ST D6 devices.         •       Removed 'Counter reconfiguration' from the PLL Features.         •       Updated Low-Power Serial Transceivers by replacing 5 Gbps with 6.144 Gbps.         •       Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.         •       Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         •       Updated the OPIO counts for the MBGA packages.         •       Updated the GPIO and transceiver counts for the MBGA packages.         •       Updated the Vertical migration table for vertical migration of the U484 packages.         •       Updated the wertical migration table for vertical migration of the U484 packages.         •       Updated the WIGA packages and additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |            |                                                                                                                                   |
| Image: Section of the section of th |               |            | • Updated the HPS I/O counts for Cyclone V SE, SX, and ST devices.                                                                |
| Updated Embedded Memory Capacity and Distribution table for Cyclone<br>SE A4 and A6, SX C4 and C6, ST D6 devices.Removed 'Counter reconfiguration' from the PLL Features.Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.Removed 'Distributed Memory' symbol.Updated Capability in Table 22 of Backplane support to '6.144 Gbps'.Updated Capability in Table 22 of Bring oscillator transmit PLLs with<br>6.144 Gbps'.Updated the DCS Support in Table 23 for 5 Gbps to '6 Gbps'.Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basis t<br>'6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the QPIO counts for the MBGA packages.Updated the QPIO counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.Updated the QPIO counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.November 20122012.11.19Added new MGA packages and additional U484 packages for Cyclone V<br>GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI 4 4.9152 Gbps transmit jitter compliance.November 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |            | • Updated Figure 7 which shows the I/O vertical migration table.                                                                  |
| SE A4 and A6, SX C4 and C6, ST D6 devices.Removed 'Counter reconfiguration' from the PLL Features.Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.Updated Low-Power 20isributed Memory' symbol.Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.Updated the Capability in Table 22 of Ring oscillator transmit PLLs with<br>6.144 Gbps.Updated the PCS Support in Table 23 for 0 Gbps to '6 Gbps'.Updated the Data Rates (Gbps) in Table 23 of 2 GPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Clarified that partial reconfiguration is an advanced feature. Contact Alte<br>for support of the feature.December 20122012.12.28Updated the GPIO counts for the MBGA packages.Updated the GPIO counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.Updated the wertical migration table for vertical migration of the U484<br>packages.Updated the WLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.Added information on maximum transceiver channel usage restrictions f<br>PCI Gen2 and CPRI 4t 4.9152 Gbps transmit jitter compliance.Added information on maximum transceiver channel usage restrictions f<br>PCI Gen2 and CPRI 4t 4.9152 Gbps transmit jitter compliance.Added information on maximum transceiver channel usage restrictions f<br>PCI Gen2 and CPRI 4t 4.9152 Gbps transmit ji                                                                                                                                                                                                                                                                                                                                                                                                                      |               |            | Updated Table 17 for Cyclone V SX C4 device.                                                                                      |
| •Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.•Removed "Distributed Memory' symbol.•Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.•Updated Capability in Table 22 of Backplane support to '6.144 Gbps'.•Updated the CGS Support in Table 23 form 5 Gbps to '6 Gbps'.•Updated the PCS Support in Table 23 form 5 Gbps to '6 Gbps'.•Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic 1<br>'6.144 Gbps'.•Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.•Updated the PCI and ratical reconfiguration is an advanced feature. Contact Alter<br>for support of the feature.December 20122012.12.28•Updated the GPIO counts for the MBGA packages.•Updated the GPIO counts for the U484 package of the Cyclone V E A9, CC<br>(C9, and GT D9 devices.•Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19•Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.•Updated Cyclone V ST speed grade information.•Added ordering code for five-transceiver devices for Cyclone V GT and S<br>· Updated the vertical migration and information.•Added ordering code for five-transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.•Added order ing code for five-transceiver devices for Cyclone V GT and S<br>· Updated the vertical migration on maximum transceiver controller.•Removed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |            | Updated Embedded Memory Capacity and Distribution table for Cyclone V<br>SE A4 and A6, SX C4 and C6, ST D6 devices.               |
| 6.144 Gbps.         Removed 'Distributed Memory' symbol.         Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.         Updated the Capability in Table 23 from 5 Gbps to '6 Gbps'.         Updated the PCS Support in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of 2 GPRI 4.1 to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Clarified that partial reconfiguration is an advanced feature. Contact Alte for support of the feature.         December 2012         2012.12.28         Updated the GPIO and transceiver counts for the MBGA packages.         Updated the GPIO and transceiver counts for the U484 package of the Cyclone V E A9, C C, and GT D9 devices.         Updated the MLB supported programmable widths at 32 bits depth.         November 2012       2012.11.19         Added new MBGA packages and additional U484 packages for Cyclone V GX, and GT.         Added ordering code for five-transceiver devices for Cyclone V GT and S         Updated the vertical migration table to add MBGA packages.         Added ordering code for five-transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.         Added ordering code for five-transceiver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |            | Removed 'Counter reconfiguration' from the PLL Features.                                                                          |
| •Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.•Updated Capability in Table 22 of Ring oscillator transmit PLLs with<br>6.144 Gbps.•Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.•Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to<br>'6.144 Gbps'.•Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.•Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.•Clarified that partial reconfiguration is an advanced feature. Contact Alte<br>for support of the feature.December 20122012.12.28Updated the GPIO counts for the MBGA packages.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |            |                                                                                                                                   |
| Updated Capability in Table 22 of Ring oscillator transmit PLLs with<br>6.144 Gbps.Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.Updated the PCS Support in Table 23 of 3 Gbps and 6 Gbps Basic t<br>'6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.December 20122012.12.28Updated the pin counts for the MBGA packages.Updated the GPIO and transceiver counts for the MBGA packages.Updated the CPI Counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.Updated the CPIO counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.Vupdated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.Added performance information for HPS memory controller.Removed DDR3U support.Updated Cryclone V ST speed grade information.Added information on maximum transceiver channel usage restrictions fo<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added the "Embedded Memory Capacity" and "Embedded Memory<br>Configurations" sections.Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |            | Removed 'Distributed Memory' symbol.                                                                                              |
| 6.144 Gbps.         • Updated the DCS Support in Table 23 from 5 Gbps to '6 Gbps'.         • Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic t         '6.144 Gbps'.         • Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         • Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         • Updated the partial reconfiguration is an advanced feature. Contact Alter for support of the feature.         December 2012       2012.12.28         • Updated the GPIO and transceiver counts for the MBGA packages.         • Updated the Vertical migration table for vertical migration of the U484 package of the Cyclone V E A9, C C9, and GT D9 devices.         • Updated the Vertical migration table for vertical migration of the U484 packages.         • Updated the Vertical migration table or vertical migration of the U484 packages for Cyclone V GX, and GT.         November 2012       2012.11.19         • Added new MBGA packages and additional U484 packages for Cyclone V GX, and GT.         • Updated the vertical migration table to add MBGA packages.         • Added performance information for HPS memory controller.         • Removed DDR3U support.         • Updated Cyclone V ST speed grade information.         • Added orote on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.         • Updated template.         July 2012       2.1     <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |            | • Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.                                                        |
| <ul> <li>Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to (5.144 Gbps').</li> <li>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.</li> <li>Clarified that partial reconfiguration is an advanced feature. Contact Alter for support of the feature.</li> <li>December 2012</li> <li>2012.12.28</li> <li>Updated the GPI0 and transceiver counts for the MBGA packages.</li> <li>Updated the GPI0 counts for the U484 package of the Cyclone V E A9, GC9, and GT D9 devices.</li> <li>Updated the GPI0 counts for the U484 package of the Updated the Updated the Vertical migration table for vertical migration of the U484 packages.</li> <li>Updated the MLAB supported programmable widths at 32 bits depth.</li> <li>November 2012</li> <li>2012.11.19</li> <li>Added new MBGA packages and additional U484 packages for Cyclone V GX, and GT.</li> <li>Added opering code for five-transceiver devices for Cyclone V GT and S</li> <li>Updated the vertical migration table to add MBGA packages.</li> <li>Added operformance information for HPS memory controller.</li> <li>Removed DDR3U support.</li> <li>Updated the or the differences between GPI0 reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)</li> <li>June 2012</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |            |                                                                                                                                   |
| '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Clarified that partial reconfiguration is an advanced feature. Contact Alter<br>for support of the feature.December 20122012.12.28Updated the GPIO and transceiver counts for the MBGA packages.Updated the GPIO counts for the U484 package of the Cyclone V E A9, GC 9, and GT D9 devices.Updated the vertical migration table for vertical migration of the U484<br>packages.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.November 20122012.11.19Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.Added ordering code for five-transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.Added onte on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.<br>Added the "Embedded Memory Configurations" sections.<br>Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |            | Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.                                                                      |
| Clarified that partial reconfiguration is an advanced feature. Contact Alter<br>for support of the feature.December 20122012.12.28Updated the pin counts for the MBGA packages.<br>Updated the GPIO counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.<br>Updated the vertical migration table for vertical migration of the U484<br>packages.<br>Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.<br>Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.<br>Added performance information for HPS memory controller.<br>Removed DDR3U support.<br>Updated the vertical and update tables for Cyclone V ST speed grade information.<br>Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPR 14 4.9152 Gbps transmit jitter compliance.<br>Added template.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.<br>Added table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               |            |                                                                                                                                   |
| for support of the feature.December 20122012.12.28Updated the pin counts for the MBGA packages.<br>Updated the GPIO and transceiver counts for the MBGA packages.<br>Updated the GPIO counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.<br>Updated the vertical migration table for vertical migration of the U484<br>packages.<br>Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19• Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.<br>• Added ordering code for five-transceiver devices for Cyclone V GT and S*<br>Updated the vertical migration table to add MBGA packages.<br>• Added performance information for HPS memory controller.<br>• Removed DDR3U support.<br>• Updated information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.<br>• Added onte on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.<br>• Updated template.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0• Restructured the document.<br>• Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |            | • Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.                                                          |
| • Updated the GPIO and transceiver counts for the MBGA packages.• Updated the GPIO counts for the U484 package of the Cyclone V E A9, G<br>C9, and GT D9 devices.• Updated the vertical migration table for vertical migration of the U484<br>packages.• Updated the vertical migration table for vertical migration of the U484<br>packages.• Updated the vertical migration table for vertical migration of the U484<br>packages.• Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19• Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.• Added ordering code for five-transceiver devices for Cyclone V GT and S<br>• Updated the vertical migration table to add MBGA packages.• Added performance information for HPS memory controller.• Removed DDR3U support.• Updated Cyclone V ST speed grade information.• Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0• Restructured the document.• Added the "Embedded Memory Configurations" sections.• Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |            | <ul> <li>Clarified that partial reconfiguration is an advanced feature. Contact Altera<br/>for support of the feature.</li> </ul> |
| Updated the GPIO counts for the U484 package of the Cyclone V E A9, G<br>C9, and GT D9 devices.Updated the vertical migration table for vertical migration of the U484<br>packages.Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and S<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | December 2012 | 2012.12.28 | Updated the pin counts for the MBGA packages.                                                                                     |
| C9, and GT D9 devices.Updated the vertical migration table for vertical migration of the U484 packages.Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and S'Updated the vertical migration table to add MBGA packages.Added performance information for HPS memory controller.Removed DDR3U support.Updated Cyclone V ST speed grade information.Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.Added template.July 20122.1Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |            |                                                                                                                                   |
| packages.November 20122012.11.19• Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.<br>• Added ordering code for five-transceiver devices for Cyclone V GT and S<br>• Updated the vertical migration table to add MBGA packages.<br>• Added performance information for HPS memory controller.<br>• Removed DDR3U support.<br>• Updated Cyclone V ST speed grade information.<br>• Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.<br>• Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.<br>• Updated template.July 20122.1Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)June 20122.0• Restructured the document.<br>• Added the "Embedded Memory Capacity" and "Embedded Memory<br>Configurations" sections.<br>• Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |            | C9, and GT D9 devices.                                                                                                            |
| November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.<br>Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.<br>Added performance information for HPS memory controller.<br>Removed DDR3U support.<br>Updated Cyclone V ST speed grade information.<br>Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.July 20122.1Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.<br>Added the "Embedded Memory Configurations" sections.<br>Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |            |                                                                                                                                   |
| GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and SUpdated the vertical migration table to add MBGA packages.Added performance information for HPS memory controller.Removed DDR3U support.Updated Cyclone V ST speed grade information.Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.July 20122.1Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added the "Embedded Memory Capacity" and "Embedded Memory<br>Configurations" sections.Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |            | Updated the MLAB supported programmable widths at 32 bits depth.                                                                  |
| • Updated the vertical migration table to add MBGA packages.• Added performance information for HPS memory controller.• Removed DDR3U support.• Updated Cyclone V ST speed grade information.• Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.• Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.• Updated template.July 20122.1June 20122.0• Restructured the document.• Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.• Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | November 2012 | 2012.11.19 | <ul> <li>Added new MBGA packages and additional U484 packages for Cyclone V E,<br/>GX, and GT.</li> </ul>                         |
| <ul> <li>Added performance information for HPS memory controller.</li> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>2.1</li> <li>Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)</li> <li>June 2012</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |            | • Added ordering code for five-transceiver devices for Cyclone V GT and ST.                                                       |
| <ul> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>2.1</li> <li>Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)</li> <li>June 2012</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |            | <ul> <li>Updated the vertical migration table to add MBGA packages.</li> </ul>                                                    |
| • Updated Cyclone V ST speed grade information.• Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.• Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.<br>• Updated template.July 20122.1June 20122.0• Restructured the document.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |            | Added performance information for HPS memory controller.                                                                          |
| <ul> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>2.1</li> <li>Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)</li> <li>Intersection and the difference.</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |            |                                                                                                                                   |
| PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.July 20122.1Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added the "Embedded Memory Capacity" and "Embedded Memory<br>Configurations" sections.Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               |            |                                                                                                                                   |
| User I/O numbers shown in the Quartus II software.Updated template.July 20122.1Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |            | PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.                                                                      |
| July 2012       2.1       Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)         June 2012       2.0       • Restructured the document.         • Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.       • Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |            |                                                                                                                                   |
| June 2012       2.0       • Restructured the document.         • Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.         • Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               |            | •                                                                                                                                 |
| <ul> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | July 2012     | 2.1        | Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)                                                               |
| <ul><li>Configurations" sections.</li><li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | June 2012     | 2.0        |                                                                                                                                   |
| • Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |               |            |                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |            |                                                                                                                                   |
| <ul> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table 10, Table 11, Table 12, Table 13, Table 14, Table 17, and Table 18.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |            | • Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table                                                    |