

### Intel - 5CGTFD7C5F23C7N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Active                                                     |
| Number of LABs/CLBs            | 56480                                                      |
| Number of Logic Elements/Cells | 149500                                                     |
| Total RAM Bits                 | 7880704                                                    |
| Number of I/O                  | 240                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 484-BGA                                                    |
| Supplier Device Package        | 484-FBGA (23x23)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5cgtfd7c5f23c7n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Cyclone V Device Overview**

The Cyclone<sup>®</sup> V devices are designed to simultaneously accommodate the shrinking power consumption, cost, and time-to-market requirements; and the increasing bandwidth requirements for high-volume and cost-sensitive applications.

Enhanced with integrated transceivers and hard memory controllers, the Cyclone V devices are suitable for applications in the industrial, wireless and wireline, military, and automotive markets.

#### **Related Information**

Cyclone V Device Handbook: Known Issues Lists the planned updates to the Cyclone V Device Handbook chapters.

## **Key Advantages of Cyclone V Devices**

#### Table 1. Key Advantages of the Cyclone V Device Family

| Advantage                                                                           | Supporting Feature                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lower power consumption                                                             | <ul> <li>Built on TSMC's 28 nm low-power (28LP) process technology and includes an abundance of hard intellectual property (IP) blocks</li> <li>Up to 40% lower power consumption than the previous generation device</li> </ul>                                               |
| Improved logic integration and differentiation capabilities                         | <ul> <li>8-input adaptive logic module (ALM)</li> <li>Up to 13.59 megabits (Mb) of embedded memory</li> <li>Variable-precision digital signal processing (DSP) blocks</li> </ul>                                                                                               |
| Increased bandwidth capacity                                                        | <ul><li>3.125 gigabits per second (Gbps) and 6.144 Gbps transceivers</li><li>Hard memory controllers</li></ul>                                                                                                                                                                 |
| Hard processor system (HPS)<br>with integrated Arm* Cortex*-A9<br>MPCore* processor | <ul> <li>Tight integration of a dual-core Arm Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Cyclone V system-on-a-chip (SoC)</li> <li>Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric</li> </ul> |
| Lowest system cost                                                                  | <ul> <li>Requires only two core voltages to operate</li> <li>Available in low-cost wirebond packaging</li> <li>Includes innovative features such as Configuration via Protocol (CvP) and partial reconfiguration</li> </ul>                                                    |

Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





## **Summary of Cyclone V Features**

## Table 2. Summary of Features for Cyclone V Devices

| Feature                                           |                                                                                                                                                                                                                                                                                                                                      | Description                                                                                                                                |  |  |  |  |  |
|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Technology                                        | <ul><li>TSMC's 28-nm low-p</li><li>1.1 V core voltage</li></ul>                                                                                                                                                                                                                                                                      | ······································                                                                                                     |  |  |  |  |  |
| Packaging                                         | <ul> <li>Multiple device densi<br/>different device dens</li> </ul>                                                                                                                                                                                                                                                                  | <ul> <li>Multiple device densities with compatible package footprints for seamless migration between different device densities</li> </ul> |  |  |  |  |  |
| High-performance<br>FPGA fabric                   | Enhanced 8-input ALM w                                                                                                                                                                                                                                                                                                               | vith four registers                                                                                                                        |  |  |  |  |  |
| Internal memory<br>blocks                         |                                                                                                                                                                                                                                                                                                                                      | b) memory blocks with soft error correction code (ECC)<br>block (MLAB)—640-bit distributed LUTRAM where you can use up to 25%<br>memory    |  |  |  |  |  |
| Embedded Hard IP<br>blocks                        | Variable-precision DSP       • Native support for up to three signal processing precision le (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the variable-precision DSP block         • 64-bit accumulator and cascade         • Embedded internal coefficient memory         • Preadder/subtractor for improved efficiency |                                                                                                                                            |  |  |  |  |  |
|                                                   | Memory controller                                                                                                                                                                                                                                                                                                                    | DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support                                                                                      |  |  |  |  |  |
|                                                   | Embedded transceiver<br>I/OPCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with<br>multifunction support, endpoint, and root port                                                                                                                                                                                         |                                                                                                                                            |  |  |  |  |  |
| Clock networks                                    | , , , ,                                                                                                                                                                                                                                                                                                                              | l clock network<br>d peripheral clock networks<br>are not used can be powered down to reduce dynamic power                                 |  |  |  |  |  |
| Phase-locked loops<br>(PLLs)                      | <ul><li> Precision clock synth</li><li> Integer mode and fra</li></ul>                                                                                                                                                                                                                                                               | esis, clock delay compensation, and zero delay buffering (ZDB)<br>actional mode                                                            |  |  |  |  |  |
| FPGA General-purpose<br>I/Os (GPIOs)              | <ul> <li>875 megabits per second (Mbps) LVDS receiver and 840 Mbps LVDS transmitter</li> <li>400 MHz/800 Mbps external memory interface</li> <li>On-chip termination (OCT)</li> <li>3.3 V support with up to 16 mA drive strength</li> </ul>                                                                                         |                                                                                                                                            |  |  |  |  |  |
| Low-power high-speed<br>serial interface          | <ul> <li>614 Mbps to 6.144 Gbps integrated transceiver speed</li> <li>Transmit pre-emphasis and receiver equalization</li> <li>Dynamic partial reconfiguration of individual channels</li> </ul>                                                                                                                                     |                                                                                                                                            |  |  |  |  |  |
| HPS<br>(Cyclone V SE, SX,<br>and ST devices only) | e V SE, SX, support for symmetric and asymmetric multiprocessing                                                                                                                                                                                                                                                                     |                                                                                                                                            |  |  |  |  |  |
|                                                   |                                                                                                                                                                                                                                                                                                                                      | -general-purpose timers, watchdog timers, direct memory access (DMA)<br>iguration manager, and clock and reset managers                    |  |  |  |  |  |
|                                                   |                                                                                                                                                                                                                                                                                                                                      | continued                                                                                                                                  |  |  |  |  |  |

<sup>&</sup>lt;sup>(1)</sup> Contact Intel for availability.



| Feature       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | <ul> <li>HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa</li> <li>FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller</li> <li>Arm CoreSight<sup>™</sup> JTAG debug access port, trace port, and on-chip trace storage</li> </ul>                               |
| Configuration | <ul> <li>Tamper protection—comprehensive design protection to protect your valuable IP investments</li> <li>Enhanced advanced encryption standard (AES) design security features</li> <li>CvP</li> <li>Dynamic reconfiguration of the FPGA</li> <li>Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options</li> <li>Internal scrubbing <sup>(2)</sup></li> <li>Partial reconfiguration <sup>(3)</sup></li> </ul> |

# **Cyclone V Device Variants and Packages**

### Table 3. Device Variants for the Cyclone V Device Family

| Variant      | Description                                                                                                          |
|--------------|----------------------------------------------------------------------------------------------------------------------|
| Cyclone V E  | Optimized for the lowest system cost and power requirement for a wide spectrum of general logic and DSP applications |
| Cyclone V GX | Optimized for the lowest cost and power requirement for 614 Mbps to 3.125 Gbps transceiver applications              |
| Cyclone V GT | The FPGA industry's lowest cost and lowest power requirement for 6.144 Gbps transceiver applications                 |
| Cyclone V SE | SoC with integrated Arm-based HPS                                                                                    |
| Cyclone V SX | SoC with integrated Arm-based HPS and 3.125 Gbps transceivers                                                        |
| Cyclone V ST | SoC with integrated Arm-based HPS and 6.144 Gbps transceivers                                                        |

## Cyclone V E

This section provides the available options, maximum resource counts, and package plan for the Cyclone V E devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Product Selector Guide.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.

<sup>(2)</sup> The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

<sup>(3)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel<sup>®</sup> sales representatives.



## **Available Options**

#### Figure 1. Sample Ordering Code and Available Options for Cyclone V E Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



### **Maximum Resources**

#### Table 4. Maximum Resource Counts for Cyclone V E Devices

| Res              | ource        |        | Member Code |         |         |         |  |  |
|------------------|--------------|--------|-------------|---------|---------|---------|--|--|
|                  |              | A2     | A4          | A5      | A7      | A9      |  |  |
| Logic Elements   | (LE) (K)     | 25     | 49          | 77      | 150     | 301     |  |  |
| ALM              |              | 9,430  | 18,480      | 29,080  | 56,480  | 113,560 |  |  |
| Register         |              | 37,736 | 73,920      | 116,320 | 225,920 | 454,240 |  |  |
| Memory (Kb)      | M10K         | 1,760  | 3,080       | 4,460   | 6,860   | 12,200  |  |  |
|                  | MLAB         | 196    | 303         | 424     | 836     | 1,717   |  |  |
| Variable-precisi | on DSP Block | 25     | 66          | 150     | 156     | 342     |  |  |
| 18 x 18 Multipli | er           | 50     | 132         | 300     | 312     | 684     |  |  |
| PLL              |              | 4      | 4           | 6       | 7       | 8       |  |  |
| GPIO             |              | 224    | 224         | 240     | 480     | 480     |  |  |
| LVDS             | Transmitter  | 56     | 56          | 60      | 120     | 120     |  |  |
|                  | Receiver     | 56     | 56          | 60      | 120     | 120     |  |  |
| Hard Memory C    | ontroller    | 1      | 1           | 2       | 2       | 2       |  |  |



#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

#### **Package Plan**

#### Table 5. Package Plan for Cyclone V E Devices

| Member<br>Code | M383<br>(13 mm) | M484<br>(15 mm) | U324<br>(15 mm) | F256<br>(17 mm) | U484<br>(19 mm) | F484<br>(23 mm) | F672<br>(27 mm) | F896<br>(31 mm) |
|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
|                | GPIO            |
| A2             | 223             | -               | 176             | 128             | 224             | 224             | -               | _               |
| A4             | 223             | -               | 176             | 128             | 224             | 224             | -               | _               |
| A5             | 175             | -               | _               | _               | 224             | 240             | -               | _               |
| A7             | -               | 240             | _               | _               | 240             | 240             | 336             | 480             |
| A9             | -               | -               | -               | _               | 240             | 224             | 336             | 480             |

## **Cyclone V GX**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

Product Selector Guide

Provides the latest information about Intel products.



| Resource               |             | Member Code |    |    |     |     |  |  |
|------------------------|-------------|-------------|----|----|-----|-----|--|--|
|                        |             | C3          | C4 | C5 | C7  | С9  |  |  |
| LVDS                   | Transmitter | 52          | 84 | 84 | 120 | 140 |  |  |
|                        | Receiver    | 52          | 84 | 84 | 120 | 140 |  |  |
| PCIe Hard IP Block     |             | 1           | 2  | 2  | 2   | 2   |  |  |
| Hard Memory Controller |             | 1           | 2  | 2  | 2   | 2   |  |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

### Package Plan

#### Table 7. Package Plan for Cyclone V GX Devices

| Member<br>Code | M3<br>(11 i |      | M3<br>(13 I |      | M4<br>(15 i |      | U3<br>(15 i |      | U4<br>(19 1 | 84<br>mm) |
|----------------|-------------|------|-------------|------|-------------|------|-------------|------|-------------|-----------|
|                | GPIO        | XCVR      |
| C3             | _           | _    | _           | _    | _           | _    | 144         | 3    | 208         | 3         |
| C4             | 129         | 4    | 175         | 6    | _           | -    | _           | -    | 224         | 6         |
| C5             | 129         | 4    | 175         | 6    | _           | _    | _           | _    | 224         | 6         |
| C7             | —           | —    | —           | —    | 240         | 3    | —           |      | 240         | 6         |
| C9             | _           | _    | _           | _    | _           | _    | _           |      | 240         | 5         |

| Member<br>Code | F4<br>(23 i | 84<br>mm) | F6<br>(27 i |      | F8<br>(31 |      | F11<br>(35 | L52<br>mm) |
|----------------|-------------|-----------|-------------|------|-----------|------|------------|------------|
|                | GPIO        | XCVR      | GPIO        | XCVR | GPIO      | XCVR | GPIO       | XCVR       |
| C3             | 208         | 3         | _           | _    | _         | _    | _          | -          |
| C4             | 240         | 6         | 336         | 6    | _         | _    | _          | -          |
| C5             | 240         | 6         | 336         | 6    | _         | _    | _          | -          |
| C7             | 240         | 6         | 336         | 9    | 480       | 9    | _          | -          |
| C9             | 224         | 6         | 336         | 9    | 480       | 12   | 560        | 12         |

## **Cyclone V GT**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GT devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.



## **Available Options**

### Figure 3. Sample Ordering Code and Available Options for Cyclone V GT Devices



#### **Maximum Resources**

#### Table 8. Maximum Resource Counts for Cyclone V GT Devices

| Resource              |             |         | Member Code |           |  |  |  |
|-----------------------|-------------|---------|-------------|-----------|--|--|--|
|                       |             | D5      | D7          | D9        |  |  |  |
| Logic Elements (LE) ( | К)          | 77      | 150         | 301       |  |  |  |
| ALM                   |             | 29,080  | 56,480      | 113,560   |  |  |  |
| Register              |             | 116,320 | 225,920     | 454,240   |  |  |  |
| Memory (Kb)           | M10K        | 4,460   | 6,860       | 12,200    |  |  |  |
|                       | MLAB        | 424     | 836         | 1,717     |  |  |  |
| Variable-precision DS | P Block     | 150     | 156         | 342       |  |  |  |
| 18 x 18 Multiplier    |             | 300     | 312         | 684       |  |  |  |
| PLL                   | Ĺ           |         | 7           | 8         |  |  |  |
| 6 Gbps Transceiver    |             | 6       | 9           | 12        |  |  |  |
| GPIO <sup>(5)</sup>   |             | 336     | 480         | 560       |  |  |  |
| LVDS                  | Transmitter | 84      | 120         | 140       |  |  |  |
|                       |             |         |             | continued |  |  |  |

<sup>&</sup>lt;sup>(5)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.



### **Related Information**

Product Selector Guide

Provides the latest information about Intel products.

### **Available Options**

#### Figure 6. Sample Ordering Code and Available Options for Cyclone V ST Devices



### **Maximum Resources**

#### Table 14. Maximum Resource Counts for Cyclone V ST Devices

| Res                          | ource       | Member  | r Code    |
|------------------------------|-------------|---------|-----------|
|                              |             | D5      | D6        |
| Logic Elements (LE) (K)      |             | 85      | 110       |
| ALM                          |             | 32,070  | 41,910    |
| Register                     |             | 128,300 | 166,036   |
| Memory (Kb)                  | M10K        | 3,970   | 5,570     |
|                              | MLAB        | 480     | 621       |
| Variable-precision DSP Block |             | 87      | 112       |
| 18 x 18 Multiplier           |             | 174     | 224       |
| FPGA PLL                     |             | 6       | 6         |
| HPS PLL                      |             | 3       | 3         |
| 6.144 Gbps Transceiver       |             | 9       | 9         |
| FPGA GPIO <sup>(10)</sup>    |             | 288     | 288       |
| HPS I/O                      |             | 181     | 181       |
| LVDS                         | Transmitter | 72      | 72        |
|                              | -           |         | continued |

<sup>&</sup>lt;sup>(10)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.



#### Figure 8. ALM for Cyclone V Devices



You can configure up to 25% of the ALMs in the Cyclone V devices as distributed memory using MLABs.

#### **Related Information**

Embedded Memory Capacity in Cyclone V Devices on page 21 Lists the embedded memory capacity for each device.

## **Variable-Precision DSP Block**

Cyclone V devices feature a variable-precision DSP block that supports these features:

- Configurable to support signal processing precisions ranging from 9 x 9, 18 x 18 and 27 x 27 bits natively
- A 64-bit accumulator
- A hard preadder that is available in both 18- and 27-bit modes
- Cascaded output adders for efficient systolic finite impulse response (FIR) filters
- Internal coefficient register banks, 8 deep, for each multiplier in 18- or 27-bit mode
- Fully independent multiplier operation
- A second accumulator feedback register to accommodate complex multiplyaccumulate functions
- Fully independent Efficient support for single-precision floating point arithmetic
- The inferability of all modes by the Intel Quartus Prime design software



| Variant      | Member Variable-<br>Code precision |           | -                   | dent Input and<br>plications Ope | 18 x 18<br>Multiplier<br>Adder Mode | 18 x 18<br>Multiplier |                                         |
|--------------|------------------------------------|-----------|---------------------|----------------------------------|-------------------------------------|-----------------------|-----------------------------------------|
|              |                                    | DSP Block | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier            | 27 x 27<br>Multiplier               | Adder Mode            | Adder<br>Summed<br>with 36 bit<br>Input |
|              | C6                                 | 112       | 336                 | 224                              | 112                                 | 112                   | 112                                     |
| Cyclone V ST | D5                                 | 87        | 261                 | 174                              | 87                                  | 87                    | 87                                      |
|              | D6                                 | 112       | 336                 | 224                              | 112                                 | 112                   | 112                                     |

## **Embedded Memory Blocks**

The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements.

## **Types of Embedded Memory**

The Cyclone V devices contain two types of memory blocks:

- 10 Kb M10K blocks—blocks of dedicated memory resources. The M10K blocks are ideal for larger memory arrays while still providing a large number of independent ports.
- 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Cyclone V devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB.

## **Embedded Memory Capacity in Cyclone V Devices**

### Table 18. Embedded Memory Capacity and Distribution in Cyclone V Devices

|              | Momber | Member M1 |              | ML    | .AB          | Total RAM Bit |
|--------------|--------|-----------|--------------|-------|--------------|---------------|
| Variant      | Code   | Block     | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb)          |
| Cyclone V E  | A2     | 176       | 1,760        | 314   | 196          | 1,956         |
|              | A4     | 308       | 3,080        | 485   | 303          | 3,383         |
|              | A5     | 446       | 4,460        | 679   | 424          | 4,884         |
|              | A7     | 686       | 6,860        | 1338  | 836          | 7,696         |
|              | A9     | 1,220     | 12,200       | 2748  | 1,717        | 13,917        |
| Cyclone V GX | C3     | 135       | 1,350        | 291   | 182          | 1,532         |
|              | C4     | 250       | 2,500        | 678   | 424          | 2,924         |
|              | C5     | 446       | 4,460        | 678   | 424          | 4,884         |
|              | C7     | 686       | 6,860        | 1338  | 836          | 7,696         |
|              | C9     | 1,220     | 12,200       | 2748  | 1,717        | 13,917        |
|              |        |           |              |       |              | continued     |



|              | Member |       | ОК           | ML    | MLAB         |                       |
|--------------|--------|-------|--------------|-------|--------------|-----------------------|
| Variant      | Code   | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | Total RAM Bit<br>(Kb) |
| Cyclone V GT | D5     | 446   | 4,460        | 679   | 424          | 4,884                 |
|              | D7     | 686   | 6,860        | 1338  | 836          | 7,696                 |
|              | D9     | 1,220 | 12,200       | 2748  | 1,717        | 13,917                |
| Cyclone V SE | A2     | 140   | 1,400        | 221   | 138          | 1,538                 |
|              | A4     | 270   | 2,700        | 370   | 231          | 2,460                 |
|              | A5     | 397   | 3,970        | 768   | 480          | 4,450                 |
|              | A6     | 553   | 5,530        | 994   | 621          | 6,151                 |
| Cyclone V SX | C2     | 140   | 1,400        | 221   | 138          | 1,538                 |
|              | C4     | 270   | 2,700        | 370   | 231          | 2,460                 |
|              | C5     | 397   | 3,970        | 768   | 480          | 4,450                 |
|              | C6     | 553   | 5,530        | 994   | 621          | 6,151                 |
| Cyclone V ST | D5     | 397   | 3,970        | 768   | 480          | 4,450                 |
|              | D6     | 553   | 5,530        | 994   | 621          | 6,151                 |

## **Embedded Memory Configurations**

### Table 19. Supported Embedded Memory Block Configurations for Cyclone V Devices

This table lists the maximum configurations supported for the embedded memory blocks. The information is applicable only to the single-port RAM and ROM modes.

| Memory Block | Depth (bits) | Programmable Width |
|--------------|--------------|--------------------|
| MLAB         | 32           | x16, x18, or x20   |
| M10K         | 256          | x40 or x32         |
|              | 512          | x20 or x16         |
|              | 1К           | x10 or x8          |
|              | 2К           | x5 or x4           |
|              | 4К           | x2                 |
|              | 8К           | ×1                 |

## **Clock Networks and PLL Clock Sources**

550 MHz Cyclone V devices have 16 global clock networks capable of up to operation. The clock network architecture is based on Intel's global, quadrant, and peripheral clock structure. This clock structure is supported by dedicated clock input pins and fractional PLLs.

*Note:* To reduce power consumption, the Intel Quartus Prime software identifies all unused sections of the clock network and powers them down.



### **PLL Features**

The PLLs in the Cyclone V devices support the following features:

- Frequency synthesis
- On-chip clock deskew
- Jitter attenuation
- Programmable output clock duty cycles
- PLL cascading
- Reference clock switchover
- Programmable bandwidth
- User-mode reconfiguration of PLLs
- Low power mode for each fractional PLL
- Dynamic phase shift
- Direct, source synchronous, zero delay buffer, external feedback, and LVDS compensation modes

#### **Fractional PLL**

In addition to integer PLLs, the Cyclone V devices use a fractional PLL architecture. The devices have up to eight PLLs, each with nine output counters. You can use the output counters to reduce PLL usage in two ways:

- Reduce the number of oscillators that are required on your board by using fractional PLLs
- Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source

If you use the fractional PLL mode, you can use the PLLs for precision fractional-N frequency synthesis—removing the need for off-chip reference clock sources in your design.

The transceiver fractional PLLs that are not used by the transceiver I/Os can be used as general purpose fractional PLLs by the FPGA fabric.

## **FPGA General Purpose I/O**

Cyclone V devices offer highly configurable GPIOs. The following list describes the features of the GPIOs:

- Programmable bus hold and weak pull-up
- LVDS output buffer with programmable differential output voltage (V\_{\text{OD}}) and programmable pre-emphasis
- On-chip parallel termination ( $R_T$  OCT) for all I/O banks with OCT calibration to limit the termination impedance variation
- On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity
- Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture



## PCIe Gen1 and Gen2 Hard IP

Cyclone V GX, GT, SX, and ST devices contain PCIe hard IP that is designed for performance and ease-of-use. The PCIe hard IP consists of the MAC, data link, and transaction layers.

The PCIe hard IP supports PCIe Gen2 and Gen1 end point and root port for up to x4 lane configuration. The PCIe Gen2 x4 support is PCIe-compatible.

The PCIe endpoint support includes multifunction support for up to eight functions, as shown in the following figure. The integrated multifunction support reduces the FPGA logic requirements by up to 20,000 LEs for PCIe designs that require multiple peripherals.

#### Figure 9. PCIe Multifunction for Cyclone V Devices



The Cyclone V PCIe hard IP operates independently from the core logic. This independent operation allows the PCIe link to wake up and complete link training in less than 100 ms while the Cyclone V device completes loading the programming file for the rest of the device.

In addition, the PCIe hard IP in the Cyclone V device provides improved end-to-end datapath protection using ECC.

## **External Memory Interface**

This section provides an overview of the external memory interface in Cyclone V devices.

### Hard and Soft Memory Controllers

Cyclone V devices support up to two hard memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices. Each controller supports 8 to 32 bit components of up to 4 gigabits (Gb) in density with two chip selects and optional ECC. For the Cyclone V SoC devices, an additional hard memory controller in the HPS supports DDR3, DDR2, and LPDDR2 SDRAM devices.

All Cyclone V devices support soft memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices for maximum flexibility.



#### Figure 10. Device Chip Overview for Cyclone V GX and GT Devices

The figure shows a Cyclone V FPGA with transceivers. Different Cyclone V devices may have a different floorplans than the one shown here.



### **PMA Features**

To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip—ensuring optimal signal integrity. For the transceivers, you can use the channel PLL of an unused receiver PMA as an additional transmit PLL.

#### Table 22. PMA Features of the Transceivers in Cyclone V Devices

| Features                                        | Capability                                                                                                                        |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Backplane support                               | Driving capability up to 6.144 Gbps                                                                                               |
| PLL-based clock recovery                        | Superior jitter tolerance                                                                                                         |
| Programmable deserialization and word alignment | Flexible deserialization width and configurable word alignment pattern                                                            |
| Equalization and pre-emphasis                   | <ul> <li>Up to 14.37 dB of pre-emphasis and up to 4.7 dB of equalization</li> <li>No decision feedback equalizer (DFE)</li> </ul> |
| Ring oscillator transmit PLLs                   | 614 Mbps to 6.144 Gbps                                                                                                            |
| Input reference clock range                     | 20 MHz to 400 MHz                                                                                                                 |
| Transceiver dynamic reconfiguration             | Allows the reconfiguration of a single channel without affecting the operation of other channels                                  |



## **PCS Features**

The Cyclone V core logic connects to the PCS through an 8, 10, 16, 20, 32, or 40 bit interface, depending on the transceiver data rate and protocol. Cyclone V devices contain PCS hard IP to support PCIe Gen1 and Gen2, Gbps Ethernet (GbE), Serial RapidIO<sup>®</sup> (SRIO), and Common Public Radio Interface (CPRI).

Most of the standard and proprietary protocols from 614 Mbps to 6.144 Gbps are supported.

| Table 23. | <b>Transceiver PCS</b> | Features for C    | vclone V Devices |
|-----------|------------------------|-------------------|------------------|
|           |                        | i cutui co i ci c |                  |

| PCS Support                                | Data Rates<br>(Gbps)                      | Transmitter Data Path Feature                                                                                                    | Receiver Data Path Feature                                                                                                                                                                             |
|--------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-Gbps and 6-Gbps Basic                    | 0.614 to 6.144                            | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> <li>Transmitter bit-slip</li> </ul>       | <ul> <li>Word aligner</li> <li>Deskew FIFO</li> <li>Rate-match FIFO</li> <li>8B/10B decoder</li> <li>Byte deserializer</li> <li>Byte ordering</li> <li>Receiver phase compensation<br/>FIFO</li> </ul> |
| PCIe Gen1<br>(x1, x2, x4)                  | 2.5 and 5.0                               | <ul> <li>Dedicated PCIe PHY IP core</li> <li>PIPE 2.0 interface to the core</li> </ul>                                           | <ul> <li>Dedicated PCIe PHY IP core</li> <li>PIPE 2.0 interface to the core logic</li> </ul>                                                                                                           |
| PCIe Gen2<br>( x1, x2, x4) <sup>(12)</sup> |                                           | logic                                                                                                                            | logic                                                                                                                                                                                                  |
| GbE                                        | 1.25                                      | <ul> <li>Custom PHY IP core with preset<br/>feature</li> <li>GbE transmitter synchronization<br/>state machine</li> </ul>        | <ul> <li>Custom PHY IP core with preset<br/>feature</li> <li>GbE receiver synchronization<br/>state machine</li> </ul>                                                                                 |
| XAUI (13)                                  | 3.125                                     | Dedicated XAUI PHY IP core                                                                                                       | Dedicated XAUI PHY IP core                                                                                                                                                                             |
| HiGig                                      | 3.75                                      | XAUI synchronization state<br>machine for bonding four<br>channels                                                               | XAUI synchronization state<br>machine for realigning four<br>channels                                                                                                                                  |
| SRIO 1.3 and 2.1                           | 1.25 to 3.125                             | <ul> <li>Custom PHY IP core with preset<br/>feature</li> <li>SRIO version 2.1-compliant x2<br/>and x4 channel bonding</li> </ul> | <ul> <li>Custom PHY IP core with preset<br/>feature</li> <li>SRIO version 2.1-compliant x2<br/>and x4 deskew state machine</li> </ul>                                                                  |
| SDI, SD/HD, and 3G-SDI                     | 0.27 <sup>(14)</sup> , 1.485,<br>and 2.97 | Custom PHY IP core with preset feature                                                                                           | Custom PHY IP core with preset feature                                                                                                                                                                 |
| JESD204A                                   | 0.3125 <sup>(15)</sup> to<br>3.125        |                                                                                                                                  |                                                                                                                                                                                                        |
|                                            |                                           | •                                                                                                                                | continued                                                                                                                                                                                              |

<sup>&</sup>lt;sup>(12)</sup> PCIe Gen2 is supported for Cyclone V GT and ST devices. The PCIe Gen2 x4 support is PCIe-compatible.

- <sup>(13)</sup> XAUI is supported through the soft PCS.
- $^{(14)}$  The 0.27-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric.
- <sup>(15)</sup> The 0.3125-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric.



*Note:* Although the FPGA fabric and HPS are on separate power domains, the HPS must remain powered up during operation while the FPGA fabric can be powered up or down as required.

#### **Related Information**

Cyclone V Device Family Pin Connection Guidelines

Provides detailed information about power supply pin connection guidelines and power regulator sharing.

### **Hardware and Software Development**

For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer (Standard) system integration tool in the Intel Quartus Prime software.

For software development, the Arm-based SoC devices inherit the rich software development ecosystem available for the Arm Cortex-A9 MPCore processor. The software development process for Intel SoCs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux, VxWorks<sup>®</sup>, and other operating systems is available for the SoCs. For more information on the operating systems support availability, contact the Intel sales team.

You can begin device-specific firmware and software development on the Intel SoC Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board that runs on a PC. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware.

#### **Related Information**

International Altera Sales Support Offices

## **Dynamic and Partial Reconfiguration**

The Cyclone V devices support dynamic reconfiguration and partial reconfiguration.

### **Dynamic Reconfiguration**

The dynamic reconfiguration feature allows you to dynamically change the transceiver data rates, PMA settings, or protocols of a channel, without affecting data transfer on adjacent channels. This feature is ideal for applications that require on-the-fly multiprotocol or multirate support. You can reconfigure the PMA and PCS blocks with dynamic reconfiguration.

### **Partial Reconfiguration**

*Note:* The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Partial reconfiguration allows you to reconfigure part of the device while other sections of the device remain operational. This capability is important in systems with critical uptime requirements because it allows you to make updates or adjust functionality without disrupting services.



Apart from lowering cost and power consumption, partial reconfiguration increases the effective logic density of the device because placing device functions that do not operate simultaneously is not necessary. Instead, you can store these functions in external memory and load them whenever the functions are required. This capability reduces the size of the device because it allows multiple applications on a single device—saving the board space and reducing the power consumption.

Intel simplifies the time-intensive task of partial reconfiguration by building this capability on top of the proven incremental compile and design flow in the Intel Quartus Prime design software. With the Intel solution, you do not need to know all the intricate device architecture details to perform a partial reconfiguration.

Partial reconfiguration is supported through the FPP x16 configuration interface. You can seamlessly use partial reconfiguration in tandem with dynamic reconfiguration to enable simultaneous partial reconfiguration of both the device core and transceivers.

## **Enhanced Configuration and Configuration via Protocol**

Cyclone V devices support 1.8 V, 2.5 V, 3.0 V, and 3.3 V programming voltages and several configuration schemes.

| Mode                                                           | Data<br>Width              | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps) | Decompressi<br>on | Design<br>Security | Partial<br>Reconfigurat<br>ion <sup>(18)</sup> | Remote<br>System<br>Update |
|----------------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------------------|--------------------|------------------------------------------------|----------------------------|
| AS through the EPCS<br>and EPCQ serial<br>configuration device | 1 bit, 4<br>bits           | 100                        | _                          | Yes               | Yes                | _                                              | Yes                        |
| PS through CPLD or<br>external<br>microcontroller              | 1 bit                      | 125                        | 125                        | Yes               | Yes                | _                                              | _                          |
| FPP                                                            | 8 bits                     | 125                        | _                          | Yes               | Yes                | _                                              | Parallel flash             |
|                                                                | 16 bits                    | 125                        | _                          | Yes               | Yes                | Yes                                            | loader                     |
| CvP (PCIe)                                                     | x1, x2,<br>and x4<br>lanes | -                          | _                          | Yes               | Yes                | Yes                                            | _                          |
| JTAG                                                           | 1 bit                      | 33                         | 33                         | -                 | _                  | _                                              | _                          |

 Table 24.
 Configuration Schemes and Features Supported by Cyclone V Devices

Instead of using an external flash or ROM, you can configure the Cyclone V devices through PCIe using CvP. The CvP mode offers the fastest configuration rate and flexibility with the easy-to-use PCIe hard IP block interface. The Cyclone V CvP implementation conforms to the PCIe 100 ms power-up-to-active time requirement.

### **Related Information**

Configuration via Protocol (CvP) Implementation in Intel FPGAs User Guide Provides more information about CvP.

<sup>&</sup>lt;sup>(18)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



## **Power Management**

Leveraging the FPGA architectural features, process technology advancements, and transceivers that are designed for power efficiency, the Cyclone V devices consume less power than previous generation Cyclone FPGAs:

- Total device core power consumption—less by up to 40%.
- Transceiver channel power consumption—less by up to 50%.

Additionally, Cyclone V devices contain several hard IP blocks that reduce logic resources and deliver substantial power savings of up to 25% less power than equivalent soft implementations.

# **Document Revision History for Cyclone V Device Overview**

| Document<br>Version | Changes                                                                                                                                                                                        |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2018.05.07          | <ul> <li>Added the low power option ("L" suffix) for Cyclone V SE and Cyclone V SX devices in the Sample Ordering Code and Available Options diagrams.</li> <li>Rebranded as Intel.</li> </ul> |

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2017 | 2017.12.18 | Updated ALM resources for Cyclone V E, Cyclone V SE, Cyclone V SX, and Cyclone V ST devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| June 2016     | 2016.06.10 | Updated Cyclone V GT speed grade to $-7$ in Sample Ordering Code and Available Options for Cyclone V GT Devices diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| December 2015 | 2015.12.21 | <ul> <li>Added descriptions to package plan tables for Cyclone V GT and ST devices.</li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| June 2015     | 2015.06.12 | <ul> <li>Replaced a note to partial reconfiguration feature. Note: The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Altera sales representatives.</li> <li>Updated logic elements (LE) (K) for the following devices: <ul> <li>Cyclone V E A7: Updated from 149.5 to 150</li> <li>Cyclone V GX C3: Updated from 149.7 to 150</li> <li>Cyclone V GT D7: Updated from 149.5 to 150</li> <li>Cyclone V GT D7: Updated from 149.5 to 150</li> </ul> </li> <li>Updated MLAB (Kb) in Maximum Resource Counts for Cyclone V GX Devices table as follows: <ul> <li>Cyclone V GX C3: Updated from 291 to 182</li> <li>Cyclone V GX C4: Updated from 678 to 424</li> <li>Cyclone V GX C7: Updated from 1,338 to 836</li> <li>Cyclone V GX C9: Updated from 1,717</li> </ul> </li> </ul> |
|               | 1          | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### Cyclone V Device Overview CV-51001 | 2018.05.07



| Cyclone V SE and SX devices.           December 2013         2013.12.26         Corrected single or dual-core ARM Cortex-A9 MPCore processor-up t<br>MHz from 800 MHz.           Removed "Preliminary" texts from Ordering Code figures, Maximum<br>Resources, Package Phan and I/O Vertical Migration tables.         Removed "Preliminary" texts from Ordering Code figures, Maximum<br>Resources, Package Phan and I/O Vertical Migration tables.           Added link to Altera Product Selector for each device variant.         Updated Embedded Hard IPs for Cyclone V GT devices to indicate<br>Maximum 2 hard PCIe and 2 hard memory controllers.           Added leaded package options.         Removed the note "The number of PLIs includes general-purpose<br>fractional PLLs and transceiver fractional PLLs" for all PLLs in the<br>Maximum Resource Counts table.           Corrected max LVDS counts for transmitter and receiver for Cyclone<br>A3 device from 140 to 120.         Corrected variable-precision DSP block, 27 x 27 multiplier, 18 x 18<br>multiplier adder mode and 18 x 18 multiplier adder summed with 36<br>input for Cyclone V SE devices from 15 to 84.           Corrected 1 VDS transmitter for Cyclone V SE A2 and A4 as well as SX<br>and C4 devices from 31 to 32.         Corrected 1VDS transmitter for Cyclone V SE A2 and A4 as well as SX<br>and C4 devices from 31 to 37.           Corrected 1VDS receiver for Cyclone V SE A2 and A4 as well as SX of<br>C4 devices from 31 to 37.         Corrected transciever speed grade for Cyclone V ST devices ordering<br>from 4 to 5.           Updated the DDR3 SDRAM for the maximum frequency's soft contro<br>and the minimum frequency from 300 to 303 for voltage 1.35V.         Added links to hare S Sterenal Memory Spec Estimator tool t | Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MH2 from 800 MH2.         Removed Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migraton tables.         Removed the note "The number of GPIOs does not include transceive I/Os." for GPIOs in the Maximum Resource Counts table Cyclone V E and SE.         Added link to Altera Product Selector for each device variant.         Updated Embedded Hard IPs for Cyclone V GT devices to indicate Maximum 2 hard PCIe and 2 hard memory controllers.         Added leade package options.         Removed the note "The number of PLLs includes general-purpose fractional PLLs and transceiver factional PLLs and transceiver for Cyclone V GT devices to indicate Maximum Resource Counts table.         Corrected max LVDS counts for transmitter and receiver for Cyclone A5 device from 84 to 60.         Corrected max LVDS counts for transmitter and receiver for Cyclone A5 device from 140 to 120.         Corrected Variable-precision DSP block, 27 x 27 multiplier, 18 x 18 multiplier adder mode and 18 x 18 multiplier adder subs and and 18 x 18 multiplier adder subs and 18 x 18 multiplier for Cyclone V SE devices from 116 to 11.         Corrected 18 x 18 multiplier for Cyclone V SE 2 and A4 as well as SX and C4 devices from 35 to 37.         Corrected 1VDS transmitter for Cyclone V SE 42 and A4 as well as SX and C4 devices from 35 to 37.         Corrected 14 transceiver speed grade for Cyclone V ST devices ordering from 4 to 5.         Updated the DDR3 SDRAM for the maximum frequency's soft coating from 4 to 5.         Updated the DDR3 SDRAM for the Rovinedge Base.         Cadded lin                                                                                                                                                        | July 2014     | 2014.07.07 | Updated the I/O vertical migration figure to clarify the migration capability of Cyclone V SE and SX devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <ul> <li>Corrected 18 x 18 multiplier for Cyclone V SE devices from 116 to 14</li> <li>Corrected 9 x 9 multiplier for Cyclone V SE devices from 174 to 252.</li> <li>Corrected LVDS transmitter for Cyclone V SE A2 and A4 as well as S and C4 devices from 31 to 32.</li> <li>Corrected LVDS receiver for Cyclone V SE A2 and A4 as well as SX C C4 devices from 35 to 37.</li> <li>Corrected transceiver speed grade for Cyclone V ST devices ordering from 4 to 5.</li> <li>Updated the DDR3 SDRAM for the maximum frequency's soft contro and the minimum frequency from 300 to 303 for voltage 1.35V.</li> <li>Added links to Altera's External Memory Spec Estimator tool to the t listing the external memory interface performance.</li> <li>Corrected XAUI is supported through the soft PCS in the PCS feature Cyclone V.</li> <li>Added decompression support for the CvP configuration mode.</li> <li>May 2013</li> <li>2013.05.06</li> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topic easy reference.</li> <li>Corrected the title to the PCIe hard IP topic. Cyclone V devices supp only PCIE Gen1 and Gen2.</li> <li>Updated Supporting Feature in Table 1 of Increased bandwidth capaar '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interface 1.44 Gbps'.</li> <li>Updated LVDS in the M386 package to M383 for Figure 1, Figure 2 and Figure 1.44 Gbps'.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> </ul>                                                                                                                                                                                                        | December 2013 | 2013.12.26 | <ul> <li>Corrected single or dual-core ARM Cortex-A9 MPCore processor-up to 925 MHz from 800 MHz.</li> <li>Removed "Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migration tables.</li> <li>Removed the note "The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os." for GPIOs in the Maximum Resource Counts table for Cyclone V E and SE.</li> <li>Added link to Altera Product Selector for each device variant.</li> <li>Updated Embedded Hard IPs for Cyclone V GT devices to indicate Maximum 2 hard PCIe and 2 hard memory controllers.</li> <li>Added leaded package options.</li> <li>Removed the note "The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs." for all PLLs in the Maximum Resource Counts table.</li> <li>Corrected max LVDS counts for transmitter and receiver for Cyclone V E A9 device from 140 to 120.</li> <li>Corrected variable-precision DSP block, 27 x 27 multiplier, 18 x 18 multiplier adder mode and 18 x 18 multiplier adder summed with 36 bit</li> </ul> |
| May 2013       2013.05.06 <ul> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topic easy reference.</li> <li>Corrected the title to the PCIe hard IP topic. Cyclone V devices supp only PCIe Gen1 and Gen2.</li> <li>Updated Supporting Feature in Table 1 of Increased bandwidth capae '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interf '6.144 Gbps'.</li> <li>Updated Description in Table 3 of Cyclone V GT to '6.144 Gbps'.</li> <li>Updated the M386 package to M383 for Figure 1, Figure 2 and Figure</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |            | <ul> <li>Corrected 18 x 18 multiplier for Cyclone V SE devices from 116 to 168.</li> <li>Corrected 9 x 9 multiplier for Cyclone V SE devices from 174 to 252.</li> <li>Corrected LVDS transmitter for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 31 to 32.</li> <li>Corrected LVDS receiver for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 37.</li> <li>Corrected transceiver speed grade for Cyclone V ST devices ordering code from 4 to 5.</li> <li>Updated the DDR3 SDRAM for the maximum frequency's soft controller and the minimum frequency from 300 to 303 for voltage 1.35V.</li> <li>Added links to Altera's External Memory Spec Estimator tool to the topics listing the external memory interface performance.</li> <li>Corrected XAUI is supported through the soft PCS in the PCS features for Cyclone V.</li> </ul>                                                                                                                                                                                                                                                                                                  |
| <ul> <li>Updated the GPIO count to '129' for the M301 package of the Cyclor GX C5 device.</li> <li>Updated 5 Gbps to '6.144 Gbps' forCyclone V GT device.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | May 2013      | 2013.05.06 | <ul> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topics for easy reference.</li> <li>Corrected the title to the PCIe hard IP topic. Cyclone V devices support only PCIe Gen1 and Gen2.</li> <li>Updated Supporting Feature in Table 1 of Increased bandwidth capacity to '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interface to '6.144 Gbps'.</li> <li>Updated Description in Table 3 of Cyclone V GT to '6.144 Gbps'.</li> <li>Updated the M386 package to M383 for Figure 1, Figure 2 and Figure 3.</li> <li>Updated Figure 2 and Figure 3 for Transceiver Count by adding 'F : 4'.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> <li>Updated the M301 and M383 packages from the Cyclone V GX C4 device.</li> <li>Updated the GPIO count to '129' for the M301 package of the Cyclone V GX C5 device.</li> </ul>                                                                                                                                                |

#### Cyclone V Device Overview CV-51001 | 2018.05.07



| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | <ul> <li>Updated Figure 1, Figure 2, Figure 3, Figure 4, Figure 5, Figure 6, and Figure 10.</li> <li>Updated the "FPGA Configuration and Processor Booting" and "Hardware and Software Development" sections.</li> <li>Text edits throughout the document.</li> </ul>                                                                                                                                                                                                |
| February 2012 | 1.2     | <ul> <li>Updated Table 1–2, Table 1–3, and Table 1–6.</li> <li>Updated "Cyclone V Family Plan" on page 1–4 and "Clock Networks and PLL Clock Sources" on page 1–15.</li> <li>Updated Figure 1–1 and Figure 1–6.</li> </ul>                                                                                                                                                                                                                                           |
| November 2011 | 1.1     | <ul> <li>Updated Table 1–1, Table 1–2, Table 1–3, Table 1–4, Table 1–5, and Table 1–6.</li> <li>Updated Figure 1–4, Figure 1–5, Figure 1–6, Figure 1–7, and Figure 1–8.</li> <li>Updated "System Peripherals" on page 1–18, "HPS–FPGA AXI Bridges" on page 1–19, "HPS SDRAM Controller Subsystem" on page 1–19, "FPGA Configuration and Processor Booting" on page 1–19, and "Hardware and Software Development" on page 1–20.</li> <li>Minor text edits.</li> </ul> |
| October 2011  | 1.0     | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |