# E·XFL

#### Intel - 5CGXFC4C7F27C8N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Active                                                     |
| Number of LABs/CLBs            | 18868                                                      |
| Number of Logic Elements/Cells | 50000                                                      |
| Total RAM Bits                 | 2862080                                                    |
| Number of I/O                  | 336                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 672-BGA                                                    |
| Supplier Device Package        | 672-FBGA (27x27)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5cgxfc4c7f27c8n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Cyclone V Device Overview                               | 3 |
|---------------------------------------------------------|---|
| Key Advantages of Cyclone V Devices                     | 3 |
| Summary of Cyclone V Features                           | 4 |
| Cyclone V Device Variants and Packages                  | 5 |
| Cyclone V E                                             | 5 |
| Cyclone V GX                                            | 7 |
| Cyclone V GT                                            |   |
| Cyclone V SE12                                          | 2 |
| Cyclone V SX14                                          | 4 |
| Cyclone V ST1                                           | 5 |
| I/O Vertical Migration for Cyclone V Devices18          | 3 |
| Adaptive Logic Module                                   | 3 |
| Variable-Precision DSP Block19                          |   |
| Embedded Memory Blocks2                                 | 1 |
| Types of Embedded Memory2                               | 1 |
| Embedded Memory Capacity in Cyclone V Devices           | 1 |
| Embedded Memory Configurations22                        | 2 |
| Clock Networks and PLL Clock Sources22                  | 2 |
| FPGA General Purpose I/O2                               | 3 |
| PCIe Gen1 and Gen2 Hard IP 24                           | 4 |
| External Memory Interface 24                            |   |
| Hard and Soft Memory Controllers24                      |   |
| External Memory Performance2                            |   |
| HPS External Memory Performance2                        |   |
| Low-Power Serial Transceivers2                          |   |
| Transceiver Channels2                                   |   |
| PMA Features                                            | 5 |
| PCS Features22                                          |   |
| SoC with HPS28                                          |   |
| HPS Features28                                          |   |
| FPGA Configuration and Processor Booting                |   |
| Hardware and Software Development                       |   |
| Dynamic and Partial Reconfiguration                     |   |
| Dynamic Reconfiguration3                                |   |
| Partial Reconfiguration                                 |   |
| Enhanced Configuration and Configuration via Protocol32 |   |
| Power Management                                        |   |
| Document Revision History for Cyclone V Device Overview | 3 |



# **Cyclone V Device Overview**

The Cyclone<sup>®</sup> V devices are designed to simultaneously accommodate the shrinking power consumption, cost, and time-to-market requirements; and the increasing bandwidth requirements for high-volume and cost-sensitive applications.

Enhanced with integrated transceivers and hard memory controllers, the Cyclone V devices are suitable for applications in the industrial, wireless and wireline, military, and automotive markets.

#### **Related Information**

Cyclone V Device Handbook: Known Issues Lists the planned updates to the Cyclone V Device Handbook chapters.

## **Key Advantages of Cyclone V Devices**

#### Table 1. Key Advantages of the Cyclone V Device Family

| Advantage                                                                           | Supporting Feature                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lower power consumption                                                             | <ul> <li>Built on TSMC's 28 nm low-power (28LP) process technology and includes an abundance of hard intellectual property (IP) blocks</li> <li>Up to 40% lower power consumption than the previous generation device</li> </ul>                                               |
| Improved logic integration and differentiation capabilities                         | <ul> <li>8-input adaptive logic module (ALM)</li> <li>Up to 13.59 megabits (Mb) of embedded memory</li> <li>Variable-precision digital signal processing (DSP) blocks</li> </ul>                                                                                               |
| Increased bandwidth capacity                                                        | <ul><li>3.125 gigabits per second (Gbps) and 6.144 Gbps transceivers</li><li>Hard memory controllers</li></ul>                                                                                                                                                                 |
| Hard processor system (HPS)<br>with integrated Arm* Cortex*-A9<br>MPCore* processor | <ul> <li>Tight integration of a dual-core Arm Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Cyclone V system-on-a-chip (SoC)</li> <li>Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric</li> </ul> |
| Lowest system cost                                                                  | <ul> <li>Requires only two core voltages to operate</li> <li>Available in low-cost wirebond packaging</li> <li>Includes innovative features such as Configuration via Protocol (CvP) and partial reconfiguration</li> </ul>                                                    |

Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





| Feature       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | <ul> <li>HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa</li> <li>FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller</li> <li>Arm CoreSight<sup>™</sup> JTAG debug access port, trace port, and on-chip trace storage</li> </ul>                               |
| Configuration | <ul> <li>Tamper protection—comprehensive design protection to protect your valuable IP investments</li> <li>Enhanced advanced encryption standard (AES) design security features</li> <li>CvP</li> <li>Dynamic reconfiguration of the FPGA</li> <li>Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options</li> <li>Internal scrubbing <sup>(2)</sup></li> <li>Partial reconfiguration <sup>(3)</sup></li> </ul> |

# **Cyclone V Device Variants and Packages**

#### Table 3. Device Variants for the Cyclone V Device Family

| Variant      | Description                                                                                                          |
|--------------|----------------------------------------------------------------------------------------------------------------------|
| Cyclone V E  | Optimized for the lowest system cost and power requirement for a wide spectrum of general logic and DSP applications |
| Cyclone V GX | Optimized for the lowest cost and power requirement for 614 Mbps to 3.125 Gbps transceiver applications              |
| Cyclone V GT | The FPGA industry's lowest cost and lowest power requirement for 6.144 Gbps transceiver applications                 |
| Cyclone V SE | SoC with integrated Arm-based HPS                                                                                    |
| Cyclone V SX | SoC with integrated Arm-based HPS and 3.125 Gbps transceivers                                                        |
| Cyclone V ST | SoC with integrated Arm-based HPS and 6.144 Gbps transceivers                                                        |

## Cyclone V E

This section provides the available options, maximum resource counts, and package plan for the Cyclone V E devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Product Selector Guide.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.

<sup>(2)</sup> The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

<sup>(3)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel<sup>®</sup> sales representatives.



#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

#### **Package Plan**

#### Table 5. Package Plan for Cyclone V E Devices

| Member<br>Code | M383<br>(13 mm) | M484<br>(15 mm) | U324<br>(15 mm) | F256<br>(17 mm) | U484<br>(19 mm) | F484<br>(23 mm) | F672<br>(27 mm) | F896<br>(31 mm) |
|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
|                | GPIO            |
| A2             | 223             | -               | 176             | 128             | 224             | 224             | -               | _               |
| A4             | 223             | -               | 176             | 128             | 224             | 224             | -               | _               |
| A5             | 175             | -               | _               | _               | 224             | 240             | -               | _               |
| A7             | -               | 240             | _               | _               | 240             | 240             | 336             | 480             |
| A9             | -               | -               | -               | _               | 240             | 224             | 336             | 480             |

## **Cyclone V GX**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

Product Selector Guide

Provides the latest information about Intel products.



| Resource               |             | Member Code |    |    |     |     |  |  |
|------------------------|-------------|-------------|----|----|-----|-----|--|--|
|                        |             | C3          | C4 | C5 | C7  | С9  |  |  |
| LVDS                   | Transmitter | 52          | 84 | 84 | 120 | 140 |  |  |
|                        | Receiver    | 52          | 84 | 84 | 120 | 140 |  |  |
| PCIe Hard IP Block     |             | 1           | 2  | 2  | 2   | 2   |  |  |
| Hard Memory Controller |             | 1           | 2  | 2  | 2   | 2   |  |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

#### Package Plan

#### Table 7. Package Plan for Cyclone V GX Devices

| Member<br>Code | M3<br>(11 i |      | M3<br>(13 I |      | M4<br>(15 i |      | U3<br>(15 i |      | U4<br>(19 1 | 84<br>mm) |
|----------------|-------------|------|-------------|------|-------------|------|-------------|------|-------------|-----------|
|                | GPIO        | XCVR      |
| C3             | _           | _    | _           | _    | _           | _    | 144         | 3    | 208         | 3         |
| C4             | 129         | 4    | 175         | 6    | _           | _    | _           | -    | 224         | 6         |
| C5             | 129         | 4    | 175         | 6    | _           | _    | _           | _    | 224         | 6         |
| C7             | —           | —    | —           | —    | 240         | 3    | —           |      | 240         | 6         |
| C9             | _           | _    | _           | _    | _           | _    | _           |      | 240         | 5         |

| Member<br>Code | F4<br>(23 i | 84<br>mm) | F6<br>(27 i |      | F896<br>(31 mm) |      | F1152<br>(35 mm) |      |
|----------------|-------------|-----------|-------------|------|-----------------|------|------------------|------|
|                | GPIO        | XCVR      | GPIO        | XCVR | GPIO            | XCVR | GPIO             | XCVR |
| C3             | 208         | 3         | _           | _    | _               | _    | _                | -    |
| C4             | 240         | 6         | 336         | 6    | _               | _    | _                | -    |
| C5             | 240         | 6         | 336         | 6    | _               | _    | _                | -    |
| C7             | 240         | 6         | 336         | 9    | 480             | 9    | _                | -    |
| C9             | 224         | 6         | 336         | 9    | 480             | 12   | 560              | 12   |

## **Cyclone V GT**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GT devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.



#### **Maximum Resources**

#### Table 10. Maximum Resource Counts for Cyclone V SE Devices

| Res                        | ource                       |                          | Ме                       | mber Code            |                      |
|----------------------------|-----------------------------|--------------------------|--------------------------|----------------------|----------------------|
|                            |                             | A2                       | A4                       | A5                   | A6                   |
| Logic Elements (           | LE) (K)                     | 25                       | 40                       | 85                   | 110                  |
| ALM                        |                             | 9,430                    | 15,880                   | 32,070               | 41,910               |
| Register                   |                             | 37,736                   | 60,376                   | 128,300              | 166,036              |
| Memory (Kb)                | M10K                        | 1,400                    | 2,700                    | 3,970                | 5,570                |
|                            | MLAB                        | 138                      | 231                      | 480                  | 621                  |
| Variable-precisio          | n DSP Block                 | 36                       | 84                       | 87                   | 112                  |
| 18 x 18 Multiplie          | r                           | 72                       | 168                      | 174                  | 224                  |
| FPGA PLL                   |                             | 5                        | 5                        | 6                    | 6                    |
| HPS PLL                    |                             | 3                        | 3                        | 3                    | 3                    |
| FPGA GPIO                  |                             | 145                      | 145                      | 288                  | 288                  |
| HPS I/O                    |                             | 181                      | 181                      | 181                  | 181                  |
| LVDS                       | Transmitter                 | 32                       | 32                       | 72                   | 72                   |
| Receiver                   |                             | 37                       | 37                       | 72                   | 72                   |
| FPGA Hard Memo             | FPGA Hard Memory Controller |                          | 1                        | 1                    | 1                    |
| HPS Hard Memory Controller |                             | 1                        | 1                        | 1                    | 1                    |
| Arm Cortex-A9 M            | IPCore Processor            | Single- or dual-<br>core | Single- or dual-<br>core | Single- or dual-core | Single- or dual-core |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

#### **Package Plan**

#### Table 11.Package Plan for Cyclone V SE Devices

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Member Code | U484<br>(19 mm) |         | U6<br>(23 I |         | F896<br>(31 mm) |         |  |
|-------------|-----------------|---------|-------------|---------|-----------------|---------|--|
|             | FPGA GPIO       | HPS I/O | FPGA GPIO   | HPS I/O | FPGA GPIO       | HPS I/O |  |
| A2          | 66              | 151     | 145         | 181     | _               | _       |  |
| A4          | 66              | 151     | 145         | 181     | _               | _       |  |
| A5          | 66              | 151     | 145         | 181     | 288             | 181     |  |
| A6          | 66              | 151     | 145         | 181     | 288             | 181     |  |





## **Cyclone V SX**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V SX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.

#### **Available Options**

#### Figure 5. Sample Ordering Code and Available Options for Cyclone V SX Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Cyclone V SE and SX low-power devices (L power option) offer 30% static power reduction for devices with 25K LE and 40K LE, and 20% static power reduction for devices with 85K LE and 110K LE.



#### **Maximum Resources**

#### Table 12. Maximum Resource Counts for Cyclone V SX Devices

| Reso                 | urce     |        | Member Code |         |            |  |  |  |  |
|----------------------|----------|--------|-------------|---------|------------|--|--|--|--|
|                      |          | C2     | C4          | C5      | C6         |  |  |  |  |
| Logic Elements (LE)  | (K)      | 25     | 40          | 85      | 110        |  |  |  |  |
| ALM                  |          | 9,430  | 15,880      | 32,070  | 41,910     |  |  |  |  |
| Register             |          | 37,736 | 60,376      | 128,300 | 166,036    |  |  |  |  |
| Memory (Kb)          | M10K     | 1,400  | 2,700       | 3,970   | 5,570      |  |  |  |  |
|                      | MLAB     | 138    | 231         | 480     | 621        |  |  |  |  |
| Variable-precision D | SP Block | 36     | 84          | 87      | 112        |  |  |  |  |
| 18 x 18 Multiplier   |          | 72     | 168         | 174     | 224        |  |  |  |  |
| FPGA PLL             |          | 5      | 5           | 6       | 6          |  |  |  |  |
|                      |          |        | •           |         | continued. |  |  |  |  |



| Resource                       |          | Member Code |           |
|--------------------------------|----------|-------------|-----------|
|                                |          | D5          | D6        |
|                                | Receiver | 72          | 72        |
| PCIe Hard IP Block             |          | 2           | 2         |
| FPGA Hard Memory Controller    |          | 1           | 1         |
| HPS Hard Memory Controller     |          | 1           | 1         |
| Arm Cortex-A9 MPCore Processor |          | Dual-core   | Dual-core |

#### **Related Information**

## True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

#### **Package Plan**

#### Table 15. Package Plan for Cyclone V ST Devices

- The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPSspecific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
- Transceiver counts shown are for transceiver ≤5 Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the *Cyclone V Device Handbook Volume 2: Transceivers*.

| Member Code | F896<br>(31 mm) |         |        |
|-------------|-----------------|---------|--------|
|             | FPGA GPIO       | HPS I/O | XCVR   |
| D5          | 288             | 181     | 9 (11) |
| D6          | 288             | 181     | 9 (11) |

#### **Related Information**

6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers

Provides more information about 6 Gbps transceiver channel count.

<sup>(11)</sup> If you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to seven full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.



## PCIe Gen1 and Gen2 Hard IP

Cyclone V GX, GT, SX, and ST devices contain PCIe hard IP that is designed for performance and ease-of-use. The PCIe hard IP consists of the MAC, data link, and transaction layers.

The PCIe hard IP supports PCIe Gen2 and Gen1 end point and root port for up to x4 lane configuration. The PCIe Gen2 x4 support is PCIe-compatible.

The PCIe endpoint support includes multifunction support for up to eight functions, as shown in the following figure. The integrated multifunction support reduces the FPGA logic requirements by up to 20,000 LEs for PCIe designs that require multiple peripherals.

#### Figure 9. PCIe Multifunction for Cyclone V Devices



The Cyclone V PCIe hard IP operates independently from the core logic. This independent operation allows the PCIe link to wake up and complete link training in less than 100 ms while the Cyclone V device completes loading the programming file for the rest of the device.

In addition, the PCIe hard IP in the Cyclone V device provides improved end-to-end datapath protection using ECC.

## **External Memory Interface**

This section provides an overview of the external memory interface in Cyclone V devices.

#### Hard and Soft Memory Controllers

Cyclone V devices support up to two hard memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices. Each controller supports 8 to 32 bit components of up to 4 gigabits (Gb) in density with two chip selects and optional ECC. For the Cyclone V SoC devices, an additional hard memory controller in the HPS supports DDR3, DDR2, and LPDDR2 SDRAM devices.

All Cyclone V devices support soft memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices for maximum flexibility.



## **External Memory Performance**

#### Table 20. External Memory Interface Performance in Cyclone V Devices

The maximum and minimum operating frequencies depend on the memory interface standards and the supported delay-locked loop (DLL) frequency listed in the device datasheet.

| Interface    | Voltage | Maximum Frequency (MHz) |                 | Minimum Frequency |
|--------------|---------|-------------------------|-----------------|-------------------|
|              | (V)     | Hard Controller         | Soft Controller | (MHz)             |
| DDR3 SDRAM   | 1.5     | 400                     | 303             | 303               |
|              | 1.35    | 400                     | 303             | 303               |
| DDR2 SDRAM   | 1.8     | 400                     | 300             | 167               |
| LPDDR2 SDRAM | 1.2     | 333                     | 300             | 167               |

#### **Related Information**

External Memory Interface Spec Estimator

For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool.

### **HPS External Memory Performance**

#### Table 21. HPS External Memory Interface Performance

The hard processor system (HPS) is available in Cyclone V SoC devices only.

| Interface    | Voltage (V) | HPS Hard Controller (MHz) |
|--------------|-------------|---------------------------|
| DDR3 SDRAM   | 1.5         | 400                       |
|              | 1.35        | 400                       |
| DDR2 SDRAM   | 1.8         | 400                       |
| LPDDR2 SDRAM | 1.2         | 333                       |

#### **Related Information**

#### External Memory Interface Spec Estimator

For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool.

## **Low-Power Serial Transceivers**

Cyclone V devices deliver the industry's lowest power 6.144 Gbps transceivers at an estimated 88 mW maximum power consumption per channel. Cyclone V transceivers are designed to be compliant with a wide range of protocols and data rates.

### **Transceiver Channels**

The transceivers are positioned on the left outer edge of the device. The transceiver channels consist of the physical medium attachment (PMA), physical coding sublayer (PCS), and clock networks.



#### Figure 10. Device Chip Overview for Cyclone V GX and GT Devices

The figure shows a Cyclone V FPGA with transceivers. Different Cyclone V devices may have a different floorplans than the one shown here.



#### **PMA Features**

To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip—ensuring optimal signal integrity. For the transceivers, you can use the channel PLL of an unused receiver PMA as an additional transmit PLL.

#### Table 22. PMA Features of the Transceivers in Cyclone V Devices

| Features                                        | Capability                                                                                                                        |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Backplane support                               | Driving capability up to 6.144 Gbps                                                                                               |
| PLL-based clock recovery                        | Superior jitter tolerance                                                                                                         |
| Programmable deserialization and word alignment | Flexible deserialization width and configurable word alignment pattern                                                            |
| Equalization and pre-emphasis                   | <ul> <li>Up to 14.37 dB of pre-emphasis and up to 4.7 dB of equalization</li> <li>No decision feedback equalizer (DFE)</li> </ul> |
| Ring oscillator transmit PLLs                   | 614 Mbps to 6.144 Gbps                                                                                                            |
| Input reference clock range                     | 20 MHz to 400 MHz                                                                                                                 |
| Transceiver dynamic reconfiguration             | Allows the reconfiguration of a single channel without affecting the operation of other channels                                  |



## **PCS Features**

The Cyclone V core logic connects to the PCS through an 8, 10, 16, 20, 32, or 40 bit interface, depending on the transceiver data rate and protocol. Cyclone V devices contain PCS hard IP to support PCIe Gen1 and Gen2, Gbps Ethernet (GbE), Serial RapidIO<sup>®</sup> (SRIO), and Common Public Radio Interface (CPRI).

Most of the standard and proprietary protocols from 614 Mbps to 6.144 Gbps are supported.

| Table 23. | <b>Transceiver PCS</b> | Features for C    | vclone V Devices |
|-----------|------------------------|-------------------|------------------|
|           |                        | i cutui co i ci c |                  |

| PCS Support                                | Data Rates<br>(Gbps)                      | Transmitter Data Path Feature                                                                                                    | Receiver Data Path Feature                                                                                                                                                                             |
|--------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-Gbps and 6-Gbps Basic                    | 0.614 to 6.144                            | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> <li>Transmitter bit-slip</li> </ul>       | <ul> <li>Word aligner</li> <li>Deskew FIFO</li> <li>Rate-match FIFO</li> <li>8B/10B decoder</li> <li>Byte deserializer</li> <li>Byte ordering</li> <li>Receiver phase compensation<br/>FIFO</li> </ul> |
| PCIe Gen1<br>(x1, x2, x4)                  | 2.5 and 5.0                               | <ul> <li>Dedicated PCIe PHY IP core</li> <li>PIPE 2.0 interface to the core</li> </ul>                                           | <ul> <li>Dedicated PCIe PHY IP core</li> <li>PIPE 2.0 interface to the core logic</li> </ul>                                                                                                           |
| PCIe Gen2<br>( x1, x2, x4) <sup>(12)</sup> |                                           | logic                                                                                                                            | logic                                                                                                                                                                                                  |
| GbE                                        | 1.25                                      | <ul> <li>Custom PHY IP core with preset<br/>feature</li> <li>GbE transmitter synchronization<br/>state machine</li> </ul>        | <ul> <li>Custom PHY IP core with preset<br/>feature</li> <li>GbE receiver synchronization<br/>state machine</li> </ul>                                                                                 |
| XAUI (13)                                  | 3.125                                     | Dedicated XAUI PHY IP core                                                                                                       | Dedicated XAUI PHY IP core                                                                                                                                                                             |
| HiGig                                      | 3.75                                      | XAUI synchronization state<br>machine for bonding four<br>channels                                                               | XAUI synchronization state<br>machine for realigning four<br>channels                                                                                                                                  |
| SRIO 1.3 and 2.1                           | 1.25 to 3.125                             | <ul> <li>Custom PHY IP core with preset<br/>feature</li> <li>SRIO version 2.1-compliant x2<br/>and x4 channel bonding</li> </ul> | <ul> <li>Custom PHY IP core with preset<br/>feature</li> <li>SRIO version 2.1-compliant x2<br/>and x4 deskew state machine</li> </ul>                                                                  |
| SDI, SD/HD, and 3G-SDI                     | 0.27 <sup>(14)</sup> , 1.485,<br>and 2.97 | Custom PHY IP core with preset feature                                                                                           | Custom PHY IP core with preset feature                                                                                                                                                                 |
| JESD204A                                   | 0.3125 <sup>(15)</sup> to<br>3.125        |                                                                                                                                  |                                                                                                                                                                                                        |
|                                            | •                                         | •                                                                                                                                | continued                                                                                                                                                                                              |

<sup>&</sup>lt;sup>(12)</sup> PCIe Gen2 is supported for Cyclone V GT and ST devices. The PCIe Gen2 x4 support is PCIe-compatible.

- <sup>(13)</sup> XAUI is supported through the soft PCS.
- $^{(14)}$  The 0.27-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric.
- <sup>(15)</sup> The 0.3125-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric.





| PCS Support                     | Data Rates<br>(Gbps) | Transmitter Data Path Feature                                                       | Receiver Data Path Feature                                                                                                          |
|---------------------------------|----------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Serial ATA Gen1 and Gen2        | 1.5 and 3.0          | <ul> <li>Custom PHY IP core with preset feature</li> <li>Electrical idle</li> </ul> | <ul> <li>Custom PHY IP core with preset<br/>feature</li> <li>Signal detect</li> <li>Wider spread of asynchronous<br/>SSC</li> </ul> |
| CPRI 4.1 <sup>(16)</sup>        | 0.6144 to 6.144      | Dedicated deterministic latency     PHY IP core                                     | Dedicated deterministic latency<br>PHY IP core                                                                                      |
| OBSAI RP3                       | 0.768 to 3.072       | Transmitter (TX) manual bit-slip<br>mode                                            | Receiver (RX) deterministic     latency state machine                                                                               |
| V-by-One HS                     | Up to 3.75           | Custom PHY IP core                                                                  | Custom PHY IP core                                                                                                                  |
| DisplayPort 1.2 <sup>(17)</sup> | 1.62 and 2.7         |                                                                                     | Wider spread of asynchronous     SSC                                                                                                |

## **SoC with HPS**

Each SoC combines an FPGA fabric and an HPS in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways:

- Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor
- Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard
- Extends the product life and revenue through in-field hardware and software updates

## **HPS Features**

The HPS consists of a dual-core Arm Cortex-A9 MPCore processor, a rich set of peripherals, and a shared multiport SDRAM memory controller, as shown in the following figure.

<sup>&</sup>lt;sup>(16)</sup> High-voltage output mode (1000-BASE-CX) is not supported.

<sup>&</sup>lt;sup>(17)</sup> Pending characterization.





#### Figure 11. HPS with Dual-Core Arm Cortex-A9 MPCore Processor

#### **System Peripherals and Debug Access Port**

Each Ethernet MAC, USB OTG, NAND flash controller, and SD/MMC controller module has an integrated DMA controller. For modules without an integrated DMA controller, an additional DMA controller module provides up to eight channels of high-bandwidth data transfers. Peripherals that communicate off-chip are multiplexed with other peripherals at the HPS pin level. This allows you to choose which peripherals to interface with other devices on your PCB.

The debug access port provides interfaces to industry standard JTAG debug probes and supports Arm CoreSight debug and core traces to facilitate software development.



#### **HPS-FPGA AXI Bridges**

The HPS–FPGA bridges, which support the Advanced Microcontroller Bus Architecture (AMBA<sup>®</sup>) Advanced eXtensible Interface (AXI<sup>™</sup>) specifications, consist of the following bridges:

- FPGA-to-HPS AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the FPGA fabric to issue transactions to slaves in the HPS.
- HPS-to-FPGA AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the HPS to issue transactions to slaves in the FPGA fabric.
- Lightweight HPS-to-FPGA AXI bridge—a lower latency 32 bit width bus that allows the HPS to issue transactions to slaves in the FPGA fabric. This bridge is primarily used for control and status register (CSR) accesses to peripherals in the FPGA fabric.

The HPS-FPGA AXI bridges allow masters in the FPGA fabric to communicate with slaves in the HPS logic, and vice versa. For example, the HPS-to-FPGA AXI bridge allows you to share memories instantiated in the FPGA fabric with one or both microprocessors in the HPS, while the FPGA-to-HPS AXI bridge allows logic in the FPGA fabric to access the memory and peripherals in the HPS.

Each HPS–FPGA bridge also provides asynchronous clock crossing for data transferred between the FPGA fabric and the HPS.

#### **HPS SDRAM Controller Subsystem**

The HPS SDRAM controller subsystem contains a multiport SDRAM controller and DDR PHY that are shared between the FPGA fabric (through the FPGA-to-HPS SDRAM interface), the level 2 (L2) cache, and the level 3 (L3) system interconnect. The FPGA-to-HPS SDRAM interface supports AMBA AXI and Avalon<sup>®</sup> Memory-Mapped (Avalon-MM) interface standards, and provides up to six individual ports for access by masters implemented in the FPGA fabric.

To maximize memory performance, the SDRAM controller subsystem supports command and data reordering, deficit round-robin arbitration with aging, and high-priority bypass features. The SDRAM controller subsystem supports DDR2, DDR3, or LPDDR2 devices up to 4 Gb in density operating at up to 400 MHz (800 Mbps data rate).

#### **FPGA Configuration and Processor Booting**

The FPGA fabric and HPS in the SoC are powered independently. You can reduce the clock frequencies or gate the clocks to reduce dynamic power, or shut down the entire FPGA fabric to reduce total system power.

You can configure the FPGA fabric and boot the HPS independently, in any order, providing you with more design flexibility:

- You can boot the HPS independently. After the HPS is running, the HPS can fully or
  partially reconfigure the FPGA fabric at any time under software control. The HPS
  can also configure other FPGAs on the board through the FPGA configuration
  controller.
- You can power up both the HPS and the FPGA fabric together, configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric.



*Note:* Although the FPGA fabric and HPS are on separate power domains, the HPS must remain powered up during operation while the FPGA fabric can be powered up or down as required.

#### **Related Information**

Cyclone V Device Family Pin Connection Guidelines

Provides detailed information about power supply pin connection guidelines and power regulator sharing.

#### **Hardware and Software Development**

For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer (Standard) system integration tool in the Intel Quartus Prime software.

For software development, the Arm-based SoC devices inherit the rich software development ecosystem available for the Arm Cortex-A9 MPCore processor. The software development process for Intel SoCs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux, VxWorks<sup>®</sup>, and other operating systems is available for the SoCs. For more information on the operating systems support availability, contact the Intel sales team.

You can begin device-specific firmware and software development on the Intel SoC Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board that runs on a PC. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware.

#### **Related Information**

International Altera Sales Support Offices

## **Dynamic and Partial Reconfiguration**

The Cyclone V devices support dynamic reconfiguration and partial reconfiguration.

#### **Dynamic Reconfiguration**

The dynamic reconfiguration feature allows you to dynamically change the transceiver data rates, PMA settings, or protocols of a channel, without affecting data transfer on adjacent channels. This feature is ideal for applications that require on-the-fly multiprotocol or multirate support. You can reconfigure the PMA and PCS blocks with dynamic reconfiguration.

#### **Partial Reconfiguration**

*Note:* The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Partial reconfiguration allows you to reconfigure part of the device while other sections of the device remain operational. This capability is important in systems with critical uptime requirements because it allows you to make updates or adjust functionality without disrupting services.



| •Updated MLAB RAM Bit (KD) in Embedded Memory Capacity and<br>Distribution in Cyclone V GX G3: Updated from 181 to 182<br>- Cyclone V GX G4: Updated from 25 to 243<br>• Updated Total RAM Bit (KD) in Embedded Memory Capacity and<br>Distribution in Cyclone V Devices table as follows:<br>- Cyclone V GX G3: Updated from 1,531 to 1,532<br>- Cyclone V GX G4: Updated from 2,795 to 2,924March 20152015.03.31• Added Internal Scrubbing Fedure under configuration in Summary of<br>Fedures for Cyclone V Devices table as follows:<br>- Cyclone V GX G4: Updated from 7,975 to 2,824<br>- Cyclone V GX G4: Updated from 7,975 to 2,824<br>- Cyclone V GX G4: Updated from 7,975 to 788<br>- Cyclone V GX G4: Updated from 797 to 678March 20152015.03.31• Added internal scrubbing fedure under configuration in Summary of<br>Fedures for Cyclone V Devices table.<br>- Added optional suffix "SC: Internal scrubbing fedure under configuration in Summary of<br>Fedures for Cyclone V GX G3: Updated from 679 to 678January 20152015.01.23• Updated Sample Ordering Code and Available Options for Cyclone V SX Devices<br>- Sample Ordering Code and Available Options for Cyclone V SX Devices<br>- Sample Ordering Code and Available Options for Cyclone V SX Devices<br>- Sample Ordering Code and Available Options for Cyclone V SX Devices<br>- Sample Ordering Code and Available Options for Cyclone V ST Devices<br>- Operating Temperature: Removed C and A temperature grades<br>- Updated the transceiver specification for Cyclone V ST Devices<br>- Sample Ordering Code and Available Options for Cyclone V ST Devices<br>- Device Variants for the Cyclone V Device Family table<br>- Device Variants for the Cyclone V Device Family table<br>- Device Variants for the Cyclone V ST Devices<br>- Device Variants for the Cyclone V ST Devices<br>- Device Variants for the Cyclone V Devices table for Cyclon                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Date         | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features for Cyclone V Devices table.• Added optional suffix "SC: Internal scrubbing support" to the following<br>diagrams:- Sample Ordering Code and Available Options for Cyclone V E Devices- Sample Ordering Code and Available Options for Cyclone V SX Devices- Sample Ordering Code and Available Options for Cyclone V SX Devices- Sample Ordering Code and Available Options for Cyclone V SX Devices- Sample Ordering Code and Available Options for Cyclone V SX Devices- Sample Ordering Code and Available Options for Cyclone V SX Devices- Sample Ordering Code and Available Options for Cyclone V STDevices figure because Cyclone V ST devices are only available in 1<br>temperature grade and -7 speed grade Operating Temperature: Removed C and A temperature grades- Updated the transceiver specification for Cyclone V ST Devices- Updated the transceiver specification for Cyclone V ST Devices- Updated the transceiver specification for Cyclone V ST Devices- Updated the transceiver counts for Cyclone V ST Devices- Updated Maximum Resource Counts for Cyclone V ST Devices- Logic elements (LE) (K): Updated from 51 to 57- 18 × 18 multiplier: Updated from 51 to 57- 9 × 9 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier: Updated from 51 to 57 <tr< td=""><td></td><td></td><td><ul> <li>Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C3: Updated from 181 to 182</li> <li>Cyclone V GX C4: Updated from 295 to 424</li> <li>Updated Total RAM Bit (Kb) in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C3: Updated from 1,531 to 1,532</li> <li>Cyclone V GX C4: Updated from 2,795 to 2,924</li> <li>Updated MLAB Block count in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C4: Updated from 2,795 to 2,924</li> <li>Updated MLAB Block count in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C4: Updated from 472 to 678</li> </ul></td></tr<> |              |            | <ul> <li>Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C3: Updated from 181 to 182</li> <li>Cyclone V GX C4: Updated from 295 to 424</li> <li>Updated Total RAM Bit (Kb) in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C3: Updated from 1,531 to 1,532</li> <li>Cyclone V GX C4: Updated from 2,795 to 2,924</li> <li>Updated MLAB Block count in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C4: Updated from 2,795 to 2,924</li> <li>Updated MLAB Block count in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C4: Updated from 472 to 678</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Devices figure because Cyclone V ST devices are only available in 1<br>temperature grade and -7 speed grade.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | March 2015   | 2015.03.31 | <ul> <li>Features for Cyclone V Devices table.</li> <li>Added optional suffix "SC: Internal scrubbing support" to the following diagrams: <ul> <li>Sample Ordering Code and Available Options for Cyclone V E Devices</li> <li>Sample Ordering Code and Available Options for Cyclone V GX Devices</li> <li>Sample Ordering Code and Available Options for Cyclone V SE Devices</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | January 2015 | 2015.01.23 | <ul> <li>Devices figure because Cyclone V ST devices are only available in I temperature grade and -7 speed grade.</li> <li>Operating Temperature: Removed C and A temperature grades</li> <li>FPGA Fabric Speed Grade: Removed -6 and -8 speed grades</li> <li>Updated the transceiver specification for Cyclone V ST from 5 Gbps to 6.144 Gbps:</li> <li>Device Variants for the Cyclone V Device Family table</li> <li>Sample Ordering Code and Available Options for Cyclone V ST Devices figure</li> <li>Maximum Resource Counts for Cyclone V ST Devices</li> <li>Updated Maximum Resource Counts for Cyclone V GX Devices table for Cyclone V GX G3 devices.</li> <li>Logic elements (LE) (K): Updated from 35.7 to 35.5</li> <li>Variable-precision DSP block: Updated from 51 to 57</li> <li>18 x 18 multiplier: Updated from 102 to 114</li> <li>Updated Number of Multipliers in Cyclone V Devices table for Cyclone V GX G3 devices.</li> <li>Variableprecision DSP Block: Updated from 51 to 57</li> <li>9 x 9 Multiplier: Updated from 153 to 171</li> <li>18 x 18 Multiplier: Updated from 102 to 114</li> <li>27 x 27 Multiplier: Updated from 51 to 57</li> <li>18 x 18 Multiplier Adder Mode: Updated from 51 to 57</li> <li>18 x 18 Multiplier Adder Summed with 36 bit Input: Updated from 51 to 57</li> <li>18 x 18 Multiplier Adder Summed with 36 bit Input: Updated from 51 to 57</li> <li>M10K RAM bit (Kb): Updated from 1,190 to 1,350</li> <li>MLAB block: Updated from 255 to 291</li> <li>MLAB RAM bit (Kb): Updated from 159 to 181</li> </ul> |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | October 2014 | 2014.10.06 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



| Cyclone V SE and SX devices.           December 2013         2013.12.26         Corrected single or dual-core ARM Cortex-A9 MPCore processor-up t<br>MHz from 800 MHz.           Removed "Preliminary" texts from Ordering Code figures, Maximum<br>Resources, Package Phan and I/O Vertical Migration tables.         Removed "Preliminary" texts from Ordering Code figures, Maximum<br>Resources, Package Phan and I/O Vertical Migration tables.           Added link to Altera Product Selector for each device variant.         Updated Embedded Hard IPs for Cyclone V GT devices to indicate<br>Maximum 2 hard PCIe and 2 hard memory controllers.           Added leaded package options.         Removed the note "The number of PLIs includes general-purpose<br>fractional PLLs and transceiver fractional PLLs" for all PLLs in the<br>Maximum Resource Counts table.           Corrected max LVDS counts for transmitter and receiver for Cyclone<br>A3 device from 140 to 120.         Corrected variable-precision DSP block, 27 x 27 multiplier, 18 x 18<br>multiplier adder mode and 18 x 18 multiplier adder summed with 36<br>input for Cyclone V SE devices from 15 to 84.           Corrected 1 VDS transmitter for Cyclone V SE A2 and A4 as well as SX<br>and C4 devices from 31 to 32.         Corrected 1VDS transmitter for Cyclone V SE A2 and A4 as well as SX<br>and C4 devices from 31 to 37.           Corrected 1VDS receiver for Cyclone V SE A2 and A4 as well as SX of<br>C4 devices from 31 to 37.         Corrected transciever speed grade for Cyclone V ST devices ordering<br>from 4 to 5.           Updated the DDR3 SDRAM for the maximum frequency's soft contro<br>and the minimum frequency from 300 to 303 for voltage 1.35V.         Added links to hare S Sterenal Memory Spec Estimator tool t | Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MH2 from 800 MH2.         Removed Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migraton tables.         Removed the note "The number of GPIOs does not include transceive I/Os." for GPIOs in the Maximum Resource Counts table Cyclone V E and SE.         Added link to Altera Product Selector for each device variant.         Updated Embedded Hard IPs for Cyclone V GT devices to indicate Maximum 2 hard PCIe and 2 hard memory controllers.         Added leade package options.         Removed the note "The number of PLLs includes general-purpose fractional PLLs and transceiver factional PLLs and transceiver for Cyclone V GT devices to indicate Maximum Resource Counts table.         Corrected max LVDS counts for transmitter and receiver for Cyclone A5 device from 84 to 60.         Corrected max LVDS counts for transmitter and receiver for Cyclone A5 device from 140 to 120.         Corrected Variable-precision DSP block, 27 x 27 multiplier, 18 x 18 multiplier adder mode and 18 x 18 multiplier adder subs and and 18 x 18 multiplier adder subs and 18 x 18 multiplier for Cyclone V SE devices from 116 to 11.         Corrected 18 x 18 multiplier for Cyclone V SE 2 and A4 as well as SX and C4 devices from 35 to 37.         Corrected 1VDS transmiter for Cyclone V SE 42 and A4 as well as SX and C4 devices from 35 to 37.         Corrected 1VDS transmiter for Cyclone V SE 42 and A4 as well as SX and C4 devices from 35 to 37.         Corrected 1VDS transmiter for Cyclone V SE feature Cyclone V.         Qudated the DDR3 SDRAM for the maximum frequery's soft counto and the minimum frequery' form 3                                                                                                                              | July 2014     | 2014.07.07 | Updated the I/O vertical migration figure to clarify the migration capability of Cyclone V SE and SX devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <ul> <li>Corrected 18 x 18 multiplier for Cyclone V SE devices from 116 to 14</li> <li>Corrected 9 x 9 multiplier for Cyclone V SE devices from 174 to 252.</li> <li>Corrected LVDS transmitter for Cyclone V SE A2 and A4 as well as S and C4 devices from 31 to 32.</li> <li>Corrected LVDS receiver for Cyclone V SE A2 and A4 as well as SX C C4 devices from 35 to 37.</li> <li>Corrected transceiver speed grade for Cyclone V ST devices ordering from 4 to 5.</li> <li>Updated the DDR3 SDRAM for the maximum frequency's soft contro and the minimum frequency from 300 to 303 for voltage 1.35V.</li> <li>Added links to Altera's External Memory Spec Estimator tool to the t listing the external memory interface performance.</li> <li>Corrected XAUI is supported through the soft PCS in the PCS feature Cyclone V.</li> <li>Added decompression support for the CvP configuration mode.</li> <li>May 2013</li> <li>2013.05.06</li> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topic easy reference.</li> <li>Corrected the title to the PCIe hard IP topic. Cyclone V devices supp only PCIE Gen1 and Gen2.</li> <li>Updated Supporting Feature in Table 1 of Increased bandwidth capaar '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interface 1.44 Gbps'.</li> <li>Updated LVDS in the M386 package to M383 for Figure 1, Figure 2 and Figure 1.44 Gbps'.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> </ul>                                                                                                                                                                                                        | December 2013 | 2013.12.26 | <ul> <li>Corrected single or dual-core ARM Cortex-A9 MPCore processor-up to 925 MHz from 800 MHz.</li> <li>Removed "Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migration tables.</li> <li>Removed the note "The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os." for GPIOs in the Maximum Resource Counts table for Cyclone V E and SE.</li> <li>Added link to Altera Product Selector for each device variant.</li> <li>Updated Embedded Hard IPs for Cyclone V GT devices to indicate Maximum 2 hard PCIe and 2 hard memory controllers.</li> <li>Added leaded package options.</li> <li>Removed the note "The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs." for all PLLs in the Maximum Resource Counts table.</li> <li>Corrected max LVDS counts for transmitter and receiver for Cyclone V E A9 device from 140 to 120.</li> <li>Corrected variable-precision DSP block, 27 x 27 multiplier, 18 x 18 multiplier adder mode and 18 x 18 multiplier adder summed with 36 bit</li> </ul> |
| May 2013       2013.05.06 <ul> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topic easy reference.</li> <li>Corrected the title to the PCIe hard IP topic. Cyclone V devices supp only PCIe Gen1 and Gen2.</li> <li>Updated Supporting Feature in Table 1 of Increased bandwidth capae '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interf '6.144 Gbps'.</li> <li>Updated Description in Table 3 of Cyclone V GT to '6.144 Gbps'.</li> <li>Updated the M386 package to M383 for Figure 1, Figure 2 and Figure</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |            | <ul> <li>Corrected 18 x 18 multiplier for Cyclone V SE devices from 116 to 168.</li> <li>Corrected 9 x 9 multiplier for Cyclone V SE devices from 174 to 252.</li> <li>Corrected LVDS transmitter for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 31 to 32.</li> <li>Corrected LVDS receiver for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 37.</li> <li>Corrected transceiver speed grade for Cyclone V ST devices ordering code from 4 to 5.</li> <li>Updated the DDR3 SDRAM for the maximum frequency's soft controller and the minimum frequency from 300 to 303 for voltage 1.35V.</li> <li>Added links to Altera's External Memory Spec Estimator tool to the topics listing the external memory interface performance.</li> <li>Corrected XAUI is supported through the soft PCS in the PCS features for Cyclone V.</li> </ul>                                                                                                                                                                                                                                                                                                  |
| <ul> <li>Updated the GPIO count to '129' for the M301 package of the Cyclor GX C5 device.</li> <li>Updated 5 Gbps to '6.144 Gbps' forCyclone V GT device.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | May 2013      | 2013.05.06 | <ul> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topics for easy reference.</li> <li>Corrected the title to the PCIe hard IP topic. Cyclone V devices support only PCIe Gen1 and Gen2.</li> <li>Updated Supporting Feature in Table 1 of Increased bandwidth capacity to '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interface to '6.144 Gbps'.</li> <li>Updated Description in Table 3 of Cyclone V GT to '6.144 Gbps'.</li> <li>Updated the M386 package to M383 for Figure 1, Figure 2 and Figure 3.</li> <li>Updated Figure 2 and Figure 3 for Transceiver Count by adding 'F : 4'.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> <li>Updated the M301 and M383 packages from the Cyclone V GX C4 device.</li> <li>Updated the GPIO count to '129' for the M301 package of the Cyclone V GX C5 device.</li> </ul>                                                                                                                                                |



| aid A6.       Updated Memory (Kb) for Maximum Resource Counts for Cyclone V SE A<br>and A6, SX C4 and C6, ST D6 devices.         Updated PGA PLL for Maximum Resource Counts for Cyclone V SE A2, S<br>(2, devices.       Removed '36 x 36' from the Variable-Precision DSP Block.         Updated HPG PLL for Maximum Resource Counts for Cyclone V SE A4, SC<br>(2, devices.       Not and ST devices.         Updated HPS I/O counts for Cyclone V SX C4 device.       Updated HPS I/O counts for Cyclone V SX C4 device.         Updated HPS I/O counts for Cyclone V SS, C4 device.       Updated HPS I/O counts for Cyclone V SX C4 device.         Updated HPS I/O counts for Cyclone V SX C4 device.       Updated HPS I/O counts for Cyclone V SX C4 device.         Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.       Removed 'Gounter reconfiguration from the PLL Features.         Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.       Updated the Capability in Table 23 of SGbps and 6 Gbps Basic 1<br>'5.144 Gbps.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.       Updated the partial reconfiguration is an advanced feature. Contact Atte<br>for support of the Feature.         December 2012       2012.12.28       Updated the QFD counts for the MBGA packages.         Updated the option counts for the MBGA packages.       Updated the OFID devices.         Updated the option counts for the VH44 package of the Cyclone V E A9, C<br>(9, and GT D) devices.       Updated the Vertical migration table for Cyclone V T A9, C<br>(9, and GT D) devices. <th>Date</th> <th>Version</th> <th>Changes</th>                                                                                                                                                                                                                                                                                                                                                                     | Date          | Version    | Changes                                                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------|
| and A6, SX C4 and C6, ST D6 devices.Updated PGA PLL for Maximum Resource Counts for Cyclone V SE A2, SC (2, devices).Removed '26 x 36' from the Variable-Precision DSP Block.Updated Variable-precision DSP Blocks and 18 x 18 Multiplier for Maximum Resource Counts for Cyclone V SX C4 device.Updated Table 17 for Cyclone V SX C4 device.Updated Table 17 for Cyclone V SX C4 device.Updated Enbedded Memory Capacity and Distribution table.Updated Enbedded Memory Capacity and Distribution table for Cyclone V SK C4 device.Updated Low-Power Serial Transceivers by replacing 5 Gbps with 6.144 Gbps.Removed 'Counter reconfiguration' from the PLL Features.Updated Low-Power Serial Transceivers by replacing 5 Gbps.Updated the Capability in Table 22 of Ring oscillator transmit PLs with 6.144 Gbps.Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic 1 '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic 1 '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CRI 4.1 to '6.144 Gbps'.Updated the GPIO counts for the MBGA packages.Updated the GPIO counts for the VBA package of the Cyclone V E A9, C C9, and GT D9 devices.Updated the GPIO counts for the VBA package of the Cyclone V E A9, C C9, and GT D9 devices.Updated the Wertical migration table for vertical migration of the U484 package.Updated the WBGA packages and additional U484 packages for Cyclone V GX and GT.Added ordering code for five-transceiver devices for Cyclone V GX and CFI.Updated the Vertical migration table to add MBGA packages.Adde                                                                                                                                                                                                                                                                                                                                                                                                                               |               |            | and A6.                                                                                                                           |
| C2, devices.       • Removed '36 x 36' from the Variable-Precision DSP Block.         Updated Variable-precision DSP Blocks and 18 x 18 Multiplier for<br>Maximum Resource Counts for Cyclone V SX C4 device.       • Updated the HPS I/O counts for Cyclone V SX C4 device.         Updated Table 17 for Cyclone V SX C4 device.       • Updated Table 17 for Cyclone V SX C4 device.         Updated Table 17 for Cyclone V SX C4 device.       • Updated Table 17 for Cyclone V SX C4 device.         • Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.       • Removed 'Ounter reconfiguration' from the PLL Features.         • Updated Low-Power Serial Transceivers by replacing 5 Gbps soluth<br>6.144 Gbps.       • Updated Capability in Table 22 of Backplane support to '6.144 Gbps'.         • Updated the Capability in Table 23 of CPR 14.1 to '6.144 Gbps'.       • Updated the PCS Support in Table 23 of CPR 14.1 to '6.144 Gbps'.         • Updated the GPS       • Updated the Gps'.       • Updated the Gps'.         • Updated the Gps'.       • Updated the Gps'.       • Updated the Gps'.         • Updated the Gps'.       • Updated the Gps'.       • Updated the Gps'.         • Updated the Gps'.       • Updated the Gps'.       • Updated the GPIO counts for the MBGA packages.         • Updated the GPIO counts for the U484 package of the Cyclone V E A9, G<br>S, and GT O9 devices.       • Updated the GPIO counts for the U484 packages for Cyclone V E A9, G<br>C, and GT O9 devices.         • Updated the wrtical migration table for vertical migration of th                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |            |                                                                                                                                   |
| Image: Section DSP Blocks and 18 x 18 Multiplier for<br>Maximum Resource Counts for Cyclone V SX C4 device.<br>Updated the HPS I/O counts for Cyclone V SX C4 device.<br>Updated Table 17 for Cyclone V SX C4 device.<br>Updated Low-Power Serlal Transceivers by replacing 5 Gbps with<br>6.144 Gbps.<br>Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.<br>Updated the Capability in Table 22 of Ring oscillator transmit PLLs with<br>6.144 Gbps'.<br>Updated the DCS Support in Table 23 of CPR 14.1 to '6.144 Gbps'.<br>Updated the DCS Support in Table 23 of CPR 14.1 to '6.144 Gbps'.<br>Updated the DCS Support of the feature. Contact Alte<br>for Support of the feature.<br>Updated the CPCS ontorfiguration is an advanced feature. Contact Alte<br>for Support of the feature.December 20122012.12.28Updated the GPIO ant fransceiver counts for the MBGA packages.<br>Updated the GPIO and transceiver counts for the MBGA packages.<br>Updated the GPIO and transceiver counts for the MBGA packages.<br>Updated the Vertical migration table for vertical migration of the U484<br>packages.<br>Updated the Vertical migration table 42 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V G7 and S<br>Updated the vertical migration table to add MBGA packages.<br>Updated the VHLB support.<br>Updated the VHLB support.<br>Updated the VHLB support.<br>Updated Cyclone V S1 Speed grade information.<br>Added information or HPB secover dol R33 upport.<br>Updated Cyclone V S1 Speed grade inform                                                                                                           |               |            | Updated FPGA PLL for Maximum Resource Counts for Cyclone V SE A2, SX C2, devices.                                                 |
| Maximum Resource Counts for Cyclone V SE, SX, and ST device.Updated He HPS I/O counts for Cyclone V SE, SX, and ST devices.Updated Table 17 for Cyclone V SX C4 device.Updated Embedded Memory Capacity and Distribution table for CycloneSE A4 and A6, SX C4 and C6, ST D6 devices.Removed 'Counter reconfiguration' from the PLL Features.Updated Low-Power Serial Transceivers by replacing 5 Gbps with6.144 Gbps.Updated Capability in Table 22 of Backplane support to '6.144 Gbps'.Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 from 5 Gbps to '6 Gbps'.Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic 1'6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the OPIO counts for the MBGA packages.Updated the GPIO and transceiver counts for the MBGA packages.Updated the GPIO and transceiver counts for the U484 package of the Cyclone V E A9, CC9, and GT D9 devices.Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added ordering code for five-transceiver devices for Cyclone V GT and SUpdated the overtical migration table to add MBGA packages.Updated the outral migration table to add MBGA packages.Updated the outral migration table to add MBGA packages.Updated the outral migration table to add MBGA packages.Added ordering code for five-transceiver devices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |               |            | • Removed '36 x 36' from the Variable-Precision DSP Block.                                                                        |
| •       Updated Figure 7 which shows the I/O vertical migration table.         •       Updated Table 17 for Cyclone V SX C4 device.         •       Updated Embedded Memory Capacity and Distribution table for Cyclone SE A4 and A6, SX C4 and C6, ST D6 devices.         •       Removed 'Counter reconfiguration' from the PLL Features.         •       Updated Low-Power Serial Transceivers by replacing 5 Gbps with 6.144 Gbps.         •       Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.         •       Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         •       Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         •       Updated the OPIO counts for the MBGA packages.         •       Updated the GPIO and transceiver counts for the MBGA packages.         •       Updated the Vertical migration table for vertical migration of the U484 packages.         •       Updated the wertical migration table for vertical migration of the U484 packages.         •       Updated the MLAB supported programmable w                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |            |                                                                                                                                   |
| Image: Section of the section of th |               |            | • Updated the HPS I/O counts for Cyclone V SE, SX, and ST devices.                                                                |
| Updated Embedded Memory Capacity and Distribution table for Cyclone<br>SE A4 and A6, SX C4 and C6, ST D6 devices.Removed 'Counter reconfiguration' from the PLL Features.Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.Removed 'Distributed Memory' symbol.Updated Capability in Table 22 of Backplane support to '6.144 Gbps'.Updated Capability in Table 22 of Ring oscillator transmit PLLs with<br>6.144 Gbps'.Updated the DCS Support in Table 23 for 5 Gbps to '6 Gbps'.Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basis ti<br>'6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the QPIO counts for the MBGA packages.Updated the QPIO counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.Updated the QPIO counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.November 20122012.11.19Added new MGA packages and additional U484 packages for Cyclone V<br>GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI 4 4.9152 Gbps transmit jitter compliance.November 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |            | • Updated Figure 7 which shows the I/O vertical migration table.                                                                  |
| SE A4 and A6, SX C4 and C6, ST D6 devices.Removed 'Counter reconfiguration' from the PLL Features.Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.Updated Low-Power 20isributed Memory' symbol.Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.Updated the Capability in Table 22 of Ring oscillator transmit PLLs with<br>6.144 Gbps.Updated the PCS Support in Table 23 for 0 Gbps to '6 Gbps'.Updated the Data Rates (Gbps) in Table 23 of 2 GPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Clarified that partial reconfiguration is an advanced feature. Contact Alte<br>for support of the feature.December 20122012.12.28Updated the GPIO counts for the MBGA packages.Updated the GPIO counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.Updated the wertical migration table for vertical migration of the U484<br>packages.Updated the WLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.Added information on maximum transceiver channel usage restrictions f<br>PCI Gen2 and CPRI 4t 4.9152 Gbps transmit jitter compliance.Added information on maximum transceiver channel usage restrictions f<br>PCI Gen2 and CPRI 4t 4.9152 Gbps transmit jitter compliance.Added information on maximum transceiver channel usage restrictions f<br>PCI Gen2 and CPRI 4t 4.9152 Gbps transmit ji                                                                                                                                                                                                                                                                                                                                                                                                                      |               |            | Updated Table 17 for Cyclone V SX C4 device.                                                                                      |
| •Updated Low-Power Serial Transceivers by replacing 5 Gbps with<br>6.144 Gbps.•Removed "Distributed Memory' symbol.•Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.•Updated Capability in Table 22 of Backplane support to '6.144 Gbps'.•Updated the CGS Support in Table 23 form 5 Gbps to '6 Gbps'.•Updated the PCS Support in Table 23 form 5 Gbps to '6 Gbps'.•Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic 1<br>'6.144 Gbps'.•Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.•Updated the PCI and ratical reconfiguration is an advanced feature. Contact Alter<br>for support of the feature.December 20122012.12.28•Updated the GPIO counts for the MBGA packages.•Updated the GPIO counts for the U484 package of the Cyclone V E A9, CC<br>(C9, and GT D9 devices.•Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19•Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.•Updated Cyclone V ST speed grade information.•Added ordering code for five-transceiver devices for Cyclone V GT and S<br>· Updated the vertical migration and information.•Added ordering code for five-transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.•Added order ing code for five-transceiver devices for Cyclone V GT and S<br>· Updated the vertical migration on maximum transceiver controller.•Removed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |            | Updated Embedded Memory Capacity and Distribution table for Cyclone V<br>SE A4 and A6, SX C4 and C6, ST D6 devices.               |
| 6.144 Gbps.         Removed 'Distributed Memory' symbol.         Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.         Updated the Capability in Table 23 from 5 Gbps to '6 Gbps'.         Updated the PCS Support in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of 2 GPRI 4.1 to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         Clarified that partial reconfiguration is an advanced feature. Contact Alte for support of the feature.         December 2012         2012.12.28         Updated the GPIO and transceiver counts for the MBGA packages.         Updated the GPIO and transceiver counts for the U484 package of the Cyclone V E A9, C C, O, and GT D9 devices.         Updated the Vertical migration table for vertical migration of the U484 packages.         Updated the MLB supported programmable widths at 32 bits depth.         November 2012       2012.11.19         Added new MBGA packages and additional U484 packages for Cyclone V GX, and GT.         Added ordering code for five-transceiver devices for Cyclone V GT and S         Updated the vertical migration table to add MBGA packages.         Added ordering code for five-transceiver channel usage restrictions for PCI Gen2 and CPR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |            | Removed 'Counter reconfiguration' from the PLL Features.                                                                          |
| •Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.•Updated Capability in Table 22 of Ring oscillator transmit PLLs with<br>6.144 Gbps.•Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.•Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to<br>'6.144 Gbps'.•Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.•Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.•Clarified that partial reconfiguration is an advanced feature. Contact Alte<br>for support of the feature.December 20122012.12.28Updated the GPIO counts for the MBGA packages.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |            |                                                                                                                                   |
| Updated Capability in Table 22 of Ring oscillator transmit PLLs with<br>6.144 Gbps.Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.Updated the PCS Support in Table 23 of 3 Gbps and 6 Gbps Basic t<br>'6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.December 20122012.12.28Updated the pin counts for the MBGA packages.Updated the GPIO and transceiver counts for the MBGA packages.Updated the CPI Counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.Updated the CPIO counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.Vupdated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.Added performance information for HPS memory controller.Removed DDR3U support.Updated Cryclone V ST speed grade information.Added information on maximum transceiver channel usage restrictions fo<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added the "Embedded Memory Capacity" and "Embedded Memory<br>Configurations" sections.Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |            | Removed 'Distributed Memory' symbol.                                                                                              |
| 6.144 Gbps.         • Updated the DCS Support in Table 23 from 5 Gbps to '6 Gbps'.         • Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic t         '6.144 Gbps'.         • Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         • Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.         • Updated the partial reconfiguration is an advanced feature. Contact Alter for support of the feature.         December 2012       2012.12.28         • Updated the GPIO and transceiver counts for the MBGA packages.         • Updated the Vertical migration table for vertical migration of the U484 package of the Cyclone V E A9, C C9, and GT D9 devices.         • Updated the Vertical migration table for vertical migration of the U484 packages.         • Updated the Vertical migration table or vertical migration of the U484 packages for Cyclone V GX, and GT.         November 2012       2012.11.19         • Added new MBGA packages and additional U484 packages for Cyclone V GX, and GT.         • Updated the vertical migration table to add MBGA packages.         • Added performance information for HPS memory controller.         • Removed DDR3U support.         • Updated Cyclone V ST speed grade information.         • Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.         • Updated template.         July 2012       2.1 </td <td></td> <td></td> <td>• Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |            | • Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.                                                        |
| <ul> <li>Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to (5.144 Gbps').</li> <li>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.</li> <li>Clarified that partial reconfiguration is an advanced feature. Contact Alter for support of the feature.</li> <li>December 2012</li> <li>2012.12.28</li> <li>Updated the GPI0 and transceiver counts for the MBGA packages.</li> <li>Updated the GPI0 counts for the U484 package of the Cyclone V E A9, GC9, and GT D9 devices.</li> <li>Updated the GPI0 counts for the U484 package of the Updated the Updated the Vertical migration table for vertical migration of the U484 packages.</li> <li>Updated the MLAB supported programmable widths at 32 bits depth.</li> <li>November 2012</li> <li>2012.11.19</li> <li>Added new MBGA packages and additional U484 packages for Cyclone V GX, and GT.</li> <li>Added opering code for five-transceiver devices for Cyclone V GT and S</li> <li>Updated the vertical migration table to add MBGA packages.</li> <li>Added operformance information for HPS memory controller.</li> <li>Removed DDR3U support.</li> <li>Updated the or the differences between GPI0 reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)</li> <li>June 2012</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |            |                                                                                                                                   |
| '6.144 Gbps'.Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.Clarified that partial reconfiguration is an advanced feature. Contact Alter<br>for support of the feature.December 20122012.12.28Updated the GPIO and transceiver counts for the MBGA packages.Updated the GPIO counts for the U484 package of the Cyclone V E A9, GC 9, and GT D9 devices.Updated the vertical migration table for vertical migration of the U484<br>packages.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.November 20122012.11.19Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.Added ordering code for five-transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.Added onte on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.<br>Added the "Embedded Memory Configurations" sections.<br>Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |            | Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.                                                                      |
| Clarified that partial reconfiguration is an advanced feature. Contact Alter<br>for support of the feature.December 20122012.12.28Updated the pin counts for the MBGA packages.<br>Updated the GPIO counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.<br>Updated the vertical migration table for vertical migration of the U484<br>packages.<br>Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.<br>Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.<br>Added performance information for HPS memory controller.<br>Removed DDR3U support.<br>Updated the vertical and update tables for Cyclone V ST speed grade information.<br>Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPR 14 4.9152 Gbps transmit jitter compliance.<br>Added template.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.<br>Added table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               |            |                                                                                                                                   |
| for support of the feature.December 20122012.12.28Updated the pin counts for the MBGA packages.<br>Updated the GPIO and transceiver counts for the MBGA packages.<br>Updated the GPIO counts for the U484 package of the Cyclone V E A9, C<br>C9, and GT D9 devices.<br>Updated the vertical migration table for vertical migration of the U484<br>packages.<br>Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19• Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.<br>• Added ordering code for five-transceiver devices for Cyclone V GT and S*<br>Updated the vertical migration table to add MBGA packages.<br>• Added performance information for HPS memory controller.<br>• Removed DDR3U support.<br>• Updated information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.<br>• Added onte on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.<br>• Updated template.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0• Restructured the document.<br>• Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |            | • Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.                                                          |
| • Updated the GPIO and transceiver counts for the MBGA packages.• Updated the GPIO counts for the U484 package of the Cyclone V E A9, G<br>C9, and GT D9 devices.• Updated the vertical migration table for vertical migration of the U484<br>packages.• Updated the vertical migration table for vertical migration of the U484<br>packages.• Updated the vertical migration table for vertical migration of the U484<br>packages.• Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19• Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.• Added ordering code for five-transceiver devices for Cyclone V GT and S<br>• Updated the vertical migration table to add MBGA packages.• Added performance information for HPS memory controller.• Removed DDR3U support.• Updated Cyclone V ST speed grade information.• Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.July 20122.1Added support for PCIE Gen2 x4 lane configuration (PCIe-compatible)June 20122.0• Restructured the document.• Added the "Embedded Memory Configurations" sections.• Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |            | <ul> <li>Clarified that partial reconfiguration is an advanced feature. Contact Altera<br/>for support of the feature.</li> </ul> |
| Updated the GPIO counts for the U484 package of the Cyclone V E A9, G<br>C9, and GT D9 devices.Updated the vertical migration table for vertical migration of the U484<br>packages.Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and S<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | December 2012 | 2012.12.28 | Updated the pin counts for the MBGA packages.                                                                                     |
| C9, and GT D9 devices.Updated the vertical migration table for vertical migration of the U484 packages.Updated the MLAB supported programmable widths at 32 bits depth.November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and S'Updated the vertical migration table to add MBGA packages.Added performance information for HPS memory controller.Removed DDR3U support.Updated Cyclone V ST speed grade information.Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.Added template.July 20122.1Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |            |                                                                                                                                   |
| packages.November 20122012.11.19• Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.<br>• Added ordering code for five-transceiver devices for Cyclone V GT and S<br>• Updated the vertical migration table to add MBGA packages.<br>• Added performance information for HPS memory controller.<br>• Removed DDR3U support.<br>• Updated Cyclone V ST speed grade information.<br>• Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.<br>• Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.<br>• Updated template.July 20122.1Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)June 20122.0• Restructured the document.<br>• Added the "Embedded Memory Capacity" and "Embedded Memory<br>Configurations" sections.<br>• Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |            | C9, and GT D9 devices.                                                                                                            |
| November 20122012.11.19Added new MBGA packages and additional U484 packages for Cyclone V<br>GX, and GT.<br>Added ordering code for five-transceiver devices for Cyclone V GT and S<br>Updated the vertical migration table to add MBGA packages.<br>Added performance information for HPS memory controller.<br>Removed DDR3U support.<br>Updated Cyclone V ST speed grade information.<br>Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.July 20122.1Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.<br>Added the "Embedded Memory Configurations" sections.<br>Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |            |                                                                                                                                   |
| GX, and GT.Added ordering code for five-transceiver devices for Cyclone V GT and SUpdated the vertical migration table to add MBGA packages.Added performance information for HPS memory controller.Removed DDR3U support.Updated Cyclone V ST speed grade information.Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.July 20122.1Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added the "Embedded Memory Capacity" and "Embedded Memory<br>Configurations" sections.Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |            | Updated the MLAB supported programmable widths at 32 bits depth.                                                                  |
| • Updated the vertical migration table to add MBGA packages.• Added performance information for HPS memory controller.• Removed DDR3U support.• Updated Cyclone V ST speed grade information.• Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.• Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.• Updated template.July 20122.1June 20122.0• Restructured the document.• Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.• Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | November 2012 | 2012.11.19 | <ul> <li>Added new MBGA packages and additional U484 packages for Cyclone V E,<br/>GX, and GT.</li> </ul>                         |
| <ul> <li>Added performance information for HPS memory controller.</li> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>2.1</li> <li>Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)</li> <li>June 2012</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |            | • Added ordering code for five-transceiver devices for Cyclone V GT and ST.                                                       |
| <ul> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>2.1</li> <li>Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)</li> <li>June 2012</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |            | <ul> <li>Updated the vertical migration table to add MBGA packages.</li> </ul>                                                    |
| • Updated Cyclone V ST speed grade information.• Added information on maximum transceiver channel usage restrictions for<br>PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.• Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.<br>• Updated template.July 20122.1June 20122.0• Restructured the document.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |               |            | Added performance information for HPS memory controller.                                                                          |
| <ul> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> <li>July 2012</li> <li>2.1</li> <li>Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)</li> <li>Intersection of the difference.</li> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |            |                                                                                                                                   |
| PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.Added note on the differences between GPIO reported in Overview with<br>User I/O numbers shown in the Quartus II software.July 20122.1Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added the "Embedded Memory Capacity" and "Embedded Memory<br>Configurations" sections.Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               |            |                                                                                                                                   |
| User I/O numbers shown in the Quartus II software.Updated template.July 20122.1Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)June 20122.0Restructured the document.Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |            | PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.                                                                      |
| July 2012       2.1       Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)         June 2012       2.0       • Restructured the document.         • Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.       • Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |            |                                                                                                                                   |
| June 2012       2.0       • Restructured the document.         • Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.         • Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               |            | •                                                                                                                                 |
| <ul> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | July 2012     | 2.1        | Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)                                                               |
| <ul><li>Configurations" sections.</li><li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | June 2012     | 2.0        |                                                                                                                                   |
| • Added Table 1, Table 3, Table 16, Table 19, and Table 20.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |               |            |                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |            |                                                                                                                                   |
| <ul> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table 10, Table 11, Table 12, Table 13, Table 14, Table 17, and Table 18.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |            | • Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table                                                    |



| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | <ul> <li>Updated Figure 1, Figure 2, Figure 3, Figure 4, Figure 5, Figure 6, and Figure 10.</li> <li>Updated the "FPGA Configuration and Processor Booting" and "Hardware and Software Development" sections.</li> <li>Text edits throughout the document.</li> </ul>                                                                                                                                                                                                |
| February 2012 | 1.2     | <ul> <li>Updated Table 1–2, Table 1–3, and Table 1–6.</li> <li>Updated "Cyclone V Family Plan" on page 1–4 and "Clock Networks and PLL Clock Sources" on page 1–15.</li> <li>Updated Figure 1–1 and Figure 1–6.</li> </ul>                                                                                                                                                                                                                                           |
| November 2011 | 1.1     | <ul> <li>Updated Table 1–1, Table 1–2, Table 1–3, Table 1–4, Table 1–5, and Table 1–6.</li> <li>Updated Figure 1–4, Figure 1–5, Figure 1–6, Figure 1–7, and Figure 1–8.</li> <li>Updated "System Peripherals" on page 1–18, "HPS–FPGA AXI Bridges" on page 1–19, "HPS SDRAM Controller Subsystem" on page 1–19, "FPGA Configuration and Processor Booting" on page 1–19, and "Hardware and Software Development" on page 1–20.</li> <li>Minor text edits.</li> </ul> |
| October 2011  | 1.0     | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |