



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Active                                                     |
| Number of LABs/CLBs            | 29080                                                      |
| Number of Logic Elements/Cells | 77000                                                      |
| Total RAM Bits                 | 5001216                                                    |
| Number of I/O                  | 175                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 383-TFBGA                                                  |
| Supplier Device Package        | 383-MBGA (13x13)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5cgxfc5c6m13c7n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Available Options**

### Figure 1. Sample Ordering Code and Available Options for Cyclone V E Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



**Table 4.** Maximum Resource Counts for Cyclone V E Devices

| Res                | ource        |        |        | Member Code |         |         |
|--------------------|--------------|--------|--------|-------------|---------|---------|
|                    |              | A2     | A4     | A5          | A7      | А9      |
| Logic Elements     | (LE) (K)     | 25     | 49     | 77          | 150     | 301     |
| ALM                |              | 9,430  | 18,480 | 29,080      | 56,480  | 113,560 |
| Register           |              | 37,736 | 73,920 | 116,320     | 225,920 | 454,240 |
| Memory (Kb)        | M10K         | 1,760  | 3,080  | 4,460       | 6,860   | 12,200  |
|                    | MLAB         | 196    | 303    | 424         | 836     | 1,717   |
| Variable-precision | on DSP Block | 25     | 66     | 150         | 156     | 342     |
| 18 x 18 Multipli   | er           | 50     | 132    | 300         | 312     | 684     |
| PLL                |              | 4      | 4      | 6           | 7       | 8       |
| GPIO               |              | 224    | 224    | 240         | 480     | 480     |
| LVDS               | Transmitter  | 56     | 56     | 60          | 120     | 120     |
| Receiver           |              | 56     | 56     | 60          | 120     | 120     |
| Hard Memory C      | ontroller    | 1      | 1      | 2           | 2       | 2       |



# **Available Options**

## Figure 2. Sample Ordering Code and Available Options for Cyclone V GX Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



**Table 6.** Maximum Resource Counts for Cyclone V GX Devices

| Reso                | urce        |        |        | Member Code | 1         |           |
|---------------------|-------------|--------|--------|-------------|-----------|-----------|
|                     |             | С3     | C4     | <b>C5</b>   | <b>C7</b> | С9        |
| Logic Elements (    | (LE) (K)    | 36     | 50     | 77          | 150       | 301       |
| ALM                 |             | 13,460 | 18,860 | 29,080      | 56,480    | 113,560   |
| Register            |             | 53,840 | 75,440 | 116,320     | 225,920   | 454,240   |
| Memory (Kb)         | M10K        | 1,350  | 2,500  | 4,460       | 6,860     | 12,200    |
|                     | MLAB        | 182    | 424    | 424         | 836       | 1,717     |
| Variable-precision  | n DSP Block | 57     | 70     | 150         | 156       | 342       |
| 18 x 18 Multiplie   | er          | 114    | 140    | 300         | 312       | 684       |
| PLL                 |             | 4      | 6      | 6           | 7         | 8         |
| 3 Gbps Transceiver  |             | 3      | 6      | 6           | 9         | 12        |
| GPIO <sup>(4)</sup> |             | 208    | 336    | 336         | 480       | 560       |
|                     |             |        |        |             |           | continued |

<sup>(4)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus® Prime software, the number of user I/Os includes transceiver I/Os.



# **Available Options**

Figure 3. Sample Ordering Code and Available Options for Cyclone V GT Devices



**Table 8.** Maximum Resource Counts for Cyclone V GT Devices

| Re                      | source  |         | <b>Member Code</b> |           |
|-------------------------|---------|---------|--------------------|-----------|
|                         |         | D5      | D7                 | D9        |
| Logic Elements (LE) (K) |         | 77      | 150                | 301       |
| ALM                     |         | 29,080  | 56,480             | 113,560   |
| Register                |         | 116,320 | 225,920            | 454,240   |
| Memory (Kb)             | M10K    | 4,460   | 6,860              | 12,200    |
|                         | MLAB    | 424     | 836                | 1,717     |
| Variable-precision DS   | P Block | 150     | 156                | 342       |
| 18 x 18 Multiplier      |         | 300     | 300 312            |           |
| PLL                     |         | 6       | 7                  | 8         |
| 6 Gbps Transceiver      |         | 6       | 9                  | 12        |
| GPIO <sup>(5)</sup>     |         | 336     | 480                | 560       |
| LVDS Transmitter        |         | 84      | 84 120             |           |
|                         | ,       | •       |                    | continued |

<sup>(5)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

#### CV-51001 | 2018.05.07



| Resource               |  | Member Code |     |     |  |  |
|------------------------|--|-------------|-----|-----|--|--|
|                        |  | D5 D7       |     | D9  |  |  |
| Receiver               |  | 84          | 120 | 140 |  |  |
| PCIe Hard IP Block     |  | 2           | 2   | 2   |  |  |
| Hard Memory Controller |  | 2           | 2   | 2   |  |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

# **Package Plan**

# **Table 9.** Package Plan for Cyclone V GT Devices

Transceiver counts shown are for transceiver  $\leq 5$  Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone V Device Handbook Volume 2: Transceivers.

| Member<br>Code | M3<br>(11 i |      | M383<br>(13 mm) |      | M484<br>(15 mm) |      | U484<br>(19 mm) |      |
|----------------|-------------|------|-----------------|------|-----------------|------|-----------------|------|
|                | GPIO        | XCVR | GPIO            | XCVR | GPIO            | XCVR | GPIO            | XCVR |
| D5             | 129         | 4    | 175             | 6    | _               | _    | 224             | 6    |
| D7             | _           | _    | _               | _    | 240             | 3    | 240             | 6    |
| D9             | _           | _    | _               | _    | _               | _    | 240             | 5    |

| Member<br>Code | F48<br>(23 I |      | F672<br>(27 mm) |       | F896<br>(31 mm) |                   | F1152<br>(35 mm) |                   |
|----------------|--------------|------|-----------------|-------|-----------------|-------------------|------------------|-------------------|
|                | GPIO         | XCVR | GPIO            | XCVR  | GPIO            | XCVR              | GPIO             | XCVR              |
| D5             | 240          | 6    | 336             | 6     | _               | _                 | _                | _                 |
| D7             | 240          | 6    | 336             | 9 (6) | 480             | 9 (6)             | _                | _                 |
| D9             | 224          | 6    | 336             | 9 (6) | 480             | 12 <sup>(7)</sup> | 560              | 12 <sup>(7)</sup> |

### **Related Information**

6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers

Provides more information about 6 Gbps transceiver channel count.

<sup>(6)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.

<sup>&</sup>lt;sup>(7)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to eight full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.



# **Cyclone V SE**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V SE devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

**Product Selector Guide** 

Provides the latest information about Intel products.

### **Available Options**

# Figure 4. Sample Ordering Code and Available Options for Cyclone V SE Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Cyclone V SE and SX low-power devices (L power option) offer 30% static power reduction for devices with 25K LE and 40K LE, and 20% static power reduction for devices with 85K LE and 110K LE.





# **Maximum Resources**

Table 10. **Maximum Resource Counts for Cyclone V SE Devices** 

| Res                        | ource              |                          | Me                       | ember Code           |                      |
|----------------------------|--------------------|--------------------------|--------------------------|----------------------|----------------------|
|                            |                    | A2                       | A4                       | A5                   | A6                   |
| Logic Elements (           | LE) (K)            | 25                       | 40                       | 85                   | 110                  |
| ALM                        |                    | 9,430                    | 15,880                   | 32,070               | 41,910               |
| Register                   |                    | 37,736                   | 60,376                   | 128,300              | 166,036              |
| Memory (Kb)                | M10K               | 1,400                    | 2,700                    | 3,970                | 5,570                |
|                            | MLAB               | 138                      | 231                      | 480                  | 621                  |
| Variable-precisio          | n DSP Block        | 36                       | 84                       | 87                   | 112                  |
| 18 x 18 Multiplie          | 18 x 18 Multiplier |                          | 168                      | 174                  | 224                  |
| FPGA PLL                   |                    | 5                        | 5                        | 6                    | 6                    |
| HPS PLL                    |                    | 3                        | 3                        | 3                    | 3                    |
| FPGA GPIO                  |                    | 145                      | 145                      | 288                  | 288                  |
| HPS I/O                    |                    | 181                      | 181                      | 181                  | 181                  |
| LVDS                       | Transmitter        | 32                       | 32                       | 72                   | 72                   |
|                            | Receiver           | 37                       | 37                       | 72                   | 72                   |
| FPGA Hard Memo             | ory Controller     | 1                        | 1                        | 1                    | 1                    |
| HPS Hard Memory Controller |                    | 1                        | 1                        | 1                    | 1                    |
| Arm Cortex-A9 M            | 1PCore Processor   | Single- or dual-<br>core | Single- or dual-<br>core | Single- or dual-core | Single- or dual-core |

### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

# **Package Plan**

#### **Package Plan for Cyclone V SE Devices** Table 11.

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Member Code | U484<br>(19 mm) |         |           |         | F896<br>(31 mm) |         |
|-------------|-----------------|---------|-----------|---------|-----------------|---------|
|             | FPGA GPIO       | HPS I/O | FPGA GPIO | HPS I/O | FPGA GPIO       | HPS I/O |
| A2          | 66              | 151     | 145       | 181     | _               | _       |
| A4          | 66              | 151     | 145       | 181     | _               | _       |
| A5          | 66              | 151     | 145       | 181     | 288             | 181     |
| A6          | 66              | 151     | 145       | 181     | 288             | 181     |



# **Cyclone V SX**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V SX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

#### **Product Selector Guide**

Provides the latest information about Intel products.

### **Available Options**

# Figure 5. Sample Ordering Code and Available Options for Cyclone V SX Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Cyclone V SE and SX low-power devices (L power option) offer 30% static power reduction for devices with 25K LE and 40K LE, and 20% static power reduction for devices with 85K LE and 110K LE.



**Table 12.** Maximum Resource Counts for Cyclone V SX Devices

| Resource             |           |       | Member Code |         |         |  |  |  |  |
|----------------------|-----------|-------|-------------|---------|---------|--|--|--|--|
|                      |           | C2    | C4          | C5      | C6      |  |  |  |  |
| Logic Elements (LE   | ) (K)     | 25    | 40          | 85      | 110     |  |  |  |  |
| ALM                  |           | 9,430 | 15,880      | 32,070  | 41,910  |  |  |  |  |
| Register             | Register  |       | 60,376      | 128,300 | 166,036 |  |  |  |  |
| Memory (Kb)          | M10K      | 1,400 | 2,700       | 3,970   | 5,570   |  |  |  |  |
|                      | MLAB      | 138   | 231         | 480     | 621     |  |  |  |  |
| Variable-precision [ | DSP Block | 36    | 84          | 87      | 112     |  |  |  |  |
| 18 x 18 Multiplier   |           | 72    | 168         | 174     | 224     |  |  |  |  |
| FPGA PLL             |           | 5     | 5           | 6       | 6       |  |  |  |  |
|                      |           |       |             |         |         |  |  |  |  |



| Rese                       | ource                       |           | Membe     | er Code   |           |
|----------------------------|-----------------------------|-----------|-----------|-----------|-----------|
|                            |                             | C2        | C4        | C5        | C6        |
| HPS PLL                    |                             | 3         | 3         | 3         | 3         |
| 3 Gbps Transceiver         |                             | 6         | 6         | 9         | 9         |
| FPGA GPIO (8)              |                             | 145       | 145       | 288       | 288       |
| HPS I/O                    | HPS I/O                     |           | 181       | 181       | 181       |
| LVDS                       | Transmitter                 | 32        | 32        | 72        | 72        |
|                            | Receiver                    | 37        | 37        | 72        | 72        |
| PCIe Hard IP Block         |                             | 2         | 2         | 2 (9)     | 2 (9)     |
| FPGA Hard Memory           | FPGA Hard Memory Controller |           | 1         | 1         | 1         |
| HPS Hard Memory Controller |                             | 1         | 1         | 1         | 1         |
| Arm Cortex-A9 MP0          | Core Processor              | Dual-core | Dual-core | Dual-core | Dual-core |

### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

### **Package Plan**

**Table 13.** Package Plan for Cyclone V SX Devices

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Member Code | U672<br>(23 mm) |         |      | F896<br>(31 mm) |         |      |
|-------------|-----------------|---------|------|-----------------|---------|------|
|             | FPGA GPIO       | HPS I/O | XCVR | FPGA GPIO       | HPS I/O | XCVR |
| C2          | 145             | 181     | 6    | _               | _       | _    |
| C4          | 145             | 181     | 6    | _               | _       | _    |
| C5          | 145             | 181     | 6    | 288             | 181     | 9    |
| C6          | 145             | 181     | 6    | 288             | 181     | 9    |

# **Cyclone V ST**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V ST devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

<sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

<sup>(9) 1</sup> PCIe Hard IP Block in U672 package.



#### **Related Information**

#### **Product Selector Guide**

Provides the latest information about Intel products.

# **Available Options**

Figure 6. Sample Ordering Code and Available Options for Cyclone V ST Devices



**Table 14.** Maximum Resource Counts for Cyclone V ST Devices

| Resource                     |             | Member Code |           |
|------------------------------|-------------|-------------|-----------|
|                              |             | D5          | D6        |
| Logic Elements (LE) (K)      |             | 85          | 110       |
| ALM                          | 32,070      |             | 41,910    |
| Register                     |             | 128,300     | 166,036   |
| Memory (Kb)                  | M10K        | 3,970       | 5,570     |
|                              | MLAB        | 480         | 621       |
| Variable-precision DSP Block |             | 87          | 112       |
| 18 x 18 Multiplier           |             | 174         | 224       |
| FPGA PLL                     |             | 6           | 6         |
| HPS PLL                      |             | 3           | 3         |
| 6.144 Gbps Transceiver       |             | 9           | 9         |
| FPGA GPIO <sup>(10)</sup>    |             | 288         | 288       |
| HPS I/O                      |             | 181         | 181       |
| LVDS                         | Transmitter | 72          | 72        |
| continued                    |             |             | continued |

<sup>(10)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

#### CV-51001 | 2018.05.07



| Resource                       |  | Member Code |           |  |
|--------------------------------|--|-------------|-----------|--|
|                                |  | D5          | D6        |  |
| Receiver                       |  | 72          | 72        |  |
| PCIe Hard IP Block             |  | 2           | 2         |  |
| FPGA Hard Memory Controller    |  | 1           | 1         |  |
| HPS Hard Memory Controller     |  | 1           | 1         |  |
| Arm Cortex-A9 MPCore Processor |  | Dual-core   | Dual-core |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

# **Package Plan**

### **Table 15.** Package Plan for Cyclone V ST Devices

- The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
- Transceiver counts shown are for transceiver ≤5 Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone V Device Handbook Volume 2: Transceivers.

| Member Code | F896<br>(31 mm) |         |        |
|-------------|-----------------|---------|--------|
|             | FPGA GPIO       | HPS I/O | XCVR   |
| D5          | 288             | 181     | 9 (11) |
| D6          | 288             | 181     | 9 (11) |

### **Related Information**

6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers

Provides more information about 6 Gbps transceiver channel count.

<sup>(11)</sup> If you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to seven full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.



# I/O Vertical Migration for Cyclone V Devices

# Figure 7. Vertical Migration Capability Across Cyclone V Device Packages and Densities

The arrows indicate the vertical migration paths. The devices included in each vertical migration path are shaded. You can also migrate your design across device densities in the same package option if the devices have the same dedicated pins, configuration pins, and power pins.



You can achieve the vertical migration shaded in red if you use only up to 175 GPIOs for the M383 package, and 138 GPIOs for the U672 package. These migration paths are not shown in the Intel Quartus Prime software Pin Migration View.

Note:

To verify the pin migration compatibility, use the Pin Migration View window in the Intel Quartus Prime software Pin Planner.

# **Adaptive Logic Module**

Cyclone V devices use a 28 nm ALM as the basic building block of the logic fabric.

The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations.



Figure 8. ALM for Cyclone V Devices



You can configure up to 25% of the ALMs in the Cyclone V devices as distributed memory using MLABs.

#### **Related Information**

Embedded Memory Capacity in Cyclone V Devices on page 21 Lists the embedded memory capacity for each device.

# **Variable-Precision DSP Block**

Cyclone V devices feature a variable-precision DSP block that supports these features:

- Configurable to support signal processing precisions ranging from 9 x 9, 18 x 18 and 27 x 27 bits natively
- A 64-bit accumulator
- A hard preadder that is available in both 18- and 27-bit modes
- Cascaded output adders for efficient systolic finite impulse response (FIR) filters
- Internal coefficient register banks, 8 deep, for each multiplier in 18- or 27-bit mode
- Fully independent multiplier operation
- A second accumulator feedback register to accommodate complex multiplyaccumulate functions
- Fully independent Efficient support for single-precision floating point arithmetic
- The inferability of all modes by the Intel Quartus Prime design software



|              | Member | M10K  |              | MLAB  |              | Total RAM Bit |
|--------------|--------|-------|--------------|-------|--------------|---------------|
|              | Code   | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb)          |
| Cyclone V GT | D5     | 446   | 4,460        | 679   | 424          | 4,884         |
|              | D7     | 686   | 6,860        | 1338  | 836          | 7,696         |
|              | D9     | 1,220 | 12,200       | 2748  | 1,717        | 13,917        |
| Cyclone V SE | A2     | 140   | 1,400        | 221   | 138          | 1,538         |
|              | A4     | 270   | 2,700        | 370   | 231          | 2,460         |
|              | A5     | 397   | 3,970        | 768   | 480          | 4,450         |
|              | A6     | 553   | 5,530        | 994   | 621          | 6,151         |
| Cyclone V SX | C2     | 140   | 1,400        | 221   | 138          | 1,538         |
|              | C4     | 270   | 2,700        | 370   | 231          | 2,460         |
|              | C5     | 397   | 3,970        | 768   | 480          | 4,450         |
|              | C6     | 553   | 5,530        | 994   | 621          | 6,151         |
| Cyclone V ST | D5     | 397   | 3,970        | 768   | 480          | 4,450         |
|              | D6     | 553   | 5,530        | 994   | 621          | 6,151         |

# **Embedded Memory Configurations**

#### Table 19. Supported Embedded Memory Block Configurations for Cyclone V Devices

This table lists the maximum configurations supported for the embedded memory blocks. The information is applicable only to the single-port RAM and ROM modes.

| Memory Block | Depth (bits) | Programmable Width |
|--------------|--------------|--------------------|
| MLAB         | 32           | x16, x18, or x20   |
| M10K         | 256          | x40 or x32         |
|              | 512          | x20 or x16         |
|              | 1K           | x10 or x8          |
|              | 2K           | x5 or x4           |
|              | 4K           | x2                 |
|              | 8K           | x1                 |

# **Clock Networks and PLL Clock Sources**

550 MHz Cyclone V devices have 16 global clock networks capable of up to operation. The clock network architecture is based on Intel's global, quadrant, and peripheral clock structure. This clock structure is supported by dedicated clock input pins and fractional PLLs.

Note:

To reduce power consumption, the Intel Quartus Prime software identifies all unused sections of the clock network and powers them down.



#### **PLL Features**

The PLLs in the Cyclone V devices support the following features:

- Frequency synthesis
- On-chip clock deskew
- Jitter attenuation
- Programmable output clock duty cycles
- PLL cascading
- Reference clock switchover
- Programmable bandwidth
- User-mode reconfiguration of PLLs
- Low power mode for each fractional PLL
- Dynamic phase shift
- Direct, source synchronous, zero delay buffer, external feedback, and LVDS compensation modes

#### **Fractional PLL**

In addition to integer PLLs, the Cyclone V devices use a fractional PLL architecture. The devices have up to eight PLLs, each with nine output counters. You can use the output counters to reduce PLL usage in two ways:

- Reduce the number of oscillators that are required on your board by using fractional PLLs
- Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source

If you use the fractional PLL mode, you can use the PLLs for precision fractional-N frequency synthesis—removing the need for off-chip reference clock sources in your design.

The transceiver fractional PLLs that are not used by the transceiver I/Os can be used as general purpose fractional PLLs by the FPGA fabric.

# FPGA General Purpose I/O

Cyclone V devices offer highly configurable GPIOs. The following list describes the features of the GPIOs:

- Programmable bus hold and weak pull-up
- $\bullet$  LVDS output buffer with programmable differential output voltage (V $_{\text{OD}}$  ) and programmable pre-emphasis
- ullet On-chip parallel termination (R<sub>T</sub> OCT) for all I/O banks with OCT calibration to limit the termination impedance variation
- On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity
- Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture



# PCIe Gen1 and Gen2 Hard IP

Cyclone V GX, GT, SX, and ST devices contain PCIe hard IP that is designed for performance and ease-of-use. The PCIe hard IP consists of the MAC, data link, and transaction layers.

The PCIe hard IP supports PCIe Gen2 and Gen1 end point and root port for up to x4 lane configuration. The PCIe Gen2 x4 support is PCIe-compatible.

The PCIe endpoint support includes multifunction support for up to eight functions, as shown in the following figure. The integrated multifunction support reduces the FPGA logic requirements by up to 20,000 LEs for PCIe designs that require multiple peripherals.

Figure 9. PCIe Multifunction for Cyclone V Devices



The Cyclone V PCIe hard IP operates independently from the core logic. This independent operation allows the PCIe link to wake up and complete link training in less than 100 ms while the Cyclone V device completes loading the programming file for the rest of the device.

In addition, the PCIe hard IP in the Cyclone V device provides improved end-to-end datapath protection using ECC.

# **External Memory Interface**

This section provides an overview of the external memory interface in Cyclone V devices.

# **Hard and Soft Memory Controllers**

Cyclone V devices support up to two hard memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices. Each controller supports 8 to 32 bit components of up to 4 gigabits (Gb) in density with two chip selects and optional ECC. For the Cyclone V SoC devices, an additional hard memory controller in the HPS supports DDR3, DDR2, and LPDDR2 SDRAM devices.

All Cyclone V devices support soft memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices for maximum flexibility.



Figure 10. Device Chip Overview for Cyclone V GX and GT Devices

The figure shows a Cyclone V FPGA with transceivers. Different Cyclone V devices may have a different floorplans than the one shown here.



# **PMA Features**

To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip—ensuring optimal signal integrity. For the transceivers, you can use the channel PLL of an unused receiver PMA as an additional transmit PLL.

Table 22. PMA Features of the Transceivers in Cyclone V Devices

| Features                                        | Capability                                                                                                                        |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Backplane support                               | Driving capability up to 6.144 Gbps                                                                                               |
| PLL-based clock recovery                        | Superior jitter tolerance                                                                                                         |
| Programmable deserialization and word alignment | Flexible deserialization width and configurable word alignment pattern                                                            |
| Equalization and pre-emphasis                   | <ul> <li>Up to 14.37 dB of pre-emphasis and up to 4.7 dB of equalization</li> <li>No decision feedback equalizer (DFE)</li> </ul> |
| Ring oscillator transmit PLLs                   | 614 Mbps to 6.144 Gbps                                                                                                            |
| Input reference clock range                     | 20 MHz to 400 MHz                                                                                                                 |
| Transceiver dynamic reconfiguration             | Allows the reconfiguration of a single channel without affecting the operation of other channels                                  |



### **PCS Features**

The Cyclone V core logic connects to the PCS through an 8, 10, 16, 20, 32, or 40 bit interface, depending on the transceiver data rate and protocol. Cyclone V devices contain PCS hard IP to support PCIe Gen1 and Gen2, Gbps Ethernet (GbE), Serial RapidIO<sup>®</sup> (SRIO), and Common Public Radio Interface (CPRI).

Most of the standard and proprietary protocols from 614 Mbps to 6.144 Gbps are supported.

**Table 23.** Transceiver PCS Features for Cyclone V Devices

| PCS Support                                | Data Rates<br>(Gbps)                      | Transmitter Data Path Feature                                                                                              | Receiver Data Path Feature                                                                                                                                                                         |
|--------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-Gbps and 6-Gbps Basic                    | 0.614 to 6.144                            | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> <li>Transmitter bit-slip</li> </ul> | <ul> <li>Word aligner</li> <li>Deskew FIFO</li> <li>Rate-match FIFO</li> <li>8B/10B decoder</li> <li>Byte deserializer</li> <li>Byte ordering</li> <li>Receiver phase compensation FIFO</li> </ul> |
| PCIe Gen1<br>(x1, x2, x4)                  | 2.5 and 5.0                               | Dedicated PCIe PHY IP core     PIPE 2.0 interface to the core logic                                                        | Dedicated PCIe PHY IP core     PIPE 2.0 interface to the core logic                                                                                                                                |
| PCIe Gen2<br>( x1, x2, x4) <sup>(12)</sup> |                                           | logic                                                                                                                      | logic                                                                                                                                                                                              |
| GbE                                        | 1.25                                      | Custom PHY IP core with preset feature     GbE transmitter synchronization state machine                                   | Custom PHY IP core with preset feature     GbE receiver synchronization state machine                                                                                                              |
| XAUI (13)                                  | 3.125                                     | Dedicated XAUI PHY IP core                                                                                                 | Dedicated XAUI PHY IP core                                                                                                                                                                         |
| HiGig                                      | 3.75                                      | XAUI synchronization state<br>machine for bonding four<br>channels                                                         | XAUI synchronization state<br>machine for realigning four<br>channels                                                                                                                              |
| SRIO 1.3 and 2.1                           | 1.25 to 3.125                             | Custom PHY IP core with preset feature     SRIO version 2.1-compliant x2 and x4 channel bonding                            | Custom PHY IP core with preset feature     SRIO version 2.1-compliant x2 and x4 deskew state machine                                                                                               |
| SDI, SD/HD, and 3G-SDI                     | 0.27 <sup>(14)</sup> , 1.485,<br>and 2.97 | Custom PHY IP core with preset feature                                                                                     | Custom PHY IP core with preset feature                                                                                                                                                             |
| JESD204A                                   | 0.3125 <sup>(15)</sup> to<br>3.125        |                                                                                                                            |                                                                                                                                                                                                    |
|                                            | ,                                         |                                                                                                                            | continued                                                                                                                                                                                          |

<sup>(12)</sup> PCIe Gen2 is supported for Cyclone V GT and ST devices. The PCIe Gen2 x4 support is PCIe-compatible.

<sup>(13)</sup> XAUI is supported through the soft PCS.

 $<sup>^{(14)}</sup>$  The 0.27-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric.

<sup>(15)</sup> The 0.3125-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric.



### **HPS-FPGA AXI Bridges**

The HPS-FPGA bridges, which support the Advanced Microcontroller Bus Architecture (AMBA®) Advanced eXtensible Interface (AXI™) specifications, consist of the following bridges:

- FPGA-to-HPS AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the FPGA fabric to issue transactions to slaves in the HPS.
- HPS-to-FPGA AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the HPS to issue transactions to slaves in the FPGA fabric.
- Lightweight HPS-to-FPGA AXI bridge—a lower latency 32 bit width bus that allows
  the HPS to issue transactions to slaves in the FPGA fabric. This bridge is primarily
  used for control and status register (CSR) accesses to peripherals in the FPGA
  fabric.

The HPS-FPGA AXI bridges allow masters in the FPGA fabric to communicate with slaves in the HPS logic, and vice versa. For example, the HPS-to-FPGA AXI bridge allows you to share memories instantiated in the FPGA fabric with one or both microprocessors in the HPS, while the FPGA-to-HPS AXI bridge allows logic in the FPGA fabric to access the memory and peripherals in the HPS.

Each HPS-FPGA bridge also provides asynchronous clock crossing for data transferred between the FPGA fabric and the HPS.

# **HPS SDRAM Controller Subsystem**

The HPS SDRAM controller subsystem contains a multiport SDRAM controller and DDR PHY that are shared between the FPGA fabric (through the FPGA-to-HPS SDRAM interface), the level 2 (L2) cache, and the level 3 (L3) system interconnect. The FPGA-to-HPS SDRAM interface supports AMBA AXI and Avalon® Memory-Mapped (Avalon-MM) interface standards, and provides up to six individual ports for access by masters implemented in the FPGA fabric.

To maximize memory performance, the SDRAM controller subsystem supports command and data reordering, deficit round-robin arbitration with aging, and high-priority bypass features. The SDRAM controller subsystem supports DDR2, DDR3, or LPDDR2 devices up to 4 Gb in density operating at up to 400 MHz (800 Mbps data rate).

# **FPGA Configuration and Processor Booting**

The FPGA fabric and HPS in the SoC are powered independently. You can reduce the clock frequencies or gate the clocks to reduce dynamic power, or shut down the entire FPGA fabric to reduce total system power.

You can configure the FPGA fabric and boot the HPS independently, in any order, providing you with more design flexibility:

- You can boot the HPS independently. After the HPS is running, the HPS can fully or
  partially reconfigure the FPGA fabric at any time under software control. The HPS
  can also configure other FPGAs on the board through the FPGA configuration
  controller.
- You can power up both the HPS and the FPGA fabric together, configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric.



| Date         | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |            | <ul> <li>Updated MLAB RAM Bit (Kb) in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:         <ul> <li>Cyclone V GX C3: Updated from 181 to 182</li> <li>Cyclone V GX C4: Updated from 295 to 424</li> </ul> </li> <li>Updated Total RAM Bit (Kb) in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:         <ul> <li>Cyclone V GX C3: Updated from 1,531 to 1,532</li> <li>Cyclone V GX C4: Updated from 2,795 to 2,924</li> </ul> </li> <li>Updated MLAB Block count in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:         <ul> <li>Cyclone V GX C4: Updated from 472 to 678</li> <li>Cyclone V GX C5: Updated from 679 to 678</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| March 2015   | 2015.03.31 | Added internal scrubbing feature under configuration in Summary of Features for Cyclone V Devices table.     Added optional suffix "SC: Internal scrubbing support" to the following diagrams:     — Sample Ordering Code and Available Options for Cyclone V E Devices     — Sample Ordering Code and Available Options for Cyclone V GX Devices     — Sample Ordering Code and Available Options for Cyclone V SE Devices     — Sample Ordering Code and Available Options for Cyclone V SX Devices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| January 2015 | 2015.01.23 | <ul> <li>Updated Sample Ordering Code and Available Options for Cyclone V ST Devices figure because Cyclone V ST devices are only available in I temperature grade and -7 speed grade.</li> <li>Operating Temperature: Removed C and A temperature grades</li> <li>FPGA Fabric Speed Grade: Removed -6 and -8 speed grades</li> <li>Updated the transceiver specification for Cyclone V ST from 5 Gbps to 6.144 Gbps:</li> <li>Device Variants for the Cyclone V Device Family table</li> <li>Sample Ordering Code and Available Options for Cyclone V ST Devices figure</li> <li>Maximum Resource Counts for Cyclone V ST Devices</li> <li>Updated Maximum Resource Counts for Cyclone V GX Devices table for Cyclone V GX G3 devices.</li> <li>Logic elements (LE) (K): Updated from 35.7 to 35.5</li> <li>Variable-precision DSP block: Updated from 51 to 57</li> <li>18 x 18 multiplier: Updated from 102 to 114</li> <li>Updated Number of Multipliers in Cyclone V Devices table for Cyclone V GX G3 devices.</li> <li>Variableprecision DSP Block: Updated from 51 to 57</li> <li>9 x 9 Multiplier: Updated from 153 to 171</li> <li>18 x 18 Multiplier: Updated from 102 to 114</li> <li>27 x 27 Multiplier: Updated from 51 to 57</li> <li>18 x 18 Multiplier Adder Mode: Updated from 51 to 57</li> <li>18 x 18 Multiplier Adder Summed with 36 bit Input: Updated from 51 to 57</li> <li>Updated Embedded Memory Capacity and Distribution in Cyclone V Devices table for Cyclone V GX G3 devices.</li> <li>M10K Block: Updated from 119 to 135</li> <li>M10K RAM bit (Kb): Updated from 1,190 to 1,350</li> <li>MLAB BAM bit (Kb): Updated from 159 to 181</li> <li>Total RAM bit (Kb): Updated from 1,349 to 1,531</li> </ul> |
| October 2014 | 2014.10.06 | Added a footnote to the "Transceiver PCS Features for Cyclone V Devices" table to show that PCIe Gen2 is supported for Cyclone V GT and ST devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|              |            | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |            | <ul> <li>Updated HPS I/O for U484 (19 mm) in Table 11 with '151' for A2, A4, A5 and A6.</li> <li>Updated Memory (Kb) for Maximum Resource Counts for Cyclone V SE A4 and A6, SX C4 and C6, ST D6 devices.</li> <li>Updated FPGA PLL for Maximum Resource Counts for Cyclone V SE A2, SX C2, devices.</li> <li>Removed '36 x 36' from the Variable-Precision DSP Block.</li> <li>Updated Variable-precision DSP Blocks and 18 x 18 Multiplier for Maximum Resource Counts for Cyclone V SX C4 device.</li> <li>Updated the HPS I/O counts for Cyclone V SE, SX, and ST devices.</li> <li>Updated Figure 7 which shows the I/O vertical migration table.</li> <li>Updated Table 17 for Cyclone V SX C4 device.</li> <li>Updated Embedded Memory Capacity and Distribution table for Cyclone V SE A4 and A6, SX C4 and C6, ST D6 devices.</li> <li>Removed 'Counter reconfiguration' from the PLL Features.</li> <li>Updated Low-Power Serial Transceivers by replacing 5 Gbps with 6.144 Gbps.</li> <li>Removed 'Distributed Memory' symbol.</li> <li>Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.</li> <li>Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.</li> <li>Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.</li> <li>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.</li> <li>Clarified that partial reconfiguration is an advanced feature. Contact Altera for support of the feature.</li> </ul> |
| December 2012 | 2012.12.28 | <ul> <li>Updated the pin counts for the MBGA packages.</li> <li>Updated the GPIO and transceiver counts for the MBGA packages.</li> <li>Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX C9, and GT D9 devices.</li> <li>Updated the vertical migration table for vertical migration of the U484 packages.</li> <li>Updated the MLAB supported programmable widths at 32 bits depth.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| November 2012 | 2012.11.19 | <ul> <li>Added new MBGA packages and additional U484 packages for Cyclone V E, GX, and GT.</li> <li>Added ordering code for five-transceiver devices for Cyclone V GT and ST.</li> <li>Updated the vertical migration table to add MBGA packages.</li> <li>Added performance information for HPS memory controller.</li> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| July 2012     | 2.1        | Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| June 2012     | 2.0        | <ul> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table 10, Table 11, Table 12, Table 13, Table 14, Table 17, and Table 18.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |