

## Intel - 5CGXFC5C6U19C7N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Active                                                     |
| Number of LABs/CLBs            | 29080                                                      |
| Number of Logic Elements/Cells | 77000                                                      |
| Total RAM Bits                 | 5001216                                                    |
| Number of I/O                  | 224                                                        |
| Number of Gates                |                                                            |
| Voltage - Supply               | 1.07V ~ 1.13V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 484-FBGA                                                   |
| Supplier Device Package        | 484-UBGA (19x19)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/5cgxfc5c6u19c7n |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Cyclone V Device Overview                               | 3 |
|---------------------------------------------------------|---|
| Key Advantages of Cyclone V Devices                     | 3 |
| Summary of Cyclone V Features                           | 4 |
| Cyclone V Device Variants and Packages                  | 5 |
| Cyclone V E                                             | 5 |
| Cyclone V GX                                            | 7 |
| Cyclone V GT                                            |   |
| Cyclone V SE12                                          | 2 |
| Cyclone V SX14                                          | 4 |
| Cyclone V ST1                                           | 5 |
| I/O Vertical Migration for Cyclone V Devices18          | 3 |
| Adaptive Logic Module                                   | З |
| Variable-Precision DSP Block19                          |   |
| Embedded Memory Blocks2                                 | 1 |
| Types of Embedded Memory2                               | 1 |
| Embedded Memory Capacity in Cyclone V Devices           | 1 |
| Embedded Memory Configurations22                        | 2 |
| Clock Networks and PLL Clock Sources22                  | 2 |
| FPGA General Purpose I/O2                               | 3 |
| PCIe Gen1 and Gen2 Hard IP 24                           | 4 |
| External Memory Interface 24                            |   |
| Hard and Soft Memory Controllers24                      |   |
| External Memory Performance2                            |   |
| HPS External Memory Performance2                        |   |
| Low-Power Serial Transceivers2                          |   |
| Transceiver Channels2                                   |   |
| PMA Features                                            | 5 |
| PCS Features22                                          |   |
| SoC with HPS28                                          |   |
| HPS Features28                                          |   |
| FPGA Configuration and Processor Booting                |   |
| Hardware and Software Development                       |   |
| Dynamic and Partial Reconfiguration                     |   |
| Dynamic Reconfiguration3                                |   |
| Partial Reconfiguration                                 |   |
| Enhanced Configuration and Configuration via Protocol32 |   |
| Power Management                                        |   |
| Document Revision History for Cyclone V Device Overview | 3 |



| Feature       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | <ul> <li>HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa</li> <li>FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller</li> <li>Arm CoreSight<sup>™</sup> JTAG debug access port, trace port, and on-chip trace storage</li> </ul>                               |
| Configuration | <ul> <li>Tamper protection—comprehensive design protection to protect your valuable IP investments</li> <li>Enhanced advanced encryption standard (AES) design security features</li> <li>CvP</li> <li>Dynamic reconfiguration of the FPGA</li> <li>Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options</li> <li>Internal scrubbing <sup>(2)</sup></li> <li>Partial reconfiguration <sup>(3)</sup></li> </ul> |

# **Cyclone V Device Variants and Packages**

### Table 3. Device Variants for the Cyclone V Device Family

| Variant      | Description                                                                                                          |
|--------------|----------------------------------------------------------------------------------------------------------------------|
| Cyclone V E  | Optimized for the lowest system cost and power requirement for a wide spectrum of general logic and DSP applications |
| Cyclone V GX | Optimized for the lowest cost and power requirement for 614 Mbps to 3.125 Gbps transceiver applications              |
| Cyclone V GT | The FPGA industry's lowest cost and lowest power requirement for 6.144 Gbps transceiver applications                 |
| Cyclone V SE | SoC with integrated Arm-based HPS                                                                                    |
| Cyclone V SX | SoC with integrated Arm-based HPS and 3.125 Gbps transceivers                                                        |
| Cyclone V ST | SoC with integrated Arm-based HPS and 6.144 Gbps transceivers                                                        |

## Cyclone V E

This section provides the available options, maximum resource counts, and package plan for the Cyclone V E devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Product Selector Guide.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.

<sup>(2)</sup> The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

<sup>(3)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel<sup>®</sup> sales representatives.



## **Available Options**

#### Figure 1. Sample Ordering Code and Available Options for Cyclone V E Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



### **Maximum Resources**

#### Table 4. Maximum Resource Counts for Cyclone V E Devices

| Resource         |              |        |        | Member Code |         |         |
|------------------|--------------|--------|--------|-------------|---------|---------|
|                  |              | A2     | A4     | A5          | A7      | A9      |
| Logic Elements   | (LE) (K)     | 25     | 49     | 77          | 150     | 301     |
| ALM              |              | 9,430  | 18,480 | 29,080      | 56,480  | 113,560 |
| Register         |              | 37,736 | 73,920 | 116,320     | 225,920 | 454,240 |
| Memory (Kb)      | M10K         | 1,760  | 3,080  | 4,460       | 6,860   | 12,200  |
|                  | MLAB         | 196    | 303    | 424         | 836     | 1,717   |
| Variable-precisi | on DSP Block | 25     | 66     | 150         | 156     | 342     |
| 18 x 18 Multipli | er           | 50     | 132    | 300         | 312     | 684     |
| PLL              |              | 4      | 4      | 6           | 7       | 8       |
| GPIO             |              | 224    | 224    | 240         | 480     | 480     |
| LVDS             | Transmitter  | 56     | 56     | 60          | 120     | 120     |
|                  | Receiver     | 56     | 56     | 60          | 120     | 120     |
| Hard Memory C    | ontroller    | 1      | 1      | 2           | 2       | 2       |



## **Available Options**

#### Figure 2. Sample Ordering Code and Available Options for Cyclone V GX Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



## **Maximum Resources**

### Table 6. Maximum Resource Counts for Cyclone V GX Devices

| Resource            |              |        | Member Code |         |         |           |  |
|---------------------|--------------|--------|-------------|---------|---------|-----------|--|
|                     |              | C3     | C4          | C5      | C7      | C9        |  |
| Logic Elements      | (LE) (K)     | 36     | 50          | 77      | 150     | 301       |  |
| ALM                 |              | 13,460 | 18,860      | 29,080  | 56,480  | 113,560   |  |
| Register            |              | 53,840 | 75,440      | 116,320 | 225,920 | 454,240   |  |
| Memory (Kb)         | M10K         | 1,350  | 2,500       | 4,460   | 6,860   | 12,200    |  |
|                     | MLAB         | 182    | 424         | 424     | 836     | 1,717     |  |
| Variable-precisio   | on DSP Block | 57     | 70          | 150     | 156     | 342       |  |
| 18 x 18 Multiplie   | er           | 114    | 140         | 300     | 312     | 684       |  |
| PLL                 |              | 4      | 6           | 6       | 7       | 8         |  |
| 3 Gbps Transceiver  |              | 3      | 6           | 6       | 9       | 12        |  |
| GPIO <sup>(4)</sup> |              | 208    | 336         | 336     | 480     | 560       |  |
|                     |              | •      | 1           | 1       | 1       | continued |  |

<sup>&</sup>lt;sup>(4)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus<sup>®</sup> Prime software, the number of user I/Os includes transceiver I/Os.



## **Available Options**

### Figure 3. Sample Ordering Code and Available Options for Cyclone V GT Devices



#### **Maximum Resources**

#### Table 8. Maximum Resource Counts for Cyclone V GT Devices

| Resource                |             |         | Member Code |           |  |  |  |
|-------------------------|-------------|---------|-------------|-----------|--|--|--|
|                         |             | D5      | D7          | D9        |  |  |  |
| Logic Elements (LE) (K) |             | 77      | 150         | 301       |  |  |  |
| ALM                     |             | 29,080  | 56,480      | 113,560   |  |  |  |
| Register                |             | 116,320 | 225,920     | 454,240   |  |  |  |
| Memory (Kb)             | M10K        | 4,460   | 6,860       | 12,200    |  |  |  |
|                         | MLAB        | 424     | 836         | 1,717     |  |  |  |
| Variable-precision DS   | P Block     | 150     | 156         | 342       |  |  |  |
| 18 x 18 Multiplier      |             | 300     | 312         | 684       |  |  |  |
| PLL                     |             | 6       | 7           | 8         |  |  |  |
| 6 Gbps Transceiver      |             | 6       | 9           | 12        |  |  |  |
| GPIO <sup>(5)</sup>     |             | 336     | 480         | 560       |  |  |  |
| LVDS                    | Transmitter | 84      | 120         | 140       |  |  |  |
|                         |             |         |             | continued |  |  |  |

<sup>&</sup>lt;sup>(5)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.





## **Cyclone V SX**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V SX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

#### Product Selector Guide

Provides the latest information about Intel products.

## **Available Options**

#### Figure 5. Sample Ordering Code and Available Options for Cyclone V SX Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Cyclone V SE and SX low-power devices (L power option) offer 30% static power reduction for devices with 25K LE and 40K LE, and 20% static power reduction for devices with 85K LE and 110K LE.



#### **Maximum Resources**

#### Table 12. Maximum Resource Counts for Cyclone V SX Devices

| Resource                |          |        | Member Code |         |            |  |  |
|-------------------------|----------|--------|-------------|---------|------------|--|--|
|                         |          | C2     | C4          | C5      | C6         |  |  |
| Logic Elements (LE) (K) |          | 25     | 40          | 85      | 110        |  |  |
| ALM                     |          | 9,430  | 15,880      | 32,070  | 41,910     |  |  |
| Register                |          | 37,736 | 60,376      | 128,300 | 166,036    |  |  |
| Memory (Kb)             | M10K     | 1,400  | 2,700       | 3,970   | 5,570      |  |  |
|                         | MLAB     | 138    | 231         | 480     | 621        |  |  |
| Variable-precision D    | SP Block | 36     | 84          | 87      | 112        |  |  |
| 18 x 18 Multiplier      |          | 72     | 168         | 174     | 224        |  |  |
| FPGA PLL                |          | 5      | 5           | 6       | 6          |  |  |
|                         |          |        | •           |         | continued. |  |  |



| Resource                    |                  | Member Code |           |                  |           |  |  |
|-----------------------------|------------------|-------------|-----------|------------------|-----------|--|--|
|                             |                  | C2          | C4        | C5               | C6        |  |  |
| HPS PLL                     |                  | 3           | 3         | 3                | 3         |  |  |
| 3 Gbps Transce              | iver             | 6           | 6         | 9                | 9         |  |  |
| FPGA GPIO <sup>(8)</sup>    |                  | 145         | 145       | 288              | 288       |  |  |
| HPS I/O                     |                  | 181         | 181       | 181              | 181       |  |  |
| LVDS                        | Transmitter      | 32          | 32        | 72               | 72        |  |  |
|                             | Receiver         | 37          | 37        | 72               | 72        |  |  |
| PCIe Hard IP Bl             | lock             | 2           | 2         | 2 <sup>(9)</sup> | 2 (9)     |  |  |
| FPGA Hard Memory Controller |                  | 1           | 1         | 1                | 1         |  |  |
| HPS Hard Memory Controller  |                  | 1           | 1         | 1                | 1         |  |  |
| Arm Cortex-A9               | MPCore Processor | Dual-core   | Dual-core | Dual-core        | Dual-core |  |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

## **Package Plan**

### Table 13.Package Plan for Cyclone V SX Devices

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Member Code | U672<br>(23 mm) |         |      | F896<br>(31 mm) |         |      |
|-------------|-----------------|---------|------|-----------------|---------|------|
|             | FPGA GPIO       | HPS I/O | XCVR | FPGA GPIO       | HPS I/O | XCVR |
| C2          | 145             | 181     | 6    | _               | _       | _    |
| C4          | 145             | 181     | 6    | _               | _       | _    |
| C5          | 145             | 181     | 6    | 288             | 181     | 9    |
| C6          | 145             | 181     | 6    | 288             | 181     | 9    |

## **Cyclone V ST**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V ST devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

<sup>&</sup>lt;sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

<sup>&</sup>lt;sup>(9)</sup> 1 PCIe Hard IP Block in U672 package.



### **Related Information**

Product Selector Guide

Provides the latest information about Intel products.

## **Available Options**

#### Figure 6. Sample Ordering Code and Available Options for Cyclone V ST Devices



## **Maximum Resources**

#### Table 14. Maximum Resource Counts for Cyclone V ST Devices

| Res                          | ource            | Member  | r Code    |
|------------------------------|------------------|---------|-----------|
|                              |                  | D5      | D6        |
| Logic Elements (LE) (K)      |                  | 85      | 110       |
| ALM                          |                  | 32,070  | 41,910    |
| Register                     |                  | 128,300 | 166,036   |
| Memory (Kb)                  | lemory (Kb) M10K |         | 5,570     |
|                              | MLAB             | 480     | 621       |
| Variable-precision DSP Block |                  | 87      | 112       |
| 18 x 18 Multiplier           |                  | 174     | 224       |
| FPGA PLL                     |                  | 6       | 6         |
| HPS PLL                      |                  | 3       | 3         |
| 6.144 Gbps Transceiver       |                  | 9       | 9         |
| FPGA GPIO <sup>(10)</sup>    |                  | 288     | 288       |
| HPS I/O                      |                  | 181     | 181       |
| LVDS                         | Transmitter      | 72      | 72        |
|                              | -                |         | continued |

<sup>&</sup>lt;sup>(10)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.



| Resource                       |          | Member Code |           |  |
|--------------------------------|----------|-------------|-----------|--|
|                                |          | D5          | D6        |  |
|                                | Receiver | 72          | 72        |  |
| PCIe Hard IP Block             |          | 2           | 2         |  |
| FPGA Hard Memory Controller    |          | 1           | 1         |  |
| HPS Hard Memory Controller     |          | 1           | 1         |  |
| Arm Cortex-A9 MPCore Processor |          | Dual-core   | Dual-core |  |

#### **Related Information**

# True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

## **Package Plan**

#### Table 15. Package Plan for Cyclone V ST Devices

- The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPSspecific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
- Transceiver counts shown are for transceiver ≤5 Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the *Cyclone V Device Handbook Volume 2: Transceivers*.

| Member Code |           | F896<br>(31 mm) |        |  |  |
|-------------|-----------|-----------------|--------|--|--|
|             | FPGA GPIO | HPS I/O         | XCVR   |  |  |
| D5          | 288       | 181             | 9 (11) |  |  |
| D6          | 288       | 181             | 9 (11) |  |  |

### **Related Information**

6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers

Provides more information about 6 Gbps transceiver channel count.

<sup>(11)</sup> If you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to seven full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.



## **I/O Vertical Migration for Cyclone V Devices**

#### Figure 7. Vertical Migration Capability Across Cyclone V Device Packages and Densities

The arrows indicate the vertical migration paths. The devices included in each vertical migration path are shaded. You can also migrate your design across device densities in the same package option if the devices have the same dedicated pins, configuration pins, and power pins.



You can achieve the vertical migration shaded in red if you use only up to 175 GPIOs for the M383 package, and 138 GPIOs for the U672 package. These migration paths are not shown in the Intel Quartus Prime software Pin Migration View.

*Note:* To verify the pin migration compatibility, use the Pin Migration View window in the Intel Quartus Prime software Pin Planner.

## **Adaptive Logic Module**

Cyclone V devices use a 28 nm ALM as the basic building block of the logic fabric.

The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations.



### Table 16. Variable-Precision DSP Block Configurations for Cyclone V Devices

| Usage Example                                           | Multiplier Size (Bit)       | DSP Block Resource |
|---------------------------------------------------------|-----------------------------|--------------------|
| Low precision fixed point for video applications        | Three 9 x 9                 | 1                  |
| Medium precision fixed point in FIR filters             | Two 18 x 18                 | 1                  |
| FIR filters and general DSP usage                       | Two 18 x 18 with accumulate | 1                  |
| High precision fixed- or floating-point implementations | One 27 x 27 with accumulate | 1                  |

You can configure each DSP block during compilation as independent three 9 x 9, two  $18 \times 18$ , or one  $27 \times 27$  multipliers. With a dedicated 64 bit cascade bus, you can cascade multiple variable-precision DSP blocks to implement even higher precision DSP functions efficiently.

#### Table 17. Number of Multipliers in Cyclone V Devices

The table lists the variable-precision DSP resources by bit precision for each Cyclone V device.

| Variant      | Member<br>Code | Variable-<br>precision<br>DSP Block |                     | dent Input an<br>plications Ope | 18 x 18<br>Multiplier | 18 x 18<br>Multiplier |                                         |
|--------------|----------------|-------------------------------------|---------------------|---------------------------------|-----------------------|-----------------------|-----------------------------------------|
|              |                | DSP Block                           | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier           | 27 x 27<br>Multiplier | Adder Mode            | Adder<br>Summed<br>with 36 bit<br>Input |
| Cyclone V E  | A2             | 25                                  | 75                  | 50                              | 25                    | 25                    | 25                                      |
|              | A4             | 66                                  | 198                 | 132                             | 66                    | 66                    | 66                                      |
| -            | A5             | 150                                 | 450                 | 300                             | 150                   | 150                   | 150                                     |
|              | A7             | 156                                 | 468                 | 312                             | 156                   | 156                   | 156                                     |
|              | A9             | 342                                 | 1,026               | 684                             | 342                   | 342                   | 342                                     |
| Cyclone V    | C3             | 57                                  | 171                 | 114                             | 57                    | 57                    | 57                                      |
| GX           | C4             | 70                                  | 210                 | 140                             | 70                    | 70                    | 70                                      |
| -            | C5             | 150                                 | 450                 | 300                             | 150                   | 150                   | 150                                     |
|              | C7             | 156                                 | 468                 | 312                             | 156                   | 156                   | 156                                     |
| -            | C9             | 342                                 | 1,026               | 684                             | 342                   | 342                   | 342                                     |
| Cyclone V GT | D5             | 150                                 | 450                 | 300                             | 150                   | 150                   | 150                                     |
|              | D7             | 156                                 | 468                 | 312                             | 156                   | 156                   | 156                                     |
| -            | D9             | 342                                 | 1,026               | 684                             | 342                   | 342                   | 342                                     |
| Cyclone V SE | A2             | 36                                  | 108                 | 72                              | 36                    | 36                    | 36                                      |
| -            | A4             | 84                                  | 252                 | 168                             | 84                    | 84                    | 84                                      |
| -            | A5             | 87                                  | 261                 | 174                             | 87                    | 87                    | 87                                      |
|              | A6             | 112                                 | 336                 | 224                             | 112                   | 112                   | 112                                     |
| Cyclone V SX | C2             | 36                                  | 108                 | 72                              | 36                    | 36                    | 36                                      |
|              | C4             | 84                                  | 252                 | 168                             | 84                    | 84                    | 84                                      |
|              | C5             | 87                                  | 261                 | 174                             | 87                    | 87                    | 87                                      |
|              |                |                                     |                     |                                 |                       |                       | continued                               |



| Variant      | Code precisi |           | -                   | dent Input and<br>plications Ope | 18 x 18<br>Multiplier<br>Adder Mode | 18 x 18<br>Multiplier |                                         |
|--------------|--------------|-----------|---------------------|----------------------------------|-------------------------------------|-----------------------|-----------------------------------------|
|              |              | DSP Block | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier            | 27 x 27<br>Multiplier               | Adder Mode            | Adder<br>Summed<br>with 36 bit<br>Input |
|              | C6           | 112       | 336                 | 224                              | 112                                 | 112                   | 112                                     |
| Cyclone V ST | D5           | 87        | 261                 | 174                              | 87                                  | 87                    | 87                                      |
|              | D6           | 112       | 336                 | 224                              | 112                                 | 112                   | 112                                     |

## **Embedded Memory Blocks**

The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements.

## **Types of Embedded Memory**

The Cyclone V devices contain two types of memory blocks:

- 10 Kb M10K blocks—blocks of dedicated memory resources. The M10K blocks are ideal for larger memory arrays while still providing a large number of independent ports.
- 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Cyclone V devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB.

## **Embedded Memory Capacity in Cyclone V Devices**

## Table 18. Embedded Memory Capacity and Distribution in Cyclone V Devices

|              | Member    | M1    | .0К          | ML    | Total RAM Bit |        |
|--------------|-----------|-------|--------------|-------|---------------|--------|
| Variant      | Code      | Block | RAM Bit (Kb) | Block | RAM Bit (Kb)  | (Kb)   |
| Cyclone V E  | A2        | 176   | 1,760        | 314   | 196           | 1,956  |
|              | A4        | 308   | 3,080        | 485   | 303           | 3,383  |
|              | A5        | 446   | 4,460        | 679   | 424           | 4,884  |
|              | A7        | 686   | 6,860        | 1338  | 836           | 7,696  |
|              | A9        | 1,220 | 12,200       | 2748  | 1,717         | 13,917 |
| Cyclone V GX | C3        | 135   | 1,350        | 291   | 182           | 1,532  |
|              | C4        | 250   | 2,500        | 678   | 424           | 2,924  |
|              | C5        | 446   | 4,460        | 678   | 424           | 4,884  |
|              | C7        | 686   | 6,860        | 1338  | 836           | 7,696  |
|              | C9        | 1,220 | 12,200       | 2748  | 1,717         | 13,917 |
|              | continued |       |              |       |               |        |



|              | Member | M10K  |              | ML    | Total RAM Bit |        |
|--------------|--------|-------|--------------|-------|---------------|--------|
| Variant      | Code   | Block | RAM Bit (Kb) | Block | RAM Bit (Kb)  | (Kb)   |
| Cyclone V GT | D5     | 446   | 4,460        | 679   | 424           | 4,884  |
|              | D7     | 686   | 6,860        | 1338  | 836           | 7,696  |
|              | D9     | 1,220 | 12,200       | 2748  | 1,717         | 13,917 |
| Cyclone V SE | A2     | 140   | 1,400        | 221   | 138           | 1,538  |
|              | A4     | 270   | 2,700        | 370   | 231           | 2,460  |
|              | A5     | 397   | 3,970        | 768   | 480           | 4,450  |
|              | A6     | 553   | 5,530        | 994   | 621           | 6,151  |
| Cyclone V SX | C2     | 140   | 1,400        | 221   | 138           | 1,538  |
|              | C4     | 270   | 2,700        | 370   | 231           | 2,460  |
|              | C5     | 397   | 3,970        | 768   | 480           | 4,450  |
|              | C6     | 553   | 5,530        | 994   | 621           | 6,151  |
| Cyclone V ST | D5     | 397   | 3,970        | 768   | 480           | 4,450  |
|              | D6     | 553   | 5,530        | 994   | 621           | 6,151  |

## **Embedded Memory Configurations**

## Table 19. Supported Embedded Memory Block Configurations for Cyclone V Devices

This table lists the maximum configurations supported for the embedded memory blocks. The information is applicable only to the single-port RAM and ROM modes.

| Memory Block | Depth (bits) | Programmable Width |
|--------------|--------------|--------------------|
| MLAB         | 32           | x16, x18, or x20   |
| M10K         | 256          | x40 or x32         |
|              | 512          | x20 or x16         |
|              | 1К           | x10 or x8          |
|              | 2К           | x5 or x4           |
|              | 4К           | x2                 |
|              | 8К           | ×1                 |

## **Clock Networks and PLL Clock Sources**

550 MHz Cyclone V devices have 16 global clock networks capable of up to operation. The clock network architecture is based on Intel's global, quadrant, and peripheral clock structure. This clock structure is supported by dedicated clock input pins and fractional PLLs.

*Note:* To reduce power consumption, the Intel Quartus Prime software identifies all unused sections of the clock network and powers them down.



## **PLL Features**

The PLLs in the Cyclone V devices support the following features:

- Frequency synthesis
- On-chip clock deskew
- Jitter attenuation
- Programmable output clock duty cycles
- PLL cascading
- Reference clock switchover
- Programmable bandwidth
- User-mode reconfiguration of PLLs
- Low power mode for each fractional PLL
- Dynamic phase shift
- Direct, source synchronous, zero delay buffer, external feedback, and LVDS compensation modes

#### **Fractional PLL**

In addition to integer PLLs, the Cyclone V devices use a fractional PLL architecture. The devices have up to eight PLLs, each with nine output counters. You can use the output counters to reduce PLL usage in two ways:

- Reduce the number of oscillators that are required on your board by using fractional PLLs
- Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source

If you use the fractional PLL mode, you can use the PLLs for precision fractional-N frequency synthesis—removing the need for off-chip reference clock sources in your design.

The transceiver fractional PLLs that are not used by the transceiver I/Os can be used as general purpose fractional PLLs by the FPGA fabric.

## **FPGA General Purpose I/O**

Cyclone V devices offer highly configurable GPIOs. The following list describes the features of the GPIOs:

- Programmable bus hold and weak pull-up
- LVDS output buffer with programmable differential output voltage (V\_{\text{OD}}) and programmable pre-emphasis
- On-chip parallel termination ( $R_T$  OCT) for all I/O banks with OCT calibration to limit the termination impedance variation
- On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity
- Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture





| PCS Support                     | Data Rates<br>(Gbps) | Transmitter Data Path Feature                                                       | Receiver Data Path Feature                                                                                                          |
|---------------------------------|----------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Serial ATA Gen1 and Gen2        | 1.5 and 3.0          | <ul> <li>Custom PHY IP core with preset feature</li> <li>Electrical idle</li> </ul> | <ul> <li>Custom PHY IP core with preset<br/>feature</li> <li>Signal detect</li> <li>Wider spread of asynchronous<br/>SSC</li> </ul> |
| CPRI 4.1 <sup>(16)</sup>        | 0.6144 to 6.144      | Dedicated deterministic latency     PHY IP core                                     | Dedicated deterministic latency<br>PHY IP core                                                                                      |
| OBSAI RP3                       | 0.768 to 3.072       | Transmitter (TX) manual bit-slip<br>mode                                            | Receiver (RX) deterministic     latency state machine                                                                               |
| V-by-One HS                     | Up to 3.75           | Custom PHY IP core                                                                  | Custom PHY IP core                                                                                                                  |
| DisplayPort 1.2 <sup>(17)</sup> | 1.62 and 2.7         |                                                                                     | Wider spread of asynchronous     SSC                                                                                                |

## **SoC with HPS**

Each SoC combines an FPGA fabric and an HPS in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways:

- Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor
- Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard
- Extends the product life and revenue through in-field hardware and software updates

## **HPS Features**

The HPS consists of a dual-core Arm Cortex-A9 MPCore processor, a rich set of peripherals, and a shared multiport SDRAM memory controller, as shown in the following figure.

<sup>&</sup>lt;sup>(16)</sup> High-voltage output mode (1000-BASE-CX) is not supported.

<sup>&</sup>lt;sup>(17)</sup> Pending characterization.



### **HPS-FPGA AXI Bridges**

The HPS–FPGA bridges, which support the Advanced Microcontroller Bus Architecture (AMBA<sup>®</sup>) Advanced eXtensible Interface (AXI<sup>™</sup>) specifications, consist of the following bridges:

- FPGA-to-HPS AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the FPGA fabric to issue transactions to slaves in the HPS.
- HPS-to-FPGA AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the HPS to issue transactions to slaves in the FPGA fabric.
- Lightweight HPS-to-FPGA AXI bridge—a lower latency 32 bit width bus that allows the HPS to issue transactions to slaves in the FPGA fabric. This bridge is primarily used for control and status register (CSR) accesses to peripherals in the FPGA fabric.

The HPS-FPGA AXI bridges allow masters in the FPGA fabric to communicate with slaves in the HPS logic, and vice versa. For example, the HPS-to-FPGA AXI bridge allows you to share memories instantiated in the FPGA fabric with one or both microprocessors in the HPS, while the FPGA-to-HPS AXI bridge allows logic in the FPGA fabric to access the memory and peripherals in the HPS.

Each HPS–FPGA bridge also provides asynchronous clock crossing for data transferred between the FPGA fabric and the HPS.

#### **HPS SDRAM Controller Subsystem**

The HPS SDRAM controller subsystem contains a multiport SDRAM controller and DDR PHY that are shared between the FPGA fabric (through the FPGA-to-HPS SDRAM interface), the level 2 (L2) cache, and the level 3 (L3) system interconnect. The FPGA-to-HPS SDRAM interface supports AMBA AXI and Avalon<sup>®</sup> Memory-Mapped (Avalon-MM) interface standards, and provides up to six individual ports for access by masters implemented in the FPGA fabric.

To maximize memory performance, the SDRAM controller subsystem supports command and data reordering, deficit round-robin arbitration with aging, and high-priority bypass features. The SDRAM controller subsystem supports DDR2, DDR3, or LPDDR2 devices up to 4 Gb in density operating at up to 400 MHz (800 Mbps data rate).

## **FPGA Configuration and Processor Booting**

The FPGA fabric and HPS in the SoC are powered independently. You can reduce the clock frequencies or gate the clocks to reduce dynamic power, or shut down the entire FPGA fabric to reduce total system power.

You can configure the FPGA fabric and boot the HPS independently, in any order, providing you with more design flexibility:

- You can boot the HPS independently. After the HPS is running, the HPS can fully or
  partially reconfigure the FPGA fabric at any time under software control. The HPS
  can also configure other FPGAs on the board through the FPGA configuration
  controller.
- You can power up both the HPS and the FPGA fabric together, configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric.



Apart from lowering cost and power consumption, partial reconfiguration increases the effective logic density of the device because placing device functions that do not operate simultaneously is not necessary. Instead, you can store these functions in external memory and load them whenever the functions are required. This capability reduces the size of the device because it allows multiple applications on a single device—saving the board space and reducing the power consumption.

Intel simplifies the time-intensive task of partial reconfiguration by building this capability on top of the proven incremental compile and design flow in the Intel Quartus Prime design software. With the Intel solution, you do not need to know all the intricate device architecture details to perform a partial reconfiguration.

Partial reconfiguration is supported through the FPP x16 configuration interface. You can seamlessly use partial reconfiguration in tandem with dynamic reconfiguration to enable simultaneous partial reconfiguration of both the device core and transceivers.

## **Enhanced Configuration and Configuration via Protocol**

Cyclone V devices support 1.8 V, 2.5 V, 3.0 V, and 3.3 V programming voltages and several configuration schemes.

| Mode                                                           | Data<br>Width              | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps) | Decompressi<br>on | Design<br>Security | Partial<br>Reconfigurat<br>ion <sup>(18)</sup> | Remote<br>System<br>Update |
|----------------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------------------|--------------------|------------------------------------------------|----------------------------|
| AS through the EPCS<br>and EPCQ serial<br>configuration device | 1 bit, 4<br>bits           | 100                        | _                          | Yes               | Yes                | _                                              | Yes                        |
| PS through CPLD or<br>external<br>microcontroller              | 1 bit                      | 125                        | 125                        | Yes               | Yes                | _                                              | _                          |
| FPP                                                            | 8 bits                     | 125                        | _                          | Yes               | Yes                | _                                              | Parallel flash             |
|                                                                | 16 bits                    | 125                        | _                          | Yes               | Yes                | Yes                                            | loader                     |
| CvP (PCIe)                                                     | x1, x2,<br>and x4<br>lanes | -                          | _                          | Yes               | Yes                | Yes                                            | _                          |
| JTAG                                                           | 1 bit                      | 33                         | 33                         | -                 | _                  | _                                              | _                          |

 Table 24.
 Configuration Schemes and Features Supported by Cyclone V Devices

Instead of using an external flash or ROM, you can configure the Cyclone V devices through PCIe using CvP. The CvP mode offers the fastest configuration rate and flexibility with the easy-to-use PCIe hard IP block interface. The Cyclone V CvP implementation conforms to the PCIe 100 ms power-up-to-active time requirement.

## **Related Information**

Configuration via Protocol (CvP) Implementation in Intel FPGAs User Guide Provides more information about CvP.

<sup>&</sup>lt;sup>(18)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



## **Power Management**

Leveraging the FPGA architectural features, process technology advancements, and transceivers that are designed for power efficiency, the Cyclone V devices consume less power than previous generation Cyclone FPGAs:

- Total device core power consumption—less by up to 40%.
- Transceiver channel power consumption—less by up to 50%.

Additionally, Cyclone V devices contain several hard IP blocks that reduce logic resources and deliver substantial power savings of up to 25% less power than equivalent soft implementations.

# **Document Revision History for Cyclone V Device Overview**

| Document<br>Version | Changes                                                                                                                                                                                        |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2018.05.07          | <ul> <li>Added the low power option ("L" suffix) for Cyclone V SE and Cyclone V SX devices in the Sample Ordering Code and Available Options diagrams.</li> <li>Rebranded as Intel.</li> </ul> |

| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2017 | 2017.12.18 | Updated ALM resources for Cyclone V E, Cyclone V SE, Cyclone V SX, and Cyclone V ST devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| June 2016     | 2016.06.10 | Updated Cyclone V GT speed grade to $-7$ in Sample Ordering Code and Available Options for Cyclone V GT Devices diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| December 2015 | 2015.12.21 | <ul> <li>Added descriptions to package plan tables for Cyclone V GT and ST devices.</li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| June 2015     | 2015.06.12 | <ul> <li>Replaced a note to partial reconfiguration feature. Note: The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Altera sales representatives.</li> <li>Updated logic elements (LE) (K) for the following devices: <ul> <li>Cyclone V E A7: Updated from 149.5 to 150</li> <li>Cyclone V GX C3: Updated from 149.7 to 150</li> <li>Cyclone V GT D7: Updated from 149.5 to 150</li> <li>Cyclone V GT D7: Updated from 149.5 to 150</li> </ul> </li> <li>Updated MLAB (Kb) in Maximum Resource Counts for Cyclone V GX Devices table as follows: <ul> <li>Cyclone V GX C3: Updated from 291 to 182</li> <li>Cyclone V GX C4: Updated from 678 to 424</li> <li>Cyclone V GX C7: Updated from 1,338 to 836</li> <li>Cyclone V GX C9: Updated from 1,717</li> </ul> </li> </ul> |
|               | 1          | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



| •Updated MLAB RAM Bit (KD) in Embedded Memory Capacity and<br>Distribution in Cyclone V GX G3: Updated from 181 to 182<br>- Cyclone V GX G4: Updated from 25 to 243<br>• Updated Total RAM Bit (KD) in Embedded Memory Capacity and<br>Distribution in Cyclone V Devices table as follows:<br>- Cyclone V GX G3: Updated from 1,531 to 1,532<br>- Cyclone V GX G4: Updated from 2,795 to 2,924March 20152015.03.31• Added Internal Scrubbing Fedure under configuration in Summary of<br>Fedures for Cyclone V Devices table as follows:<br>- Cyclone V GX G4: Updated from 7,975 to 2,824<br>- Cyclone V GX G4: Updated from 7,975 to 2,824<br>- Cyclone V GX G4: Updated from 7,975 to 788<br>- Cyclone V GX G4: Updated from 797 to 678March 20152015.03.31• Added optional suffix "SC: Internal scrubbing fedure under configuration in Summary of<br>Features for Cyclone V Devices table.<br>- Added optional suffix "SC: Internal scrubbing fedure of VS Devices<br>- Sample Ordering Code and Available Options for Cyclone V SE Devices<br>- Sample Ordering Code and Available Options for Cyclone V ST Devices<br>- Sample Ordering Code and Available Options for Cyclone V ST Devices<br>- Sample Ordering Code and Available Options for Cyclone V ST Devices<br>- Sample Ordering Code and Available Options for Cyclone V ST Devices<br>- Sample Ordering Code and Available Options for Cyclone V ST Devices<br>- Operating Temperature: Removed C and A temperature grades<br>- Updated the transceiver specification for Cyclone V ST Devices<br>- Operating Temperature: Removed C and Available Options for Cyclone V ST Devices<br>- Device Variants for the Cyclone V Device Family table<br>- Sample Ordering Code and Available Options for Cyclone V ST Devices<br>- Device Variants for the Cyclone V Device Family table<br>- Device Variants for the Cyclone V Device Family table<br>- Device Variants for the Cyclone V Device Family table< | Date         | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features for Cyclone V Devices table.• Added optional suffix "SC: Internal scrubbing support" to the following<br>diagrams:- Sample Ordering Code and Available Options for Cyclone V E Devices- Sample Ordering Code and Available Options for Cyclone V SX Devices- Sample Ordering Code and Available Options for Cyclone V SX Devices- Sample Ordering Code and Available Options for Cyclone V SX Devices- Sample Ordering Code and Available Options for Cyclone V SX Devices- Sample Ordering Code and Available Options for Cyclone V SX Devices- Sample Ordering Code and Available Options for Cyclone V STDevices figure because Cyclone V ST devices are only available in 1<br>temperature grade and -7 speed grade Operating Temperature: Removed C and A temperature grades- Updated the transceiver specification for Cyclone V ST Devices- Updated the transceiver specification for Cyclone V ST Devices- Updated the transceiver specification for Cyclone V ST Devices- Updated the transceiver counts for Cyclone V ST Devices- Updated Maximum Resource Counts for Cyclone V ST Devices- Logic elements (LE) (K): Updated from 51 to 57- 18 × 18 multiplier: Updated from 51 to 57- 9 × 9 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier: Updated from 134 bit Input: Updated from 51<br>to 57- 18 × 18 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier: Updated from 134 bit 17- 18 × 18 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier: Updated from 51 to 57- 18 × 18 Multiplier:                                                                                                                                                                                                                                                                                                                                                        |              |            | <ul> <li>Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C3: Updated from 181 to 182</li> <li>Cyclone V GX C4: Updated from 295 to 424</li> <li>Updated Total RAM Bit (Kb) in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C3: Updated from 1,531 to 1,532</li> <li>Cyclone V GX C4: Updated from 2,795 to 2,924</li> <li>Updated MLAB Block count in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C4: Updated from 2,795 to 2,924</li> <li>Updated MLAB Block count in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:</li> <li>Cyclone V GX C4: Updated from 472 to 678</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Devices figure because Cyclone V ST devices are only available in 1<br>temperature grade and -7 speed grade.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | March 2015   | 2015.03.31 | <ul> <li>Features for Cyclone V Devices table.</li> <li>Added optional suffix "SC: Internal scrubbing support" to the following diagrams: <ul> <li>Sample Ordering Code and Available Options for Cyclone V E Devices</li> <li>Sample Ordering Code and Available Options for Cyclone V GX Devices</li> <li>Sample Ordering Code and Available Options for Cyclone V SE Devices</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | January 2015 | 2015.01.23 | <ul> <li>Devices figure because Cyclone V ST devices are only available in I temperature grade and -7 speed grade.</li> <li>Operating Temperature: Removed C and A temperature grades</li> <li>FPGA Fabric Speed Grade: Removed -6 and -8 speed grades</li> <li>Updated the transceiver specification for Cyclone V ST from 5 Gbps to 6.144 Gbps: <ul> <li>Device Variants for the Cyclone V Device Family table</li> <li>Sample Ordering Code and Available Options for Cyclone V ST Devices figure</li> <li>Maximum Resource Counts for Cyclone V ST Devices</li> </ul> </li> <li>Updated Maximum Resource Counts for Cyclone V GX Devices table for Cyclone V GX G3 devices. <ul> <li>Logic elements (LE) (K): Updated from 35.7 to 35.5</li> <li>Variable-precision DSP block: Updated from 51 to 57</li> <li>18 × 18 multiplier: Updated from 102 to 114</li> </ul> </li> <li>Updated Number of Multipliers in Cyclone V Devices table for Cyclone V GX G3 devices. <ul> <li>Variableprecision DSP Block: Updated from 51 to 57</li> <li>9 × 9 Multiplier: Updated from 153 to 171</li> <li>18 × 18 Multiplier: Updated from 102 to 114</li> <li>27 × 27 Multiplier: Updated from 51 to 57</li> <li>18 × 18 Multiplier Adder Mode: Updated from 51 to 57</li> <li>18 × 18 Multiplier Adder Summed with 36 bit Input: Updated from 51 to 57</li> <li>18 × 18 Multiplier Adder Summed with 36 bit Input: Updated from 51 to 57</li> <li>M10K RAM bit (Kb): Updated from 1,190 to 1,350</li> <li>MLAB block: Updated from 255 to 291</li> <li>MLAB RAM bit (Kb): Updated from 159 to 181</li> </ul> </li> </ul> |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | October 2014 | 2014.10.06 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



| Cyclone V SE and SX devices.           December 2013         2013.12.26         Corrected single or dual-core ARM Cortex-A9 MPCore processor-up to 925 Mitz from 800 Mitz.           Removed "Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migration tables.         Removed the note "The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os. In the Maximum Resources Counts table for Cyclone V E and SE.           Added leaded package options.         Removed the note "The number of PLLs includes guerant.           Updated Timbedded Hard IPs for Cyclone V GT devices to indicate Maximum 2 hard PCIe and 2 hard memory controllers.         Addeel deaded package options.           Removed the note "The number of PLLs includes gueran-purpose fractional PLLs and transceiver fractional PLLs." for all PLLs in the Maximum Resource Counts table.         Corrected max LVDS counts for transmitter and receiver for Cyclone V E A5 device from 34 to 50.           Corrected variable-precision DSP block, 27 x 27 multiplier, 18 x 18 multiplier adder summed with 36 bit input for Cyclone V SE devices from 116 to 150.         Corrected VAS and VAS are validated and VA as well as SX C2 and C4 devices from 35 to 32.           Corrected VDS transmitter for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 32.         Corrected VAS from 35 to 32.           Corrected VADI is supported through the soft PCS in the PCS features for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 32.         Corrected VADI is supported through the soft PCS in the PCS features for Cyclone V SE A2 and A4 a | Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MHz from 800 MHz.         Removed "Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migration tables.         Removed the note "The number of GPI05 does not include transceiver I/Os. In the Quartus II software, the number of user /Os includes transceiver I/Os. The GPI05 in the Maximum Resource Counts table for Cyclone V E and SE.         • Added limk to Altera Product Selector for each device variant.         • Updated Embedded Hard IPs for Cyclone V GT devices to indicate Maximum 2 hard PCI2 and 2 hard memory controllers.         • Added leaded package options.         • Removed the note. "The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs." for all PLLs in the Maximum Resource Counts table.         • Corrected max LVDS counts for transmitter and receiver for Cyclone V E AS device from 14 to 120.         • Corrected max LVDS counts for transmitter and receiver for Cyclone V E AS devices from 31 to 120.         • Corrected 18 x 18 multiplier of Cyclone V SE devices from 116 to 168.         • Corrected 1VDS transmitter for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 31 to 32.         • Corrected 1VDS reavers for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 31 to 32.         • Corrected 1VDS reavers from May Cycle SE A3 and A4 as well as SX C2 and C4 devices from 31 to 32.         • Corrected AVLDI is supported through the soft PCS in the PCS features for Cyclone V.         • Added the DDR3 SDRAM for the maximum frequency's soft controller and the minimum frequency from 300 to 303 for vollege 1.35V.                                                                                              | July 2014     | 2014.07.07 | Updated the I/O vertical migration figure to clarify the migration capability of Cyclone V SE and SX devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| <ul> <li>Corrected 18 x 18 multiplier for Cyclone V SE devices from 116 to 168.</li> <li>Corrected 9 x 9 multiplier for Cyclone V SE devices from 174 to 252.</li> <li>Corrected LVDS transmitter for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 31 to 32.</li> <li>Corrected LVDS receiver for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 37.</li> <li>Corrected transceiver speed grade for Cyclone V ST devices ordering code from 4 to 5.</li> <li>Updated the DDR3 SDRAM for the maximum frequency's soft controller and the minimum frequency from 300 to 303 for voltage 1.35V.</li> <li>Added links to Altera's External Memory Spec Estimator tool to the topics listing the external memory interface performance.</li> <li>Corrected XAUI is supported through the soft PCS in the PCS features for Cyclone V.</li> <li>Added links to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topics for easy reference.</li> <li>Corrected the Supporting Feature in Table 1 of Increased bandwidth capacity to '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interface to '6.144 Gbps'.</li> <li>Updated Description in Table 3 of Cyclone V GT to '6.144 Gbps'.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> <li>Updated He package plan with M383 for the Cyclone V E device.</li> <li>Removed the M301 and M383 packages from the Cyclone V GX C4 device</li> <li>Updated the GPI0 count to '129' for the M301 package of the Cyclone V</li> </ul>          | December 2013 | 2013.12.26 | <ul> <li>Corrected single or dual-core ARM Cortex-A9 MPCore processor-up to 925 MHz from 800 MHz.</li> <li>Removed "Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migration tables.</li> <li>Removed the note "The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os." for GPIOs in the Maximum Resource Counts table for Cyclone V E and SE.</li> <li>Added link to Altera Product Selector for each device variant.</li> <li>Updated Embedded Hard IPs for Cyclone V GT devices to indicate Maximum 2 hard PCIe and 2 hard memory controllers.</li> <li>Added leaded package options.</li> <li>Removed the note "The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs." for all PLLs in the Maximum Resource Counts table.</li> <li>Corrected max LVDS counts for transmitter and receiver for Cyclone V E A9 device from 140 to 120.</li> <li>Corrected variable-precision DSP block, 27 x 27 multiplier, 18 x 18 multiplier adder mode and 18 x 18 multiplier adder summed with 36 bit</li> </ul> |
| <ul> <li>May 2013</li> <li>2013.05.06</li> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topics for easy reference.</li> <li>Corrected the title to the PCIe hard IP topic. Cyclone V devices support only PCIe Gen1 and Gen2.</li> <li>Updated Supporting Feature in Table 1 of Increased bandwidth capacity to '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interface to '6.144 Gbps'.</li> <li>Updated Description in Table 3 of Cyclone V GT to '6.144 Gbps'.</li> <li>Updated the M386 package to M383 for Figure 1, Figure 2 and Figure 3.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> <li>Updated the m301 and M383 packages from the Cyclone V GX C4 device</li> <li>Updated the GPIO count to '129' for the M301 package of the Cyclone V</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |            | <ul> <li>Corrected 18 x 18 multiplier for Cyclone V SE devices from 116 to 168.</li> <li>Corrected 9 x 9 multiplier for Cyclone V SE devices from 174 to 252.</li> <li>Corrected LVDS transmitter for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 31 to 32.</li> <li>Corrected LVDS receiver for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 37.</li> <li>Corrected transceiver speed grade for Cyclone V ST devices ordering code from 4 to 5.</li> <li>Updated the DDR3 SDRAM for the maximum frequency's soft controller and the minimum frequency from 300 to 303 for voltage 1.35V.</li> <li>Added links to Altera's External Memory Spec Estimator tool to the topics listing the external memory interface performance.</li> <li>Corrected XAUI is supported through the soft PCS in the PCS features for Cyclone V.</li> </ul>                                                                                                                                                                                                                                                                                                  |
| Updated 5 Gbps to '6.144 Gbps' forCyclone V GT device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | May 2013      | 2013.05.06 | <ul> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topics for easy reference.</li> <li>Corrected the title to the PCIe hard IP topic. Cyclone V devices support only PCIe Gen1 and Gen2.</li> <li>Updated Supporting Feature in Table 1 of Increased bandwidth capacity to '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interface to '6.144 Gbps'.</li> <li>Updated Description in Table 3 of Cyclone V GT to '6.144 Gbps'.</li> <li>Updated the M386 package to M383 for Figure 1, Figure 2 and Figure 3.</li> <li>Updated Figure 2 and Figure 3 for Transceiver Count by adding 'F : 4'.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> <li>Updated the M301 and M383 packages from the Cyclone V GX C4 device.</li> <li>Updated the GPIO count to '129' for the M301 package of the Cyclone V GX C5 device.</li> </ul>                                                                                                                                                |