Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 56480 | | Number of Logic Elements/Cells | 149500 | | Total RAM Bits | 7880704 | | Number of I/O | 240 | | Number of Gates | - | | Voltage - Supply | 1.07V ~ 1.13V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 484-BGA | | Supplier Device Package | 484-FBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5cgxfc7c6f23c6n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Cyclone V Device Overview** The Cyclone<sup>®</sup> V devices are designed to simultaneously accommodate the shrinking power consumption, cost, and time-to-market requirements; and the increasing bandwidth requirements for high-volume and cost-sensitive applications. Enhanced with integrated transceivers and hard memory controllers, the Cyclone V devices are suitable for applications in the industrial, wireless and wireline, military, and automotive markets. #### **Related Information** Cyclone V Device Handbook: Known Issues Lists the planned updates to the Cyclone V Device Handbook chapters. ### **Key Advantages of Cyclone V Devices** Table 1. Key Advantages of the Cyclone V Device Family | Advantage | Supporting Feature | |-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Lower power consumption | Built on TSMC's 28 nm low-power (28LP) process technology and includes an abundance of hard intellectual property (IP) blocks Up to 40% lower power consumption than the previous generation device | | Improved logic integration and differentiation capabilities | <ul> <li>8-input adaptive logic module (ALM)</li> <li>Up to 13.59 megabits (Mb) of embedded memory</li> <li>Variable-precision digital signal processing (DSP) blocks</li> </ul> | | Increased bandwidth capacity | <ul> <li>3.125 gigabits per second (Gbps) and 6.144 Gbps transceivers</li> <li>Hard memory controllers</li> </ul> | | Hard processor system (HPS)<br>with integrated Arm* Cortex*-A9<br>MPCore* processor | <ul> <li>Tight integration of a dual-core Arm Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Cyclone V system-on-a-chip (SoC)</li> <li>Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric</li> </ul> | | Lowest system cost | <ul> <li>Requires only two core voltages to operate</li> <li>Available in low-cost wirebond packaging</li> <li>Includes innovative features such as Configuration via Protocol (CvP) and partial reconfiguration</li> </ul> | # **Summary of Cyclone V Features** Table 2. **Summary of Features for Cyclone V Devices** | Feature | | Description | | | | | |---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Technology | <ul><li>TSMC's 28-nm low-p</li><li>1.1 V core voltage</li></ul> | ower (28LP) process technology | | | | | | Packaging | Multiple device densi<br>different device densi | <ul> <li>Wirebond low-halogen packages</li> <li>Multiple device densities with compatible package footprints for seamless migration between different device densities</li> <li>RoHS-compliant and leaded<sup>(1)</sup>options</li> </ul> | | | | | | High-performance<br>FPGA fabric | Enhanced 8-input ALM v | vith four registers | | | | | | Internal memory<br>blocks | , | (b) memory blocks with soft error correction code (ECC) block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% memory | | | | | | Embedded Hard IP<br>blocks | Variable-precision DSP | <ul> <li>Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block</li> <li>64-bit accumulator and cascade</li> <li>Embedded internal coefficient memory</li> <li>Preadder/subtractor for improved efficiency</li> </ul> | | | | | | | Memory controller | DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support | | | | | | | Embedded transceiver I/O | PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port | | | | | | Clock networks | , , , | ll clock network<br>d peripheral clock networks<br>are not used can be powered down to reduce dynamic power | | | | | | Phase-locked loops<br>(PLLs) | Precision clock synth Integer mode and fra | esis, clock delay compensation, and zero delay buffering (ZDB) actional mode | | | | | | FPGA General-purpose I/Os (GPIOs) | 400 MHz/800 Mbps 6 On-chip termination | cond (Mbps) LVDS receiver and 840 Mbps LVDS transmitter external memory interface (OCT) p to 16 mA drive strength | | | | | | Low-power high-speed serial interface | Transmit pre-emphase | Sbps integrated transceiver speed sis and receiver equalization infiguration of individual channels | | | | | | HPS<br>(Cyclone V SE, SX,<br>and ST devices only) | <ul> <li>Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing</li> <li>Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I<sup>2</sup>C interface, and up to 85 HPS GPIO interfaces</li> <li>System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers</li> </ul> | | | | | | | | On-chip RAM and bo | | | | | | | | | continued | | | | | <sup>(1)</sup> Contact Intel for availability. | Feature | Description | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <ul> <li>HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa</li> <li>FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller</li> <li>Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage</li> </ul> | | Configuration | <ul> <li>Tamper protection—comprehensive design protection to protect your valuable IP investments</li> <li>Enhanced advanced encryption standard (AES) design security features</li> <li>CvP</li> <li>Dynamic reconfiguration of the FPGA</li> <li>Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options</li> <li>Internal scrubbing (2)</li> <li>Partial reconfiguration (3)</li> </ul> | ## **Cyclone V Device Variants and Packages** Table 3. Device Variants for the Cyclone V Device Family | Variant | Description | |--------------|----------------------------------------------------------------------------------------------------------------------| | Cyclone V E | Optimized for the lowest system cost and power requirement for a wide spectrum of general logic and DSP applications | | Cyclone V GX | Optimized for the lowest cost and power requirement for 614 Mbps to 3.125 Gbps transceiver applications | | Cyclone V GT | The FPGA industry's lowest cost and lowest power requirement for 6.144 Gbps transceiver applications | | Cyclone V SE | SoC with integrated Arm-based HPS | | Cyclone V SX | SoC with integrated Arm-based HPS and 3.125 Gbps transceivers | | Cyclone V ST | SoC with integrated Arm-based HPS and 6.144 Gbps transceivers | ### **Cyclone V E** This section provides the available options, maximum resource counts, and package plan for the Cyclone V E devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Product Selector Guide. #### **Related Information** Product Selector Guide Provides the latest information about Intel products. <sup>(2)</sup> The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. <sup>(3)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel® sales representatives. #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ### **Package Plan** **Table 5.** Package Plan for Cyclone V E Devices | Member<br>Code | M383<br>(13 mm) | M484<br>(15 mm) | U324<br>(15 mm) | F256<br>(17 mm) | U484<br>(19 mm) | F484<br>(23 mm) | F672<br>(27 mm) | F896<br>(31 mm) | |----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | | GPIO | A2 | 223 | _ | 176 | 128 | 224 | 224 | _ | _ | | A4 | 223 | _ | 176 | 128 | 224 | 224 | _ | _ | | A5 | 175 | _ | _ | _ | 224 | 240 | _ | _ | | A7 | _ | 240 | _ | _ | 240 | 240 | 336 | 480 | | A9 | _ | _ | _ | _ | 240 | 224 | 336 | 480 | # **Cyclone V GX** This section provides the available options, maximum resource counts, and package plan for the Cyclone V GX devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*. ### **Related Information** **Product Selector Guide** Provides the latest information about Intel products. #### CV-51001 | 2018.05.07 | Resource | | Member Code | | | | | |------------------------|--|-------------|-----|-----|--|--| | | | D5 | D7 | D9 | | | | Receiver | | 84 | 120 | 140 | | | | PCIe Hard IP Block | | 2 | 2 | 2 | | | | Hard Memory Controller | | 2 | 2 | 2 | | | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ### **Package Plan** ### **Table 9.** Package Plan for Cyclone V GT Devices Transceiver counts shown are for transceiver $\leq 5$ Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone V Device Handbook Volume 2: Transceivers. | Member<br>Code | M301<br>(11 mm) | | | | M484 U484 (15 mm) (19 mm) | | | | |----------------|-----------------|------|------|------|---------------------------|------|------|------| | | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | | D5 | 129 | 4 | 175 | 6 | _ | _ | 224 | 6 | | D7 | _ | _ | _ | _ | 240 | 3 | 240 | 6 | | D9 | _ | _ | _ | _ | _ | _ | 240 | 5 | | Member<br>Code | F484<br>(23 mm) | | | | F896<br>(31 mm) | | F1152<br>(35 mm) | | |----------------|-----------------|------|------|-------|-----------------|-------------------|------------------|-------------------| | | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | | D5 | 240 | 6 | 336 | 6 | _ | - | _ | _ | | D7 | 240 | 6 | 336 | 9 (6) | 480 | 9 (6) | _ | _ | | D9 | 224 | 6 | 336 | 9 (6) | 480 | 12 <sup>(7)</sup> | 560 | 12 <sup>(7)</sup> | ### **Related Information** 6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers Provides more information about 6 Gbps transceiver channel count. <sup>(6)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels. <sup>&</sup>lt;sup>(7)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to eight full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels. ### **Cyclone V SX** This section provides the available options, maximum resource counts, and package plan for the Cyclone V SX devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*. #### **Related Information** #### **Product Selector Guide** Provides the latest information about Intel products. #### **Available Options** ### Figure 5. Sample Ordering Code and Available Options for Cyclone V SX Devices The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. Cyclone V SE and SX low-power devices (L power option) offer 30% static power reduction for devices with 25K LE and 40K LE, and 20% static power reduction for devices with 85K LE and 110K LE. #### **Maximum Resources** **Table 12.** Maximum Resource Counts for Cyclone V SX Devices | Reso | urce | Member Code | | | | | | |----------------------|----------|-------------|--------|---------|-----------|--|--| | | | C2 | C4 | C5 | C6 | | | | Logic Elements (LE) | (K) | 25 | 40 | 85 | 110 | | | | ALM | | 9,430 | 15,880 | 32,070 | 41,910 | | | | Register | Register | | 60,376 | 128,300 | 166,036 | | | | Memory (Kb) | M10K | 1,400 | 2,700 | 3,970 | 5,570 | | | | | MLAB | 138 | 231 | 480 | 621 | | | | Variable-precision D | SP Block | 36 | 84 | 87 | 112 | | | | 18 x 18 Multiplier | | 72 | 168 | 174 | 224 | | | | FPGA PLL | | 5 | 5 | 6 | 6 | | | | | | | | | continued | | | | Resource | | Member Code | | | | | | |-----------------------------|--------------------------|-------------|-----------|------------------|------------------|--|--| | | | C2 | C4 | C5 | C6 | | | | HPS PLL | HPS PLL | | 3 | 3 | 3 | | | | 3 Gbps Transceive | r | 6 | 6 | 9 | 9 | | | | FPGA GPIO (8) | FPGA GPIO <sup>(8)</sup> | | 145 | 288 | 288 | | | | HPS I/O | HPS I/O | | 181 | 181 | 181 | | | | LVDS | Transmitter | 32 | 32 | 72 | 72 | | | | | Receiver | 37 | 37 | 72 | 72 | | | | PCIe Hard IP Block | < | 2 | 2 | 2 <sup>(9)</sup> | 2 <sup>(9)</sup> | | | | FPGA Hard Memory Controller | | 1 | 1 | 1 | 1 | | | | HPS Hard Memory Controller | | 1 | 1 | 1 | 1 | | | | Arm Cortex-A9 MF | Core Processor | Dual-core | Dual-core | Dual-core | Dual-core | | | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ### **Package Plan** **Table 13.** Package Plan for Cyclone V SX Devices The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os. | Member Code | U672<br>(23 mm) | | | F896<br>(31 mm) | | | |-------------|-----------------|---------|------|-----------------|---------|------| | | FPGA GPIO | HPS I/O | XCVR | FPGA GPIO | HPS I/O | XCVR | | C2 | 145 | 181 | 6 | _ | _ | _ | | C4 | 145 | 181 | 6 | _ | _ | _ | | C5 | 145 | 181 | 6 | 288 | 181 | 9 | | C6 | 145 | 181 | 6 | 288 | 181 | 9 | ### **Cyclone V ST** This section provides the available options, maximum resource counts, and package plan for the Cyclone V ST devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*. <sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(9) 1</sup> PCIe Hard IP Block in U672 package. #### **Related Information** #### **Product Selector Guide** Provides the latest information about Intel products. ### **Available Options** Figure 6. Sample Ordering Code and Available Options for Cyclone V ST Devices ### **Maximum Resources** **Table 14.** Maximum Resource Counts for Cyclone V ST Devices | Resource | | Member Code | | | |------------------------------|---------------------|-------------|-----------|--| | | | D5 | D6 | | | Logic Elements (LE) (K) | | 85 | 110 | | | ALM | | 32,070 | 41,910 | | | Register | | 128,300 | 166,036 | | | Memory (Kb) | M10K | 3,970 | 5,570 | | | | MLAB | 480 | 621 | | | Variable-precision DSP Block | | 87 | 112 | | | 18 x 18 Multiplier | | 174 | 224 | | | FPGA PLL | | 6 | 6 | | | HPS PLL | | 3 | 3 | | | 6.144 Gbps Transceiver | 44 Gbps Transceiver | | 9 | | | FPGA GPIO <sup>(10)</sup> | | 288 | 288 | | | HPS I/O | | 181 | 181 | | | LVDS | Transmitter | 72 | 72 | | | | | | continued | | <sup>(10)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. ### I/O Vertical Migration for Cyclone V Devices ### Figure 7. Vertical Migration Capability Across Cyclone V Device Packages and Densities The arrows indicate the vertical migration paths. The devices included in each vertical migration path are shaded. You can also migrate your design across device densities in the same package option if the devices have the same dedicated pins, configuration pins, and power pins. You can achieve the vertical migration shaded in red if you use only up to 175 GPIOs for the M383 package, and 138 GPIOs for the U672 package. These migration paths are not shown in the Intel Quartus Prime software Pin Migration View. Note: To verify the pin migration compatibility, use the Pin Migration View window in the Intel Quartus Prime software Pin Planner. # **Adaptive Logic Module** Cyclone V devices use a 28 nm ALM as the basic building block of the logic fabric. The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations. Figure 8. ALM for Cyclone V Devices You can configure up to 25% of the ALMs in the Cyclone V devices as distributed memory using MLABs. #### **Related Information** Embedded Memory Capacity in Cyclone V Devices on page 21 Lists the embedded memory capacity for each device. ### **Variable-Precision DSP Block** Cyclone V devices feature a variable-precision DSP block that supports these features: - Configurable to support signal processing precisions ranging from 9 x 9, 18 x 18 and 27 x 27 bits natively - A 64-bit accumulator - A hard preadder that is available in both 18- and 27-bit modes - Cascaded output adders for efficient systolic finite impulse response (FIR) filters - Internal coefficient register banks, 8 deep, for each multiplier in 18- or 27-bit mode - Fully independent multiplier operation - A second accumulator feedback register to accommodate complex multiplyaccumulate functions - Fully independent Efficient support for single-precision floating point arithmetic - The inferability of all modes by the Intel Quartus Prime design software Table 16. Variable-Precision DSP Block Configurations for Cyclone V Devices | Usage Example | Multiplier Size (Bit) | DSP Block Resource | |---------------------------------------------------------|-----------------------------|--------------------| | Low precision fixed point for video applications | Three 9 x 9 | 1 | | Medium precision fixed point in FIR filters | Two 18 x 18 | 1 | | FIR filters and general DSP usage | Two 18 x 18 with accumulate | 1 | | High precision fixed- or floating-point implementations | One 27 x 27 with accumulate | 1 | You can configure each DSP block during compilation as independent three 9 $\times$ 9, two 18 $\times$ 18, or one 27 $\times$ 27 multipliers. With a dedicated 64 bit cascade bus, you can cascade multiple variable-precision DSP blocks to implement even higher precision DSP functions efficiently. **Table 17.** Number of Multipliers in Cyclone V Devices The table lists the variable-precision DSP resources by bit precision for each Cyclone V device. | | Member<br>Code | Variable-<br>precision | Independent Input and Output<br>Multiplications Operator | | | 18 x 18<br>Multiplier | 18 x 18<br>Multiplier | |--------------|----------------|------------------------|----------------------------------------------------------|-----------------------|------------|-----------------------------------------|-----------------------| | | DSP Block | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier | 27 x 27<br>Multiplier | Adder Mode | Adder<br>Summed<br>with 36 bit<br>Input | | | Cyclone V E | A2 | 25 | 75 | 50 | 25 | 25 | 25 | | | A4 | 66 | 198 | 132 | 66 | 66 | 66 | | | A5 | 150 | 450 | 300 | 150 | 150 | 150 | | | A7 | 156 | 468 | 312 | 156 | 156 | 156 | | | A9 | 342 | 1,026 | 684 | 342 | 342 | 342 | | Cyclone V | C3 | 57 | 171 | 114 | 57 | 57 | 57 | | GX | C4 | 70 | 210 | 140 | 70 | 70 | 70 | | | C5 | 150 | 450 | 300 | 150 | 150 | 150 | | | C7 | 156 | 468 | 312 | 156 | 156 | 156 | | | C9 | 342 | 1,026 | 684 | 342 | 342 | 342 | | Cyclone V GT | D5 | 150 | 450 | 300 | 150 | 150 | 150 | | | D7 | 156 | 468 | 312 | 156 | 156 | 156 | | | D9 | 342 | 1,026 | 684 | 342 | 342 | 342 | | Cyclone V SE | A2 | 36 | 108 | 72 | 36 | 36 | 36 | | | A4 | 84 | 252 | 168 | 84 | 84 | 84 | | | A5 | 87 | 261 | 174 | 87 | 87 | 87 | | | A6 | 112 | 336 | 224 | 112 | 112 | 112 | | Cyclone V SX | C2 | 36 | 108 | 72 | 36 | 36 | 36 | | | C4 | 84 | 252 | 168 | 84 | 84 | 84 | | | C5 | 87 | 261 | 174 | 87 | 87 | 87 | | | | | | | | | continued | #### **PLL Features** The PLLs in the Cyclone V devices support the following features: - Frequency synthesis - On-chip clock deskew - Jitter attenuation - Programmable output clock duty cycles - PLL cascading - Reference clock switchover - Programmable bandwidth - User-mode reconfiguration of PLLs - Low power mode for each fractional PLL - · Dynamic phase shift - Direct, source synchronous, zero delay buffer, external feedback, and LVDS compensation modes #### **Fractional PLL** In addition to integer PLLs, the Cyclone V devices use a fractional PLL architecture. The devices have up to eight PLLs, each with nine output counters. You can use the output counters to reduce PLL usage in two ways: - Reduce the number of oscillators that are required on your board by using fractional PLLs - Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source If you use the fractional PLL mode, you can use the PLLs for precision fractional-N frequency synthesis—removing the need for off-chip reference clock sources in your design. The transceiver fractional PLLs that are not used by the transceiver I/Os can be used as general purpose fractional PLLs by the FPGA fabric. # FPGA General Purpose I/O Cyclone V devices offer highly configurable GPIOs. The following list describes the features of the GPIOs: - Programmable bus hold and weak pull-up - $\bullet$ LVDS output buffer with programmable differential output voltage (V $_{\text{OD}}$ ) and programmable pre-emphasis - $\bullet$ On-chip parallel termination (R $_{T}$ OCT) for all I/O banks with OCT calibration to limit the termination impedance variation - On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity - Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture ### PCIe Gen1 and Gen2 Hard IP Cyclone V GX, GT, SX, and ST devices contain PCIe hard IP that is designed for performance and ease-of-use. The PCIe hard IP consists of the MAC, data link, and transaction layers. The PCIe hard IP supports PCIe Gen2 and Gen1 end point and root port for up to x4 lane configuration. The PCIe Gen2 x4 support is PCIe-compatible. The PCIe endpoint support includes multifunction support for up to eight functions, as shown in the following figure. The integrated multifunction support reduces the FPGA logic requirements by up to 20,000 LEs for PCIe designs that require multiple peripherals. Figure 9. PCIe Multifunction for Cyclone V Devices The Cyclone V PCIe hard IP operates independently from the core logic. This independent operation allows the PCIe link to wake up and complete link training in less than 100 ms while the Cyclone V device completes loading the programming file for the rest of the device. In addition, the PCIe hard IP in the Cyclone V device provides improved end-to-end datapath protection using ECC. # **External Memory Interface** This section provides an overview of the external memory interface in Cyclone V devices. ### **Hard and Soft Memory Controllers** Cyclone V devices support up to two hard memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices. Each controller supports 8 to 32 bit components of up to 4 gigabits (Gb) in density with two chip selects and optional ECC. For the Cyclone V SoC devices, an additional hard memory controller in the HPS supports DDR3, DDR2, and LPDDR2 SDRAM devices. All Cyclone V devices support soft memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices for maximum flexibility. Figure 10. Device Chip Overview for Cyclone V GX and GT Devices The figure shows a Cyclone V FPGA with transceivers. Different Cyclone V devices may have a different floorplans than the one shown here. ### **PMA Features** To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip—ensuring optimal signal integrity. For the transceivers, you can use the channel PLL of an unused receiver PMA as an additional transmit PLL. Table 22. PMA Features of the Transceivers in Cyclone V Devices | Features | Capability | | |-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--| | Backplane support | Driving capability up to 6.144 Gbps | | | PLL-based clock recovery | Superior jitter tolerance | | | Programmable deserialization and word alignment | Flexible deserialization width and configurable word alignment pattern | | | Equalization and pre-emphasis | <ul> <li>Up to 14.37 dB of pre-emphasis and up to 4.7 dB of equalization</li> <li>No decision feedback equalizer (DFE)</li> </ul> | | | Ring oscillator transmit PLLs | 614 Mbps to 6.144 Gbps | | | Input reference clock range | 20 MHz to 400 MHz | | | Transceiver dynamic reconfiguration | Allows the reconfiguration of a single channel without affecting the operation of other channels | | | PCS Support | Data Rates<br>(Gbps) | Transmitter Data Path Feature | Receiver Data Path Feature | |---------------------------------|----------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Serial ATA Gen1 and Gen2 | 1.5 and 3.0 | Custom PHY IP core with preset feature Electrical idle | Custom PHY IP core with preset feature Signal detect Wider spread of asynchronous SSC | | CPRI 4.1 <sup>(16)</sup> | 0.6144 to 6.144 | Dedicated deterministic latency PHY IP core | Dedicated deterministic latency PHY IP core | | OBSAI RP3 | 0.768 to 3.072 | Transmitter (TX) manual bit-slip<br>mode | Receiver (RX) deterministic latency state machine | | V-by-One HS | Up to 3.75 | Custom PHY IP core | Custom PHY IP core | | DisplayPort 1.2 <sup>(17)</sup> | 1.62 and 2.7 | | Wider spread of asynchronous SSC | ### **SoC with HPS** Each SoC combines an FPGA fabric and an HPS in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways: - Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor - Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard - Extends the product life and revenue through in-field hardware and software updates ### **HPS Features** The HPS consists of a dual-core Arm Cortex-A9 MPCore processor, a rich set of peripherals, and a shared multiport SDRAM memory controller, as shown in the following figure. <sup>(16)</sup> High-voltage output mode (1000-BASE-CX) is not supported. <sup>(17)</sup> Pending characterization. Figure 11. HPS with Dual-Core Arm Cortex-A9 MPCore Processor ### **System Peripherals and Debug Access Port** Each Ethernet MAC, USB OTG, NAND flash controller, and SD/MMC controller module has an integrated DMA controller. For modules without an integrated DMA controller, an additional DMA controller module provides up to eight channels of high-bandwidth data transfers. Peripherals that communicate off-chip are multiplexed with other peripherals at the HPS pin level. This allows you to choose which peripherals to interface with other devices on your PCB. The debug access port provides interfaces to industry standard JTAG debug probes and supports Arm CoreSight debug and core traces to facilitate software development. #### **HPS-FPGA AXI Bridges** The HPS-FPGA bridges, which support the Advanced Microcontroller Bus Architecture (AMBA®) Advanced eXtensible Interface (AXI™) specifications, consist of the following bridges: - FPGA-to-HPS AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the FPGA fabric to issue transactions to slaves in the HPS. - HPS-to-FPGA AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the HPS to issue transactions to slaves in the FPGA fabric. - Lightweight HPS-to-FPGA AXI bridge—a lower latency 32 bit width bus that allows the HPS to issue transactions to slaves in the FPGA fabric. This bridge is primarily used for control and status register (CSR) accesses to peripherals in the FPGA fabric. The HPS-FPGA AXI bridges allow masters in the FPGA fabric to communicate with slaves in the HPS logic, and vice versa. For example, the HPS-to-FPGA AXI bridge allows you to share memories instantiated in the FPGA fabric with one or both microprocessors in the HPS, while the FPGA-to-HPS AXI bridge allows logic in the FPGA fabric to access the memory and peripherals in the HPS. Each HPS-FPGA bridge also provides asynchronous clock crossing for data transferred between the FPGA fabric and the HPS. ### **HPS SDRAM Controller Subsystem** The HPS SDRAM controller subsystem contains a multiport SDRAM controller and DDR PHY that are shared between the FPGA fabric (through the FPGA-to-HPS SDRAM interface), the level 2 (L2) cache, and the level 3 (L3) system interconnect. The FPGA-to-HPS SDRAM interface supports AMBA AXI and Avalon® Memory-Mapped (Avalon-MM) interface standards, and provides up to six individual ports for access by masters implemented in the FPGA fabric. To maximize memory performance, the SDRAM controller subsystem supports command and data reordering, deficit round-robin arbitration with aging, and high-priority bypass features. The SDRAM controller subsystem supports DDR2, DDR3, or LPDDR2 devices up to 4 Gb in density operating at up to 400 MHz (800 Mbps data rate). ### **FPGA Configuration and Processor Booting** The FPGA fabric and HPS in the SoC are powered independently. You can reduce the clock frequencies or gate the clocks to reduce dynamic power, or shut down the entire FPGA fabric to reduce total system power. You can configure the FPGA fabric and boot the HPS independently, in any order, providing you with more design flexibility: - You can boot the HPS independently. After the HPS is running, the HPS can fully or partially reconfigure the FPGA fabric at any time under software control. The HPS can also configure other FPGAs on the board through the FPGA configuration controller. - You can power up both the HPS and the FPGA fabric together, configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric. CV-51001 | 2018.05.07 Note: Although the FPGA fabric and HPS are on separate power domains, the HPS must remain powered up during operation while the FPGA fabric can be powered up or down as required. #### **Related Information** Cyclone V Device Family Pin Connection Guidelines Provides detailed information about power supply pin connection guidelines and power regulator sharing. ### **Hardware and Software Development** For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer (Standard) system integration tool in the Intel Quartus Prime software. For software development, the Arm-based SoC devices inherit the rich software development ecosystem available for the Arm Cortex-A9 MPCore processor. The software development process for Intel SoCs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux, VxWorks<sup>®</sup>, and other operating systems is available for the SoCs. For more information on the operating systems support availability, contact the Intel sales team. You can begin device-specific firmware and software development on the Intel SoC Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board that runs on a PC. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware. #### **Related Information** International Altera Sales Support Offices ### **Dynamic and Partial Reconfiguration** The Cyclone V devices support dynamic reconfiguration and partial reconfiguration. ### **Dynamic Reconfiguration** The dynamic reconfiguration feature allows you to dynamically change the transceiver data rates, PMA settings, or protocols of a channel, without affecting data transfer on adjacent channels. This feature is ideal for applications that require on-the-fly multiprotocol or multirate support. You can reconfigure the PMA and PCS blocks with dynamic reconfiguration. ### **Partial Reconfiguration** Note: The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. Partial reconfiguration allows you to reconfigure part of the device while other sections of the device remain operational. This capability is important in systems with critical uptime requirements because it allows you to make updates or adjust functionality without disrupting services. ### **Power Management** Leveraging the FPGA architectural features, process technology advancements, and transceivers that are designed for power efficiency, the Cyclone V devices consume less power than previous generation Cyclone FPGAs: - Total device core power consumption—less by up to 40%. - Transceiver channel power consumption—less by up to 50%. Additionally, Cyclone V devices contain several hard IP blocks that reduce logic resources and deliver substantial power savings of up to 25% less power than equivalent soft implementations. # **Document Revision History for Cyclone V Device Overview** | Document<br>Version | Changes | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2018.05.07 | <ul> <li>Added the low power option ("L" suffix) for Cyclone V SE and Cyclone V SX devices in the Sample Ordering Code and Available Options diagrams.</li> <li>Rebranded as Intel.</li> </ul> | | Date | Version | Changes | |---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2017 | 2017.12.18 | Updated ALM resources for Cyclone V E, Cyclone V SE, Cyclone V SX, and Cyclone V ST devices. | | June 2016 | 2016.06.10 | Updated Cyclone V GT speed grade to -7 in Sample Ordering Code and Available Options for Cyclone V GT Devices diagram. | | December 2015 | 2015.12.21 | Added descriptions to package plan tables for Cyclone V GT and ST devices. Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i> . | | June 2015 | 2015.06.12 | Replaced a note to partial reconfiguration feature. Note: The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Altera sales representatives. Updated logic elements (LE) (K) for the following devices: Cyclone V E A7: Updated from 149.5 to 150 Cyclone V GX C3: Updated from 35.5 to 36 Cyclone V GX C7: Updated from 149.7 to 150 Cyclone V GT D7: Updated from 149.5 to 150 Updated MLAB (Kb) in Maximum Resource Counts for Cyclone V GX Devices table as follows: Cyclone V GX C3: Updated from 291 to 182 Cyclone V GX C4: Updated from 678 to 424 Cyclone V GX C5: Updated from 678 to 424 Cyclone V GX C7: Updated from 1,338 to 836 Cyclone V GX C9: Updated from 2,748 to 1,717 | | | 1 | continued | | Date | Version | Changes | |---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | July 2014 | 2014.07.07 | Updated the I/O vertical migration figure to clarify the migration capability of Cyclone V SE and SX devices. | | December 2013 | 2013.12.26 | <ul> <li>Corrected single or dual-core ARM Cortex-A9 MPCore processor-up to 925 MHz from 800 MHz.</li> <li>Removed "Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migration tables.</li> <li>Removed the note "The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os." for GPIOs in the Maximum Resource Counts table for Cyclone V E and SE.</li> <li>Added link to Altera Product Selector for each device variant.</li> <li>Updated Embedded Hard IPs for Cyclone V GT devices to indicate Maximum 2 hard PCIe and 2 hard memory controllers.</li> <li>Added leaded package options.</li> <li>Removed the note "The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs." for all PLLs in the Maximum Resource Counts table.</li> <li>Corrected max LVDS counts for transmitter and receiver for Cyclone V E A5 device from 84 to 60.</li> <li>Corrected max LVDS counts for transmitter and receiver for Cyclone V E A9 device from 140 to 120.</li> <li>Corrected variable-precision DSP block, 27 x 27 multiplier, 18 x 18 multiplier adder mode and 18 x 18 multiplier adder summed with 36 bit input for Cyclone V SE devices from 58 to 84.</li> <li>Corrected 18 x 18 multiplier for Cyclone V SE devices from 174 to 252.</li> <li>Corrected 18 x 18 multiplier for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 31 to 32.</li> <li>Corrected LVDS transmitter for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 37.</li> <li>Corrected transceiver speed grade for Cyclone V ST devices ordering code from 4 to 5.</li> <li>Updated the DDR3 SDRAM for the maximum frequency's soft controller and the minimum frequency from 300 to 303 for voltage 1.35V.</li> <li>Added links to Altera's External Memory Spec Estimator tool to the topics listing the external memory interface performance.</li> <li>Corrected XAUI is supported through the soft PCS in the PCS features for Cyclone V.</li> <li>Ad</li></ul> | | May 2013 | 2013.05.06 | <ul> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topics for easy reference.</li> <li>Corrected the title to the PCIe hard IP topic. Cyclone V devices support only PCIe Gen1 and Gen2.</li> <li>Updated Supporting Feature in Table 1 of Increased bandwidth capacity to '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interface to '6.144 Gbps'.</li> <li>Updated Description in Table 3 of Cyclone V GT to '6.144 Gbps'.</li> <li>Updated the M386 package to M383 for Figure 1, Figure 2 and Figure 3.</li> <li>Updated Figure 2 and Figure 3 for Transceiver Count by adding 'F : 4'.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> <li>Updated the package plan with M383 for the Cyclone V E device.</li> <li>Removed the M301 and M383 packages from the Cyclone V GX C4 device.</li> <li>Updated the GPIO count to '129' for the M301 package of the Cyclone V GX C5 device.</li> <li>Updated 5 Gbps to '6.144 Gbps' forCyclone V GT device.</li> </ul> |