Welcome to **E-XFL.COM** **Embedded - System On Chip (SoC):** The Heart of Modern Embedded Systems Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications. What are **Embedded - System On Chip (SoC)?** **System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central | Details | | |-------------------------|------------------------------------------------------------------------------------| | Product Status | Active | | Architecture | MCU, FPGA | | Core Processor | Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ | | Flash Size | - | | RAM Size | 64KB | | Peripherals | DMA, POR, WDT | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG | | Speed | 600MHz | | Primary Attributes | FPGA - 25K Logic Elements | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 672-FBGA | | Supplier Device Package | 672-UBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5cseba2u23c8n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Contents** | Cyclone | V Device Overview | . 3 | |---------|--------------------------------------------------------|-----| | Ke | ey Advantages of Cyclone V Devices | . 3 | | Su | ummary of Cyclone V Features | .4 | | | vclone V Device Variants and Packages | | | • | Cyclone V E | | | | Cyclone V GX | . 7 | | | Cyclone V GT | | | | Cyclone V SE | | | | Cyclone V SX | | | | Cyclone V ST | | | I/0 | O Vertical Migration for Cyclone V Devices | | | - | daptive Logic Module | | | | riable-Precision DSP Block | | | En | nbedded Memory Blocks | 21 | | | Types of Embedded Memory | | | | Embedded Memory Capacity in Cyclone V Devices | | | | Embedded Memory Configurations | 22 | | Cle | ock Networks and PLL Clock Sources | 22 | | FP | PGA General Purpose I/O | 23 | | PC | CIe Gen1 and Gen2 Hard IP | 24 | | Ex | ternal Memory Interface | 24 | | | Hard and Soft Memory Controllers | | | | External Memory Performance | | | | HPS External Memory Performance | | | Lo | w-Power Serial Transceivers | | | | Transceiver Channels | | | | PMA Features | | | | PCS Features | | | Sc | oC with HPS | | | | HPS Features | | | | FPGA Configuration and Processor Booting | | | | Hardware and Software Development | | | Dy | namic and Partial Reconfiguration | | | | Dynamic Reconfiguration | | | | Partial Reconfiguration | | | | hanced Configuration and Configuration via Protocol | | | | wer Management | | | Do | ocument Revision History for Cyclone V Device Overview | 33 | # **Cyclone V Device Overview** The Cyclone<sup>®</sup> V devices are designed to simultaneously accommodate the shrinking power consumption, cost, and time-to-market requirements; and the increasing bandwidth requirements for high-volume and cost-sensitive applications. Enhanced with integrated transceivers and hard memory controllers, the Cyclone V devices are suitable for applications in the industrial, wireless and wireline, military, and automotive markets. #### **Related Information** Cyclone V Device Handbook: Known Issues Lists the planned updates to the Cyclone V Device Handbook chapters. ## **Key Advantages of Cyclone V Devices** Table 1. Key Advantages of the Cyclone V Device Family | Advantage | Supporting Feature | |-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Lower power consumption | Built on TSMC's 28 nm low-power (28LP) process technology and includes an abundance of hard intellectual property (IP) blocks Up to 40% lower power consumption than the previous generation device | | Improved logic integration and differentiation capabilities | <ul> <li>8-input adaptive logic module (ALM)</li> <li>Up to 13.59 megabits (Mb) of embedded memory</li> <li>Variable-precision digital signal processing (DSP) blocks</li> </ul> | | Increased bandwidth capacity | <ul> <li>3.125 gigabits per second (Gbps) and 6.144 Gbps transceivers</li> <li>Hard memory controllers</li> </ul> | | Hard processor system (HPS)<br>with integrated Arm* Cortex*-A9<br>MPCore* processor | <ul> <li>Tight integration of a dual-core Arm Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Cyclone V system-on-a-chip (SoC)</li> <li>Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric</li> </ul> | | Lowest system cost | <ul> <li>Requires only two core voltages to operate</li> <li>Available in low-cost wirebond packaging</li> <li>Includes innovative features such as Configuration via Protocol (CvP) and partial reconfiguration</li> </ul> | # **Summary of Cyclone V Features** Table 2. **Summary of Features for Cyclone V Devices** | Feature | Description | | | | | | | | |---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Technology | <ul><li>TSMC's 28-nm low-p</li><li>1.1 V core voltage</li></ul> | ower (28LP) process technology | | | | | | | | Packaging | Multiple device densi<br>different device densi | <ul> <li>Wirebond low-halogen packages</li> <li>Multiple device densities with compatible package footprints for seamless migration between different device densities</li> <li>RoHS-compliant and leaded<sup>(1)</sup>options</li> </ul> | | | | | | | | High-performance<br>FPGA fabric | Enhanced 8-input ALM v | vith four registers | | | | | | | | Internal memory<br>blocks | , | (b) memory blocks with soft error correction code (ECC) block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% memory | | | | | | | | Embedded Hard IP<br>blocks | Variable-precision DSP | <ul> <li>Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block</li> <li>64-bit accumulator and cascade</li> <li>Embedded internal coefficient memory</li> <li>Preadder/subtractor for improved efficiency</li> </ul> | | | | | | | | | Memory controller | DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support | | | | | | | | | Embedded transceiver I/O | PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port | | | | | | | | Clock networks | , , , | ll clock network<br>d peripheral clock networks<br>are not used can be powered down to reduce dynamic power | | | | | | | | Phase-locked loops<br>(PLLs) | Precision clock synth Integer mode and fra | esis, clock delay compensation, and zero delay buffering (ZDB) actional mode | | | | | | | | FPGA General-purpose I/Os (GPIOs) | 400 MHz/800 Mbps 6 On-chip termination | cond (Mbps) LVDS receiver and 840 Mbps LVDS transmitter external memory interface (OCT) p to 16 mA drive strength | | | | | | | | Low-power high-speed serial interface | Transmit pre-emphase | Sbps integrated transceiver speed sis and receiver equalization infiguration of individual channels | | | | | | | | HPS<br>(Cyclone V SE, SX,<br>and ST devices only) | <ul> <li>Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing</li> <li>Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I<sup>2</sup>C interface, and up to 85 HPS GPIO interfaces</li> <li>System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers</li> </ul> | | | | | | | | | | On-chip RAM and bo | | | | | | | | | | | continued | | | | | | | <sup>(1)</sup> Contact Intel for availability. | Feature | Description | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage | | Configuration | <ul> <li>Tamper protection—comprehensive design protection to protect your valuable IP investments</li> <li>Enhanced advanced encryption standard (AES) design security features</li> <li>CvP</li> <li>Dynamic reconfiguration of the FPGA</li> <li>Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options</li> <li>Internal scrubbing (2)</li> <li>Partial reconfiguration (3)</li> </ul> | ## **Cyclone V Device Variants and Packages** Table 3. Device Variants for the Cyclone V Device Family | Variant | Description | |--------------|----------------------------------------------------------------------------------------------------------------------| | Cyclone V E | Optimized for the lowest system cost and power requirement for a wide spectrum of general logic and DSP applications | | Cyclone V GX | Optimized for the lowest cost and power requirement for 614 Mbps to 3.125 Gbps transceiver applications | | Cyclone V GT | The FPGA industry's lowest cost and lowest power requirement for 6.144 Gbps transceiver applications | | Cyclone V SE | SoC with integrated Arm-based HPS | | Cyclone V SX | SoC with integrated Arm-based HPS and 3.125 Gbps transceivers | | Cyclone V ST | SoC with integrated Arm-based HPS and 6.144 Gbps transceivers | ## **Cyclone V E** This section provides the available options, maximum resource counts, and package plan for the Cyclone V E devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Product Selector Guide. #### **Related Information** Product Selector Guide Provides the latest information about Intel products. <sup>(2)</sup> The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. <sup>(3)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel® sales representatives. ## **Available Options** #### Figure 1. Sample Ordering Code and Available Options for Cyclone V E Devices The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. ## **Maximum Resources** **Table 4.** Maximum Resource Counts for Cyclone V E Devices | Resource | | | Member Code | | | | | | | |--------------------|--------------|--------|-------------|---------|---------|---------|--|--|--| | | | A2 | A4 | A5 | A7 | А9 | | | | | Logic Elements | (LE) (K) | 25 | 49 | 77 | 150 | 301 | | | | | ALM | | 9,430 | 18,480 | 29,080 | 56,480 | 113,560 | | | | | Register | | 37,736 | 73,920 | 116,320 | 225,920 | 454,240 | | | | | Memory (Kb) | M10K | 1,760 | 3,080 | 4,460 | 6,860 | 12,200 | | | | | | MLAB | 196 | 303 | 424 | 836 | 1,717 | | | | | Variable-precision | on DSP Block | 25 | 66 | 150 | 156 | 342 | | | | | 18 x 18 Multipli | er | 50 | 132 | 300 | 312 | 684 | | | | | PLL | | 4 | 4 | 6 | 7 | 8 | | | | | GPIO | | 224 | 224 240 480 | | 480 | 480 | | | | | LVDS | Transmitter | 56 | 56 | 60 | 120 | 120 | | | | | | Receiver | 56 | 56 | 60 | 120 | 120 | | | | | Hard Memory C | ontroller | 1 | 1 | 2 | 2 | 2 | | | | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ## **Package Plan** **Table 5.** Package Plan for Cyclone V E Devices | Member<br>Code | M383<br>(13 mm) | M484<br>(15 mm) | U324<br>(15 mm) | F256<br>(17 mm) | U484<br>(19 mm) | F484<br>(23 mm) | F672<br>(27 mm) | F896<br>(31 mm) | |----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | | GPIO | A2 | 223 | _ | 176 | 128 | 224 | 224 | _ | _ | | A4 | 223 | _ | 176 | 128 | 224 | 224 | _ | _ | | A5 | 175 | _ | _ | _ | 224 | 240 | _ | _ | | A7 | _ | 240 | _ | _ | 240 | 240 | 336 | 480 | | A9 | _ | _ | _ | _ | 240 | 224 | 336 | 480 | ## **Cyclone V GX** This section provides the available options, maximum resource counts, and package plan for the Cyclone V GX devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*. ## **Related Information** **Product Selector Guide** Provides the latest information about Intel products. | Resource | | Member Code | | | | | | | | |------------------------|-------------|-------------|----|-----------|-----|-----------|--|--|--| | | | С3 | C4 | <b>C5</b> | С7 | <b>C9</b> | | | | | LVDS | Transmitter | 52 | 84 | 84 | 120 | 140 | | | | | | Receiver | 52 | 84 | 84 | 120 | 140 | | | | | PCIe Hard IP Block | | 1 | 2 | 2 | 2 | 2 | | | | | Hard Memory Controller | | 1 | 2 | 2 | 2 | 2 | | | | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ## **Package Plan** **Table 7.** Package Plan for Cyclone V GX Devices | Member<br>Code | M3<br>(11) | | M3<br>(13 i | | M4<br>(15 i | | U3<br>(15 i | | U4<br>(19 i | | |----------------|------------|------|-------------|------|-------------|------|-------------|------|-------------|------| | | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | | C3 | _ | _ | _ | _ | _ | _ | 144 | 3 | 208 | 3 | | C4 | 129 | 4 | 175 | 6 | _ | _ | _ | _ | 224 | 6 | | C5 | 129 | 4 | 175 | 6 | _ | _ | _ | _ | 224 | 6 | | C7 | _ | _ | _ | _ | 240 | 3 | _ | _ | 240 | 6 | | С9 | _ | _ | _ | _ | _ | _ | _ | _ | 240 | 5 | | Member<br>Code | F4:<br>(23 i | | F6<br>(27 I | 72<br>mm) | F896<br>(31 mm) | | F1152<br>(35 mm) | | |----------------|--------------|------|-------------|-----------|-----------------|------|------------------|------| | | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | | C3 | 208 | 3 | _ | _ | _ | _ | _ | _ | | C4 | 240 | 6 | 336 | 6 | _ | _ | _ | _ | | C5 | 240 | 6 | 336 | 6 | _ | _ | _ | _ | | C7 | 240 | 6 | 336 | 9 | 480 | 9 | _ | _ | | C9 | 224 | 6 | 336 | 9 | 480 | 12 | 560 | 12 | ## **Cyclone V GT** This section provides the available options, maximum resource counts, and package plan for the Cyclone V GT devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*. #### **Related Information** Product Selector Guide Provides the latest information about Intel products. | Resource | | Member Code | | | | | | |------------------------|--|-------------|-----|-----|--|--|--| | | | D5 | D7 | D9 | | | | | Receiver | | 84 | 120 | 140 | | | | | PCIe Hard IP Block | | 2 | 2 | 2 | | | | | Hard Memory Controller | | 2 | 2 | 2 | | | | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ## **Package Plan** #### **Table 9.** Package Plan for Cyclone V GT Devices Transceiver counts shown are for transceiver $\leq 5$ Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone V Device Handbook Volume 2: Transceivers. | Member<br>Code | M3<br>(11 i | | M383<br>(13 mm) | | M484<br>(15 mm) | | U484<br>(19 mm) | | |----------------|-------------|------|-----------------|------|-----------------|------|-----------------|------| | | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | | D5 | 129 | 4 | 175 | 6 | _ | _ | 224 | 6 | | D7 | _ | _ | _ | _ | 240 | 3 | 240 | 6 | | D9 | _ | _ | _ | _ | _ | _ | 240 | 5 | | Member<br>Code | F4:<br>(23 i | | F672<br>(27 mm) | | F896<br>(31 mm) | | F1152<br>(35 mm) | | |----------------|--------------|------|-----------------|-------|-----------------|-------------------|------------------|-------------------| | | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | | D5 | 240 | 6 | 336 | 6 | _ | - | _ | _ | | D7 | 240 | 6 | 336 | 9 (6) | 480 | 9 (6) | _ | _ | | D9 | 224 | 6 | 336 | 9 (6) | 480 | 12 <sup>(7)</sup> | 560 | 12 <sup>(7)</sup> | ### **Related Information** 6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers Provides more information about 6 Gbps transceiver channel count. <sup>(6)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels. <sup>&</sup>lt;sup>(7)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to eight full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels. ## **Maximum Resources** Table 10. **Maximum Resource Counts for Cyclone V SE Devices** | Resource | | | Member Code | | | | | | |--------------------------------|-------------|--------------------------|--------------------------|----------------------|----------------------|--|--|--| | | | A2 | A4 | A5 | A6 | | | | | Logic Elements ( | LE) (K) | 25 | 40 | 85 | 110 | | | | | ALM | | 9,430 | 15,880 | 32,070 | 41,910 | | | | | Register | | 37,736 | 60,376 | 128,300 | 166,036 | | | | | Memory (Kb) | M10K | 1,400 | 2,700 | 3,970 | 5,570 | | | | | | MLAB | 138 | 231 | 480 | 621 | | | | | Variable-precisio | n DSP Block | 36 | 84 | 87 | 112 | | | | | 18 x 18 Multiplier | | 72 | 168 | 174 | 224 | | | | | FPGA PLL | | 5 | 5 | 6 | 6 | | | | | HPS PLL | | 3 | 3 | 3 | 3 | | | | | FPGA GPIO | | 145 | 145 | 288 | 288 | | | | | HPS I/O | | 181 | 181 | 181 | 181 | | | | | LVDS | Transmitter | 32 | 32 | 72 | 72 | | | | | Receiver | | 37 | 37 | 72 | 72 | | | | | FPGA Hard Memory Controller | | 1 | 1 | 1 | 1 | | | | | HPS Hard Memory Controller | | 1 | 1 | 1 | 1 | | | | | Arm Cortex-A9 MPCore Processor | | Single- or dual-<br>core | Single- or dual-<br>core | Single- or dual-core | Single- or dual-core | | | | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ## **Package Plan** #### **Package Plan for Cyclone V SE Devices** Table 11. The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os. | Member Code | U484<br>(19 mm) | | U672<br>(23 mm) | | F896<br>(31 mm) | | |-------------|-----------------|---------|-----------------|---------|-----------------|---------| | | FPGA GPIO | HPS I/O | FPGA GPIO | HPS I/O | FPGA GPIO | HPS I/O | | A2 | 66 | 151 | 145 | 181 | _ | _ | | A4 | 66 | 151 | 145 | 181 | _ | _ | | A5 | 66 | 151 | 145 | 181 | 288 | 181 | | A6 | 66 | 151 | 145 | 181 | 288 | 181 | | Resource | | Member Code | | | | | | |-----------------------------|--------------------------|-------------|-----------|------------------|-----------|--|--| | | | C2 | C4 | C5 | C6 | | | | HPS PLL | | 3 | 3 | 3 | 3 | | | | 3 Gbps Transceive | r | 6 | 6 | 9 | 9 | | | | FPGA GPIO (8) | FPGA GPIO <sup>(8)</sup> | | 145 | 288 | 288 | | | | HPS I/O | HPS I/O | | 181 | 181 | 181 | | | | LVDS | Transmitter | 32 | 32 | 72 | 72 | | | | | Receiver | 37 | 37 | 72 | 72 | | | | PCIe Hard IP Block | < | 2 | 2 | 2 <sup>(9)</sup> | 2 (9) | | | | FPGA Hard Memory Controller | | 1 | 1 | 1 | 1 | | | | HPS Hard Memory Controller | | 1 | 1 | 1 | 1 | | | | Arm Cortex-A9 MF | Core Processor | Dual-core | Dual-core | Dual-core | Dual-core | | | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ## **Package Plan** **Table 13.** Package Plan for Cyclone V SX Devices The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os. | Member Code | U672<br>(23 mm) | | | F896<br>(31 mm) | | | |-------------|-----------------|---------|------|-----------------|---------|------| | | FPGA GPIO | HPS I/O | XCVR | FPGA GPIO | HPS I/O | XCVR | | C2 | 145 | 181 | 6 | _ | _ | _ | | C4 | 145 | 181 | 6 | _ | _ | _ | | C5 | 145 | 181 | 6 | 288 | 181 | 9 | | C6 | 145 | 181 | 6 | 288 | 181 | 9 | ## **Cyclone V ST** This section provides the available options, maximum resource counts, and package plan for the Cyclone V ST devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*. <sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(9) 1</sup> PCIe Hard IP Block in U672 package. | Reso | urce | Member Code | | | |-----------------------------|-----------------------------|-------------|-----------|--| | | | D5 | D6 | | | | Receiver | 72 | 72 | | | PCIe Hard IP Block | PCIe Hard IP Block | | 2 | | | FPGA Hard Memory Controller | FPGA Hard Memory Controller | | 1 | | | HPS Hard Memory Controller | | 1 | 1 | | | Arm Cortex-A9 MPCore Proces | sor | Dual-core | Dual-core | | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. #### **Package Plan** ### Table 15. Package Plan for Cyclone V ST Devices - The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os. - Transceiver counts shown are for transceiver ≤5 Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone V Device Handbook Volume 2: Transceivers. | Member Code | F896<br>(31 mm) | | | |-------------|-----------------|---------|--------| | | FPGA GPIO | HPS I/O | XCVR | | D5 | 288 | 181 | 9 (11) | | D6 | 288 | 181 | 9 (11) | #### **Related Information** 6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers Provides more information about 6 Gbps transceiver channel count. <sup>(11)</sup> If you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to seven full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels. ## I/O Vertical Migration for Cyclone V Devices #### Figure 7. Vertical Migration Capability Across Cyclone V Device Packages and Densities The arrows indicate the vertical migration paths. The devices included in each vertical migration path are shaded. You can also migrate your design across device densities in the same package option if the devices have the same dedicated pins, configuration pins, and power pins. You can achieve the vertical migration shaded in red if you use only up to 175 GPIOs for the M383 package, and 138 GPIOs for the U672 package. These migration paths are not shown in the Intel Quartus Prime software Pin Migration View. Note: To verify the pin migration compatibility, use the Pin Migration View window in the Intel Quartus Prime software Pin Planner. # **Adaptive Logic Module** Cyclone V devices use a 28 nm ALM as the basic building block of the logic fabric. The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations. Figure 8. ALM for Cyclone V Devices You can configure up to 25% of the ALMs in the Cyclone V devices as distributed memory using MLABs. #### **Related Information** Embedded Memory Capacity in Cyclone V Devices on page 21 Lists the embedded memory capacity for each device. ## **Variable-Precision DSP Block** Cyclone V devices feature a variable-precision DSP block that supports these features: - Configurable to support signal processing precisions ranging from 9 x 9, 18 x 18 and 27 x 27 bits natively - A 64-bit accumulator - A hard preadder that is available in both 18- and 27-bit modes - Cascaded output adders for efficient systolic finite impulse response (FIR) filters - Internal coefficient register banks, 8 deep, for each multiplier in 18- or 27-bit mode - Fully independent multiplier operation - A second accumulator feedback register to accommodate complex multiplyaccumulate functions - Fully independent Efficient support for single-precision floating point arithmetic - The inferability of all modes by the Intel Quartus Prime design software Table 16. Variable-Precision DSP Block Configurations for Cyclone V Devices | Usage Example | Multiplier Size (Bit) | DSP Block Resource | |---------------------------------------------------------|-----------------------------|--------------------| | Low precision fixed point for video applications | Three 9 x 9 | 1 | | Medium precision fixed point in FIR filters | Two 18 x 18 | 1 | | FIR filters and general DSP usage | Two 18 x 18 with accumulate | 1 | | High precision fixed- or floating-point implementations | One 27 x 27 with accumulate | 1 | You can configure each DSP block during compilation as independent three 9 $\times$ 9, two 18 $\times$ 18, or one 27 $\times$ 27 multipliers. With a dedicated 64 bit cascade bus, you can cascade multiple variable-precision DSP blocks to implement even higher precision DSP functions efficiently. **Table 17.** Number of Multipliers in Cyclone V Devices The table lists the variable-precision DSP resources by bit precision for each Cyclone V device. | Variant | Member<br>Code | Variable-<br>precision<br>DSP Block | | dent Input and plications Ope | 18 x 18<br>Multiplier<br>Adder Mode | 18 x 18<br>Multiplier<br>Adder | | |--------------|----------------|-------------------------------------|---------------------|-------------------------------|-------------------------------------|--------------------------------|--------------------------------| | | | DSP Block | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier | 27 x 27<br>Multiplier | Adder Mode | Summed<br>with 36 bit<br>Input | | Cyclone V E | A2 | 25 | 75 | 50 | 25 | 25 | 25 | | | A4 | 66 | 198 | 132 | 66 | 66 | 66 | | | A5 | 150 | 450 | 300 | 150 | 150 | 150 | | | A7 | 156 | 468 | 312 | 156 | 156 | 156 | | | A9 | 342 | 1,026 | 684 | 342 | 342 | 342 | | Cyclone V | C3 | 57 | 171 | 114 | 57 | 57 | 57 | | GX | C4 | 70 | 210 | 140 | 70 | 70 | 70 | | | C5 | 150 | 450 | 300 | 150 | 150 | 150 | | | C7 | 156 | 468 | 312 | 156 | 156 | 156 | | | C9 | 342 | 1,026 | 684 | 342 | 342 | 342 | | Cyclone V GT | D5 | 150 | 450 | 300 | 150 | 150 | 150 | | | D7 | 156 | 468 | 312 | 156 | 156 | 156 | | | D9 | 342 | 1,026 | 684 | 342 | 342 | 342 | | Cyclone V SE | A2 | 36 | 108 | 72 | 36 | 36 | 36 | | | A4 | 84 | 252 | 168 | 84 | 84 | 84 | | | A5 | 87 | 261 | 174 | 87 | 87 | 87 | | | A6 | 112 | 336 | 224 | 112 | 112 | 112 | | Cyclone V SX | C2 | 36 | 108 | 72 | 36 | 36 | 36 | | | C4 | 84 | 252 | 168 | 84 | 84 | 84 | | | C5 | 87 | 261 | 174 | 87 | 87 | 87 | | | | | | | | | continued | Figure 10. Device Chip Overview for Cyclone V GX and GT Devices The figure shows a Cyclone V FPGA with transceivers. Different Cyclone V devices may have a different floorplans than the one shown here. #### **PMA Features** To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip—ensuring optimal signal integrity. For the transceivers, you can use the channel PLL of an unused receiver PMA as an additional transmit PLL. Table 22. PMA Features of the Transceivers in Cyclone V Devices | Features | Capability | |-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | Backplane support | Driving capability up to 6.144 Gbps | | PLL-based clock recovery | Superior jitter tolerance | | Programmable deserialization and word alignment | Flexible deserialization width and configurable word alignment pattern | | Equalization and pre-emphasis | <ul> <li>Up to 14.37 dB of pre-emphasis and up to 4.7 dB of equalization</li> <li>No decision feedback equalizer (DFE)</li> </ul> | | Ring oscillator transmit PLLs | 614 Mbps to 6.144 Gbps | | Input reference clock range | 20 MHz to 400 MHz | | Transceiver dynamic reconfiguration | Allows the reconfiguration of a single channel without affecting the operation of other channels | #### **PCS Features** The Cyclone V core logic connects to the PCS through an 8, 10, 16, 20, 32, or 40 bit interface, depending on the transceiver data rate and protocol. Cyclone V devices contain PCS hard IP to support PCIe Gen1 and Gen2, Gbps Ethernet (GbE), Serial RapidIO<sup>®</sup> (SRIO), and Common Public Radio Interface (CPRI). Most of the standard and proprietary protocols from 614 Mbps to 6.144 Gbps are supported. **Table 23.** Transceiver PCS Features for Cyclone V Devices | PCS Support | Data Rates<br>(Gbps) | Transmitter Data Path Feature | Receiver Data Path Feature | |--------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-Gbps and 6-Gbps Basic | 0.614 to 6.144 | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> <li>Transmitter bit-slip</li> </ul> | <ul> <li>Word aligner</li> <li>Deskew FIFO</li> <li>Rate-match FIFO</li> <li>8B/10B decoder</li> <li>Byte deserializer</li> <li>Byte ordering</li> <li>Receiver phase compensation FIFO</li> </ul> | | PCIe Gen1<br>(x1, x2, x4) | 2.5 and 5.0 | Dedicated PCIe PHY IP core PIPE 2.0 interface to the core logic | Dedicated PCIe PHY IP core PIPE 2.0 interface to the core logic | | PCIe Gen2<br>( x1, x2, x4) <sup>(12)</sup> | | logic | logic | | GbE | 1.25 | Custom PHY IP core with preset feature GbE transmitter synchronization state machine | Custom PHY IP core with preset feature GbE receiver synchronization state machine | | XAUI (13) | 3.125 | Dedicated XAUI PHY IP core | Dedicated XAUI PHY IP core | | HiGig | 3.75 | XAUI synchronization state<br>machine for bonding four<br>channels | XAUI synchronization state<br>machine for realigning four<br>channels | | SRIO 1.3 and 2.1 | 1.25 to 3.125 | Custom PHY IP core with preset feature SRIO version 2.1-compliant x2 and x4 channel bonding | Custom PHY IP core with preset feature SRIO version 2.1-compliant x2 and x4 deskew state machine | | SDI, SD/HD, and 3G-SDI | 0.27 <sup>(14)</sup> , 1.485,<br>and 2.97 | Custom PHY IP core with preset feature | Custom PHY IP core with preset feature | | JESD204A | 0.3125 <sup>(15)</sup> to<br>3.125 | | | | | , | | continued | <sup>(12)</sup> PCIe Gen2 is supported for Cyclone V GT and ST devices. The PCIe Gen2 x4 support is PCIe-compatible. <sup>(13)</sup> XAUI is supported through the soft PCS. $<sup>^{(14)}</sup>$ The 0.27-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric. <sup>(15)</sup> The 0.3125-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric. | PCS Support | Data Rates<br>(Gbps) | Transmitter Data Path Feature | Receiver Data Path Feature | |---------------------------------|----------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Serial ATA Gen1 and Gen2 | 1.5 and 3.0 | Custom PHY IP core with preset feature Electrical idle | Custom PHY IP core with preset feature Signal detect Wider spread of asynchronous SSC | | CPRI 4.1 <sup>(16)</sup> | 0.6144 to 6.144 | Dedicated deterministic latency PHY IP core | Dedicated deterministic latency PHY IP core | | OBSAI RP3 | 0.768 to 3.072 | Transmitter (TX) manual bit-slip<br>mode | Receiver (RX) deterministic latency state machine | | V-by-One HS | Up to 3.75 | Custom PHY IP core | Custom PHY IP core | | DisplayPort 1.2 <sup>(17)</sup> | 1.62 and 2.7 | | Wider spread of asynchronous SSC | ## **SoC with HPS** Each SoC combines an FPGA fabric and an HPS in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways: - Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor - Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard - Extends the product life and revenue through in-field hardware and software updates ## **HPS Features** The HPS consists of a dual-core Arm Cortex-A9 MPCore processor, a rich set of peripherals, and a shared multiport SDRAM memory controller, as shown in the following figure. <sup>(16)</sup> High-voltage output mode (1000-BASE-CX) is not supported. <sup>(17)</sup> Pending characterization. Apart from lowering cost and power consumption, partial reconfiguration increases the effective logic density of the device because placing device functions that do not operate simultaneously is not necessary. Instead, you can store these functions in external memory and load them whenever the functions are required. This capability reduces the size of the device because it allows multiple applications on a single device—saving the board space and reducing the power consumption. Intel simplifies the time-intensive task of partial reconfiguration by building this capability on top of the proven incremental compile and design flow in the Intel Quartus Prime design software. With the Intel solution, you do not need to know all the intricate device architecture details to perform a partial reconfiguration. Partial reconfiguration is supported through the FPP x16 configuration interface. You can seamlessly use partial reconfiguration in tandem with dynamic reconfiguration to enable simultaneous partial reconfiguration of both the device core and transceivers. ## **Enhanced Configuration and Configuration via Protocol** Cyclone V devices support $1.8\ V$ , $2.5\ V$ , $3.0\ V$ , and $3.3\ V$ programming voltages and several configuration schemes. Table 24. Configuration Schemes and Features Supported by Cyclone V Devices | Mode | Data<br>Width | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps) | Decompressi<br>on | Design<br>Security | Partial<br>Reconfigurat<br>ion <sup>(18)</sup> | Remote<br>System<br>Update | |----------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------------------|--------------------|------------------------------------------------|----------------------------| | AS through the EPCS and EPCQ serial configuration device | 1 bit, 4 bits | 100 | _ | Yes | Yes | _ | Yes | | PS through CPLD or external microcontroller | 1 bit | 125 | 125 | Yes | Yes | _ | _ | | FPP | 8 bits | 125 | _ | Yes | Yes | _ | Parallel flash<br>loader | | | 16 bits | 125 | _ | Yes | Yes | Yes | | | CvP (PCIe) | x1, x2,<br>and x4<br>lanes | _ | _ | Yes | Yes | Yes | _ | | JTAG | 1 bit | 33 | 33 | _ | _ | _ | _ | Instead of using an external flash or ROM, you can configure the Cyclone V devices through PCIe using CvP. The CvP mode offers the fastest configuration rate and flexibility with the easy-to-use PCIe hard IP block interface. The Cyclone V CvP implementation conforms to the PCIe 100 ms power-up-to-active time requirement. #### **Related Information** Configuration via Protocol (CvP) Implementation in Intel FPGAs User Guide Provides more information about CvP. <sup>(18)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. | Date | Version | Changes | |---------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | July 2014 | 2014.07.07 | Updated the I/O vertical migration figure to clarify the migration capability of Cyclone V SE and SX devices. | | December 2013 | 2013.12.26 | <ul> <li>Corrected single or dual-core ARM Cortex-A9 MPCore processor-up to 925 MHz from 800 MHz.</li> <li>Removed "Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migration tables.</li> <li>Removed the note "The number of GPIOs does not include transceiver I/Os. In the Quartus II software, the number of user I/Os includes transceiver I/Os." for GPIOs in the Maximum Resource Counts table for Cyclone V E and SE.</li> <li>Added link to Altera Product Selector for each device variant.</li> <li>Updated Embedded Hard IPs for Cyclone V GT devices to indicate Maximum 2 hard PCIe and 2 hard memory controllers.</li> <li>Added leaded package options.</li> <li>Removed the note "The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs." for all PLLs in the Maximum Resource Counts table.</li> <li>Corrected max LVDS counts for transmitter and receiver for Cyclone V E A5 device from 84 to 60.</li> <li>Corrected max LVDS counts for transmitter and receiver for Cyclone V E A9 device from 140 to 120.</li> <li>Corrected variable-precision DSP block, 27 x 27 multiplier, 18 x 18 multiplier adder mode and 18 x 18 multiplier adder summed with 36 bit input for Cyclone V SE devices from 58 to 84.</li> <li>Corrected 18 x 18 multiplier for Cyclone V SE devices from 174 to 252.</li> <li>Corrected 18 x 18 multiplier for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 31 to 32.</li> <li>Corrected LVDS transmitter for Cyclone V SE A2 and A4 as well as SX C2 and C4 devices from 35 to 37.</li> <li>Corrected transceiver speed grade for Cyclone V ST devices ordering code from 4 to 5.</li> <li>Updated the DDR3 SDRAM for the maximum frequency's soft controller and the minimum frequency from 300 to 303 for voltage 1.35V.</li> <li>Added links to Altera's External Memory Spec Estimator tool to the topics listing the external memory interface performance.</li> <li>Corrected XAUI is supported through the soft PCS in the PCS features for Cyclone V.</li> <li>Ad</li></ul> | | May 2013 | 2013.05.06 | <ul> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Moved all links to the Related Information section of respective topics for easy reference.</li> <li>Corrected the title to the PCIe hard IP topic. Cyclone V devices support only PCIe Gen1 and Gen2.</li> <li>Updated Supporting Feature in Table 1 of Increased bandwidth capacity to '6.144 Gbps'.</li> <li>Updated Description in Table 2 of Low-power high-speed serial interface to '6.144 Gbps'.</li> <li>Updated Description in Table 3 of Cyclone V GT to '6.144 Gbps'.</li> <li>Updated the M386 package to M383 for Figure 1, Figure 2 and Figure 3.</li> <li>Updated Figure 2 and Figure 3 for Transceiver Count by adding 'F : 4'.</li> <li>Updated LVDS in the Maximum Resource Counts tables to include Transmitter and Receiver values.</li> <li>Updated the package plan with M383 for the Cyclone V E device.</li> <li>Removed the M301 and M383 packages from the Cyclone V GX C4 device.</li> <li>Updated the GPIO count to '129' for the M301 package of the Cyclone V GX C5 device.</li> <li>Updated 5 Gbps to '6.144 Gbps' forCyclone V GT device.</li> </ul> | | Date | Version | Changes | |---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated Figure 1, Figure 2, Figure 3, Figure 4, Figure 5, Figure 6, and Figure 10.</li> <li>Updated the "FPGA Configuration and Processor Booting" and "Hardware and Software Development" sections.</li> <li>Text edits throughout the document.</li> </ul> | | February 2012 | 1.2 | <ul> <li>Updated Table 1-2, Table 1-3, and Table 1-6.</li> <li>Updated "Cyclone V Family Plan" on page 1-4 and "Clock Networks and PLL Clock Sources" on page 1-15.</li> <li>Updated Figure 1-1 and Figure 1-6.</li> </ul> | | November 2011 | 1.1 | <ul> <li>Updated Table 1-1, Table 1-2, Table 1-3, Table 1-4, Table 1-5, and Table 1-6.</li> <li>Updated Figure 1-4, Figure 1-5, Figure 1-6, Figure 1-7, and Figure 1-8.</li> <li>Updated "System Peripherals" on page 1-18, "HPS-FPGA AXI Bridges" on page 1-19, "HPS SDRAM Controller Subsystem" on page 1-19, "FPGA Configuration and Processor Booting" on page 1-19, and "Hardware and Software Development" on page 1-20.</li> <li>Minor text edits.</li> </ul> | | October 2011 | 1.0 | Initial release. |